blob: 335afbd97c1d31ae8a22b72dc8d83a88507001b2 [file] [log] [blame]
Gregory Bean2783cc22010-09-10 15:03:36 -07001/* linux/arch/arm/mach-msm/gpio.c
2 *
3 * Copyright (C) 2007 Google, Inc.
4 * Copyright (c) 2009-2010, Code Aurora Forum. All rights reserved.
5 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
17#include <linux/bitops.h>
18#include <linux/gpio.h>
19#include <linux/interrupt.h>
20#include <linux/io.h>
21#include <linux/irq.h>
22#include <linux/module.h>
23#include "gpio_hw.h"
Gregory Bean26cc6662010-09-10 15:03:37 -070024#include "gpiomux.h"
Gregory Bean2783cc22010-09-10 15:03:36 -070025
26#define FIRST_GPIO_IRQ MSM_GPIO_TO_INT(0)
27
David Brown2e01d2c2011-05-12 01:16:46 -070028#define MSM_GPIO_BANK(soc, bank, first, last) \
Gregory Bean2783cc22010-09-10 15:03:36 -070029 { \
30 .regs = { \
David Brown2e01d2c2011-05-12 01:16:46 -070031 .out = soc##_GPIO_OUT_##bank, \
32 .in = soc##_GPIO_IN_##bank, \
33 .int_status = soc##_GPIO_INT_STATUS_##bank, \
34 .int_clear = soc##_GPIO_INT_CLEAR_##bank, \
35 .int_en = soc##_GPIO_INT_EN_##bank, \
36 .int_edge = soc##_GPIO_INT_EDGE_##bank, \
37 .int_pos = soc##_GPIO_INT_POS_##bank, \
38 .oe = soc##_GPIO_OE_##bank, \
Gregory Bean2783cc22010-09-10 15:03:36 -070039 }, \
40 .chip = { \
41 .base = (first), \
42 .ngpio = (last) - (first) + 1, \
43 .get = msm_gpio_get, \
44 .set = msm_gpio_set, \
45 .direction_input = msm_gpio_direction_input, \
46 .direction_output = msm_gpio_direction_output, \
47 .to_irq = msm_gpio_to_irq, \
Gregory Bean26cc6662010-09-10 15:03:37 -070048 .request = msm_gpio_request, \
49 .free = msm_gpio_free, \
Gregory Bean2783cc22010-09-10 15:03:36 -070050 } \
51 }
52
53#define MSM_GPIO_BROKEN_INT_CLEAR 1
54
55struct msm_gpio_regs {
56 void __iomem *out;
57 void __iomem *in;
58 void __iomem *int_status;
59 void __iomem *int_clear;
60 void __iomem *int_en;
61 void __iomem *int_edge;
62 void __iomem *int_pos;
63 void __iomem *oe;
64};
65
66struct msm_gpio_chip {
67 spinlock_t lock;
68 struct gpio_chip chip;
69 struct msm_gpio_regs regs;
70#if MSM_GPIO_BROKEN_INT_CLEAR
71 unsigned int_status_copy;
72#endif
73 unsigned int both_edge_detect;
74 unsigned int int_enable[2]; /* 0: awake, 1: sleep */
75};
76
77static int msm_gpio_write(struct msm_gpio_chip *msm_chip,
78 unsigned offset, unsigned on)
79{
80 unsigned mask = BIT(offset);
81 unsigned val;
82
83 val = readl(msm_chip->regs.out);
84 if (on)
85 writel(val | mask, msm_chip->regs.out);
86 else
87 writel(val & ~mask, msm_chip->regs.out);
88 return 0;
89}
90
91static void msm_gpio_update_both_edge_detect(struct msm_gpio_chip *msm_chip)
92{
93 int loop_limit = 100;
94 unsigned pol, val, val2, intstat;
95 do {
96 val = readl(msm_chip->regs.in);
97 pol = readl(msm_chip->regs.int_pos);
98 pol = (pol & ~msm_chip->both_edge_detect) |
99 (~val & msm_chip->both_edge_detect);
100 writel(pol, msm_chip->regs.int_pos);
101 intstat = readl(msm_chip->regs.int_status);
102 val2 = readl(msm_chip->regs.in);
103 if (((val ^ val2) & msm_chip->both_edge_detect & ~intstat) == 0)
104 return;
105 } while (loop_limit-- > 0);
106 printk(KERN_ERR "msm_gpio_update_both_edge_detect, "
107 "failed to reach stable state %x != %x\n", val, val2);
108}
109
110static int msm_gpio_clear_detect_status(struct msm_gpio_chip *msm_chip,
111 unsigned offset)
112{
113 unsigned bit = BIT(offset);
114
115#if MSM_GPIO_BROKEN_INT_CLEAR
116 /* Save interrupts that already triggered before we loose them. */
117 /* Any interrupt that triggers between the read of int_status */
118 /* and the write to int_clear will still be lost though. */
119 msm_chip->int_status_copy |= readl(msm_chip->regs.int_status);
120 msm_chip->int_status_copy &= ~bit;
121#endif
122 writel(bit, msm_chip->regs.int_clear);
123 msm_gpio_update_both_edge_detect(msm_chip);
124 return 0;
125}
126
127static int msm_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
128{
129 struct msm_gpio_chip *msm_chip;
130 unsigned long irq_flags;
131
132 msm_chip = container_of(chip, struct msm_gpio_chip, chip);
133 spin_lock_irqsave(&msm_chip->lock, irq_flags);
134 writel(readl(msm_chip->regs.oe) & ~BIT(offset), msm_chip->regs.oe);
135 spin_unlock_irqrestore(&msm_chip->lock, irq_flags);
136 return 0;
137}
138
139static int
140msm_gpio_direction_output(struct gpio_chip *chip, unsigned offset, int value)
141{
142 struct msm_gpio_chip *msm_chip;
143 unsigned long irq_flags;
144
145 msm_chip = container_of(chip, struct msm_gpio_chip, chip);
146 spin_lock_irqsave(&msm_chip->lock, irq_flags);
147 msm_gpio_write(msm_chip, offset, value);
148 writel(readl(msm_chip->regs.oe) | BIT(offset), msm_chip->regs.oe);
149 spin_unlock_irqrestore(&msm_chip->lock, irq_flags);
150 return 0;
151}
152
153static int msm_gpio_get(struct gpio_chip *chip, unsigned offset)
154{
155 struct msm_gpio_chip *msm_chip;
156
157 msm_chip = container_of(chip, struct msm_gpio_chip, chip);
158 return (readl(msm_chip->regs.in) & (1U << offset)) ? 1 : 0;
159}
160
161static void msm_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
162{
163 struct msm_gpio_chip *msm_chip;
164 unsigned long irq_flags;
165
166 msm_chip = container_of(chip, struct msm_gpio_chip, chip);
167 spin_lock_irqsave(&msm_chip->lock, irq_flags);
168 msm_gpio_write(msm_chip, offset, value);
169 spin_unlock_irqrestore(&msm_chip->lock, irq_flags);
170}
171
172static int msm_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
173{
174 return MSM_GPIO_TO_INT(chip->base + offset);
175}
176
Gregory Bean26cc6662010-09-10 15:03:37 -0700177#ifdef CONFIG_MSM_GPIOMUX
178static int msm_gpio_request(struct gpio_chip *chip, unsigned offset)
179{
180 return msm_gpiomux_get(chip->base + offset);
181}
182
183static void msm_gpio_free(struct gpio_chip *chip, unsigned offset)
184{
185 msm_gpiomux_put(chip->base + offset);
186}
187#else
188#define msm_gpio_request NULL
189#define msm_gpio_free NULL
190#endif
191
Gregory Bean2783cc22010-09-10 15:03:36 -0700192struct msm_gpio_chip msm_gpio_chips[] = {
193#if defined(CONFIG_ARCH_MSM7X00A)
David Brown2e01d2c2011-05-12 01:16:46 -0700194 MSM_GPIO_BANK(MSM7X00, 0, 0, 15),
195 MSM_GPIO_BANK(MSM7X00, 1, 16, 42),
196 MSM_GPIO_BANK(MSM7X00, 2, 43, 67),
197 MSM_GPIO_BANK(MSM7X00, 3, 68, 94),
198 MSM_GPIO_BANK(MSM7X00, 4, 95, 106),
199 MSM_GPIO_BANK(MSM7X00, 5, 107, 121),
Gregory Bean2783cc22010-09-10 15:03:36 -0700200#elif defined(CONFIG_ARCH_MSM7X30)
David Brown2e01d2c2011-05-12 01:16:46 -0700201 MSM_GPIO_BANK(MSM7X30, 0, 0, 15),
202 MSM_GPIO_BANK(MSM7X30, 1, 16, 43),
203 MSM_GPIO_BANK(MSM7X30, 2, 44, 67),
204 MSM_GPIO_BANK(MSM7X30, 3, 68, 94),
205 MSM_GPIO_BANK(MSM7X30, 4, 95, 106),
206 MSM_GPIO_BANK(MSM7X30, 5, 107, 133),
207 MSM_GPIO_BANK(MSM7X30, 6, 134, 150),
208 MSM_GPIO_BANK(MSM7X30, 7, 151, 181),
Gregory Bean2783cc22010-09-10 15:03:36 -0700209#elif defined(CONFIG_ARCH_QSD8X50)
David Brown2e01d2c2011-05-12 01:16:46 -0700210 MSM_GPIO_BANK(QSD8X50, 0, 0, 15),
211 MSM_GPIO_BANK(QSD8X50, 1, 16, 42),
212 MSM_GPIO_BANK(QSD8X50, 2, 43, 67),
213 MSM_GPIO_BANK(QSD8X50, 3, 68, 94),
214 MSM_GPIO_BANK(QSD8X50, 4, 95, 103),
215 MSM_GPIO_BANK(QSD8X50, 5, 104, 121),
216 MSM_GPIO_BANK(QSD8X50, 6, 122, 152),
217 MSM_GPIO_BANK(QSD8X50, 7, 153, 164),
Gregory Bean2783cc22010-09-10 15:03:36 -0700218#endif
219};
220
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100221static void msm_gpio_irq_ack(struct irq_data *d)
Gregory Bean2783cc22010-09-10 15:03:36 -0700222{
223 unsigned long irq_flags;
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100224 struct msm_gpio_chip *msm_chip = irq_data_get_irq_chip_data(d);
Gregory Bean2783cc22010-09-10 15:03:36 -0700225 spin_lock_irqsave(&msm_chip->lock, irq_flags);
226 msm_gpio_clear_detect_status(msm_chip,
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100227 d->irq - gpio_to_irq(msm_chip->chip.base));
Gregory Bean2783cc22010-09-10 15:03:36 -0700228 spin_unlock_irqrestore(&msm_chip->lock, irq_flags);
229}
230
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100231static void msm_gpio_irq_mask(struct irq_data *d)
Gregory Bean2783cc22010-09-10 15:03:36 -0700232{
233 unsigned long irq_flags;
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100234 struct msm_gpio_chip *msm_chip = irq_data_get_irq_chip_data(d);
235 unsigned offset = d->irq - gpio_to_irq(msm_chip->chip.base);
Gregory Bean2783cc22010-09-10 15:03:36 -0700236
237 spin_lock_irqsave(&msm_chip->lock, irq_flags);
238 /* level triggered interrupts are also latched */
239 if (!(readl(msm_chip->regs.int_edge) & BIT(offset)))
240 msm_gpio_clear_detect_status(msm_chip, offset);
241 msm_chip->int_enable[0] &= ~BIT(offset);
242 writel(msm_chip->int_enable[0], msm_chip->regs.int_en);
243 spin_unlock_irqrestore(&msm_chip->lock, irq_flags);
244}
245
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100246static void msm_gpio_irq_unmask(struct irq_data *d)
Gregory Bean2783cc22010-09-10 15:03:36 -0700247{
248 unsigned long irq_flags;
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100249 struct msm_gpio_chip *msm_chip = irq_data_get_irq_chip_data(d);
250 unsigned offset = d->irq - gpio_to_irq(msm_chip->chip.base);
Gregory Bean2783cc22010-09-10 15:03:36 -0700251
252 spin_lock_irqsave(&msm_chip->lock, irq_flags);
253 /* level triggered interrupts are also latched */
254 if (!(readl(msm_chip->regs.int_edge) & BIT(offset)))
255 msm_gpio_clear_detect_status(msm_chip, offset);
256 msm_chip->int_enable[0] |= BIT(offset);
257 writel(msm_chip->int_enable[0], msm_chip->regs.int_en);
258 spin_unlock_irqrestore(&msm_chip->lock, irq_flags);
259}
260
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100261static int msm_gpio_irq_set_wake(struct irq_data *d, unsigned int on)
Gregory Bean2783cc22010-09-10 15:03:36 -0700262{
263 unsigned long irq_flags;
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100264 struct msm_gpio_chip *msm_chip = irq_data_get_irq_chip_data(d);
265 unsigned offset = d->irq - gpio_to_irq(msm_chip->chip.base);
Gregory Bean2783cc22010-09-10 15:03:36 -0700266
267 spin_lock_irqsave(&msm_chip->lock, irq_flags);
268
269 if (on)
270 msm_chip->int_enable[1] |= BIT(offset);
271 else
272 msm_chip->int_enable[1] &= ~BIT(offset);
273
274 spin_unlock_irqrestore(&msm_chip->lock, irq_flags);
275 return 0;
276}
277
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100278static int msm_gpio_irq_set_type(struct irq_data *d, unsigned int flow_type)
Gregory Bean2783cc22010-09-10 15:03:36 -0700279{
280 unsigned long irq_flags;
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100281 struct msm_gpio_chip *msm_chip = irq_data_get_irq_chip_data(d);
282 unsigned offset = d->irq - gpio_to_irq(msm_chip->chip.base);
Gregory Bean2783cc22010-09-10 15:03:36 -0700283 unsigned val, mask = BIT(offset);
284
285 spin_lock_irqsave(&msm_chip->lock, irq_flags);
286 val = readl(msm_chip->regs.int_edge);
287 if (flow_type & IRQ_TYPE_EDGE_BOTH) {
288 writel(val | mask, msm_chip->regs.int_edge);
Thomas Gleixner70c4fa22011-03-24 12:41:27 +0100289 __irq_set_handler_locked(d->irq, handle_edge_irq);
Gregory Bean2783cc22010-09-10 15:03:36 -0700290 } else {
291 writel(val & ~mask, msm_chip->regs.int_edge);
Thomas Gleixner70c4fa22011-03-24 12:41:27 +0100292 __irq_set_handler_locked(d->irq, handle_level_irq);
Gregory Bean2783cc22010-09-10 15:03:36 -0700293 }
294 if ((flow_type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
295 msm_chip->both_edge_detect |= mask;
296 msm_gpio_update_both_edge_detect(msm_chip);
297 } else {
298 msm_chip->both_edge_detect &= ~mask;
299 val = readl(msm_chip->regs.int_pos);
300 if (flow_type & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_HIGH))
301 writel(val | mask, msm_chip->regs.int_pos);
302 else
303 writel(val & ~mask, msm_chip->regs.int_pos);
304 }
305 spin_unlock_irqrestore(&msm_chip->lock, irq_flags);
306 return 0;
307}
308
309static void msm_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
310{
311 int i, j, mask;
312 unsigned val;
313
314 for (i = 0; i < ARRAY_SIZE(msm_gpio_chips); i++) {
315 struct msm_gpio_chip *msm_chip = &msm_gpio_chips[i];
316 val = readl(msm_chip->regs.int_status);
317 val &= msm_chip->int_enable[0];
318 while (val) {
319 mask = val & -val;
320 j = fls(mask) - 1;
321 /* printk("%s %08x %08x bit %d gpio %d irq %d\n",
322 __func__, v, m, j, msm_chip->chip.start + j,
323 FIRST_GPIO_IRQ + msm_chip->chip.start + j); */
324 val &= ~mask;
325 generic_handle_irq(FIRST_GPIO_IRQ +
326 msm_chip->chip.base + j);
327 }
328 }
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100329 desc->irq_data.chip->irq_ack(&desc->irq_data);
Gregory Bean2783cc22010-09-10 15:03:36 -0700330}
331
332static struct irq_chip msm_gpio_irq_chip = {
Lennert Buytenhek0f86ee02010-11-29 10:37:34 +0100333 .name = "msmgpio",
334 .irq_ack = msm_gpio_irq_ack,
335 .irq_mask = msm_gpio_irq_mask,
336 .irq_unmask = msm_gpio_irq_unmask,
337 .irq_set_wake = msm_gpio_irq_set_wake,
338 .irq_set_type = msm_gpio_irq_set_type,
Gregory Bean2783cc22010-09-10 15:03:36 -0700339};
340
341static int __init msm_init_gpio(void)
342{
343 int i, j = 0;
344
345 for (i = FIRST_GPIO_IRQ; i < FIRST_GPIO_IRQ + NR_GPIO_IRQS; i++) {
346 if (i - FIRST_GPIO_IRQ >=
347 msm_gpio_chips[j].chip.base +
348 msm_gpio_chips[j].chip.ngpio)
349 j++;
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100350 irq_set_chip_data(i, &msm_gpio_chips[j]);
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100351 irq_set_chip_and_handler(i, &msm_gpio_irq_chip,
352 handle_edge_irq);
Gregory Bean2783cc22010-09-10 15:03:36 -0700353 set_irq_flags(i, IRQF_VALID);
354 }
355
356 for (i = 0; i < ARRAY_SIZE(msm_gpio_chips); i++) {
357 spin_lock_init(&msm_gpio_chips[i].lock);
358 writel(0, msm_gpio_chips[i].regs.int_en);
359 gpiochip_add(&msm_gpio_chips[i].chip);
360 }
361
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100362 irq_set_chained_handler(INT_GPIO_GROUP1, msm_gpio_irq_handler);
363 irq_set_chained_handler(INT_GPIO_GROUP2, msm_gpio_irq_handler);
364 irq_set_irq_wake(INT_GPIO_GROUP1, 1);
365 irq_set_irq_wake(INT_GPIO_GROUP2, 2);
Gregory Bean2783cc22010-09-10 15:03:36 -0700366 return 0;
367}
368
369postcore_initcall(msm_init_gpio);