blob: 7e9ff7b16e5658d5fb3037c0201ee69b9268890d [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Anssi Hannula5a6135842013-10-24 21:10:35 +03009 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
Wu Fengguang079d88c2010-03-08 10:44:23 +080010 *
11 * Authors:
12 * Wu Fengguang <wfg@linux.intel.com>
13 *
14 * Maintained by:
15 * Wu Fengguang <wfg@linux.intel.com>
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the Free
19 * Software Foundation; either version 2 of the License, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
24 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
25 * for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software Foundation,
29 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
Takashi Iwai84eb01b2010-09-07 12:27:25 +020032#include <linux/init.h>
33#include <linux/delay.h>
34#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040035#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020036#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020037#include <sound/jack.h>
Wang Xingchao433968d2012-09-06 10:02:37 +080038#include <sound/asoundef.h>
Takashi Iwaid45e6882012-07-31 11:36:00 +020039#include <sound/tlv.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020040#include "hda_codec.h"
41#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020042#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020043
Takashi Iwai0ebaa242011-01-11 18:11:04 +010044static bool static_hdmi_pcm;
45module_param(static_hdmi_pcm, bool, 0644);
46MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
47
Mengdong Linfb87fa32013-09-04 16:36:57 -040048#define is_haswell(codec) ((codec)->vendor_id == 0x80862807)
Mengdong Lin75dcbe42014-01-08 15:55:32 -050049#define is_broadwell(codec) ((codec)->vendor_id == 0x80862808)
Libin Yang432ac1a2014-12-16 13:17:34 +080050#define is_skylake(codec) ((codec)->vendor_id == 0x80862809)
51#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
52 || is_skylake(codec))
Mengdong Lin75dcbe42014-01-08 15:55:32 -050053
Mengdong Lin02383852013-10-31 18:31:51 -040054#define is_valleyview(codec) ((codec)->vendor_id == 0x80862882)
Libin Yangca2e7222014-08-19 16:20:12 +080055#define is_cherryview(codec) ((codec)->vendor_id == 0x80862883)
56#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
Mengdong Linfb87fa32013-09-04 16:36:57 -040057
Stephen Warren384a48d2011-06-01 11:14:21 -060058struct hdmi_spec_per_cvt {
59 hda_nid_t cvt_nid;
60 int assigned;
61 unsigned int channels_min;
62 unsigned int channels_max;
63 u32 rates;
64 u64 formats;
65 unsigned int maxbps;
66};
67
Takashi Iwai4eea3092013-02-07 18:18:19 +010068/* max. connections to a widget */
69#define HDA_MAX_CONNECTIONS 32
70
Stephen Warren384a48d2011-06-01 11:14:21 -060071struct hdmi_spec_per_pin {
72 hda_nid_t pin_nid;
73 int num_mux_nids;
74 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Mengdong Lin2df67422014-03-20 13:01:06 +080075 int mux_idx;
Anssi Hannula1df5a062013-10-05 02:25:40 +030076 hda_nid_t cvt_nid;
Wu Fengguang744626d2011-11-16 16:29:47 +080077
78 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060079 struct hdmi_eld sink_eld;
Takashi Iwaia4e9a382013-10-17 18:21:12 +020080 struct mutex lock;
Wu Fengguang744626d2011-11-16 16:29:47 +080081 struct delayed_work work;
David Henningsson92c69e72013-02-19 16:11:26 +010082 struct snd_kcontrol *eld_ctl;
Wu Fengguangc6e84532011-11-18 16:59:32 -060083 int repoll_count;
Takashi Iwaib0540872013-09-02 12:33:02 +020084 bool setup; /* the stream has been set up by prepare callback */
85 int channels; /* current number of channels */
Takashi Iwai1a6003b2012-09-06 17:42:08 +020086 bool non_pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +020087 bool chmap_set; /* channel-map override by ALSA API? */
88 unsigned char chmap[8]; /* ALSA API channel-map */
Takashi Iwaia4e9a382013-10-17 18:21:12 +020089#ifdef CONFIG_PROC_FS
90 struct snd_info_entry *proc_entry;
91#endif
Stephen Warren384a48d2011-06-01 11:14:21 -060092};
93
Anssi Hannula307229d2013-10-24 21:10:34 +030094struct cea_channel_speaker_allocation;
95
96/* operations used by generic code that can be overridden by patches */
97struct hdmi_ops {
98 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
99 unsigned char *buf, int *eld_size);
100
101 /* get and set channel assigned to each HDMI ASP (audio sample packet) slot */
102 int (*pin_get_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
103 int asp_slot);
104 int (*pin_set_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
105 int asp_slot, int channel);
106
107 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
108 int ca, int active_channels, int conn_type);
109
110 /* enable/disable HBR (HD passthrough) */
111 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
112
113 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
114 hda_nid_t pin_nid, u32 stream_tag, int format);
115
116 /* Helpers for producing the channel map TLVs. These can be overridden
117 * for devices that have non-standard mapping requirements. */
118 int (*chmap_cea_alloc_validate_get_type)(struct cea_channel_speaker_allocation *cap,
119 int channels);
120 void (*cea_alloc_to_tlv_chmap)(struct cea_channel_speaker_allocation *cap,
121 unsigned int *chmap, int channels);
122
123 /* check that the user-given chmap is supported */
124 int (*chmap_validate)(int ca, int channels, unsigned char *chmap);
125};
126
Wu Fengguang079d88c2010-03-08 10:44:23 +0800127struct hdmi_spec {
128 int num_cvts;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100129 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
130 hda_nid_t cvt_nids[4]; /* only for haswell fix */
Stephen Warren384a48d2011-06-01 11:14:21 -0600131
Wu Fengguang079d88c2010-03-08 10:44:23 +0800132 int num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100133 struct snd_array pins; /* struct hdmi_spec_per_pin */
Takashi Iwaibbbc7e82015-02-27 17:43:19 +0100134 struct hda_pcm *pcm_rec[16];
Takashi Iwaid45e6882012-07-31 11:36:00 +0200135 unsigned int channels_max; /* max over all cvts */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800136
David Henningsson4bd038f2013-02-19 16:11:25 +0100137 struct hdmi_eld temp_eld;
Anssi Hannula307229d2013-10-24 21:10:34 +0300138 struct hdmi_ops ops;
Stephen Warren75fae112014-01-30 11:52:16 -0700139
140 bool dyn_pin_out;
141
Wu Fengguang079d88c2010-03-08 10:44:23 +0800142 /*
Anssi Hannula5a6135842013-10-24 21:10:35 +0300143 * Non-generic VIA/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +0800144 */
145 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +0200146 struct hda_pcm_stream pcm_playback;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800147};
148
149
150struct hdmi_audio_infoframe {
151 u8 type; /* 0x84 */
152 u8 ver; /* 0x01 */
153 u8 len; /* 0x0a */
154
Wu Fengguang53d7d692010-09-21 14:25:49 +0800155 u8 checksum;
156
Wu Fengguang079d88c2010-03-08 10:44:23 +0800157 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
158 u8 SS01_SF24;
159 u8 CXT04;
160 u8 CA;
161 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800162};
163
164struct dp_audio_infoframe {
165 u8 type; /* 0x84 */
166 u8 len; /* 0x1b */
167 u8 ver; /* 0x11 << 2 */
168
169 u8 CC02_CT47; /* match with HDMI infoframe from this on */
170 u8 SS01_SF24;
171 u8 CXT04;
172 u8 CA;
173 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800174};
175
Takashi Iwai2b203db2011-02-11 12:17:30 +0100176union audio_infoframe {
177 struct hdmi_audio_infoframe hdmi;
178 struct dp_audio_infoframe dp;
179 u8 bytes[0];
180};
181
Wu Fengguang079d88c2010-03-08 10:44:23 +0800182/*
183 * CEA speaker placement:
184 *
185 * FLH FCH FRH
186 * FLW FL FLC FC FRC FR FRW
187 *
188 * LFE
189 * TC
190 *
191 * RL RLC RC RRC RR
192 *
193 * The Left/Right Surround channel _notions_ LS/RS in SMPTE 320M corresponds to
194 * CEA RL/RR; The SMPTE channel _assignment_ C/LFE is swapped to CEA LFE/FC.
195 */
196enum cea_speaker_placement {
197 FL = (1 << 0), /* Front Left */
198 FC = (1 << 1), /* Front Center */
199 FR = (1 << 2), /* Front Right */
200 FLC = (1 << 3), /* Front Left Center */
201 FRC = (1 << 4), /* Front Right Center */
202 RL = (1 << 5), /* Rear Left */
203 RC = (1 << 6), /* Rear Center */
204 RR = (1 << 7), /* Rear Right */
205 RLC = (1 << 8), /* Rear Left Center */
206 RRC = (1 << 9), /* Rear Right Center */
207 LFE = (1 << 10), /* Low Frequency Effect */
208 FLW = (1 << 11), /* Front Left Wide */
209 FRW = (1 << 12), /* Front Right Wide */
210 FLH = (1 << 13), /* Front Left High */
211 FCH = (1 << 14), /* Front Center High */
212 FRH = (1 << 15), /* Front Right High */
213 TC = (1 << 16), /* Top Center */
214};
215
216/*
217 * ELD SA bits in the CEA Speaker Allocation data block
218 */
219static int eld_speaker_allocation_bits[] = {
220 [0] = FL | FR,
221 [1] = LFE,
222 [2] = FC,
223 [3] = RL | RR,
224 [4] = RC,
225 [5] = FLC | FRC,
226 [6] = RLC | RRC,
227 /* the following are not defined in ELD yet */
228 [7] = FLW | FRW,
229 [8] = FLH | FRH,
230 [9] = TC,
231 [10] = FCH,
232};
233
234struct cea_channel_speaker_allocation {
235 int ca_index;
236 int speakers[8];
237
238 /* derived values, just for convenience */
239 int channels;
240 int spk_mask;
241};
242
243/*
244 * ALSA sequence is:
245 *
246 * surround40 surround41 surround50 surround51 surround71
247 * ch0 front left = = = =
248 * ch1 front right = = = =
249 * ch2 rear left = = = =
250 * ch3 rear right = = = =
251 * ch4 LFE center center center
252 * ch5 LFE LFE
253 * ch6 side left
254 * ch7 side right
255 *
256 * surround71 = {FL, FR, RLC, RRC, FC, LFE, RL, RR}
257 */
258static int hdmi_channel_mapping[0x32][8] = {
259 /* stereo */
260 [0x00] = { 0x00, 0x11, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
261 /* 2.1 */
262 [0x01] = { 0x00, 0x11, 0x22, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
263 /* Dolby Surround */
264 [0x02] = { 0x00, 0x11, 0x23, 0xf2, 0xf4, 0xf5, 0xf6, 0xf7 },
265 /* surround40 */
266 [0x08] = { 0x00, 0x11, 0x24, 0x35, 0xf3, 0xf2, 0xf6, 0xf7 },
267 /* 4ch */
268 [0x03] = { 0x00, 0x11, 0x23, 0x32, 0x44, 0xf5, 0xf6, 0xf7 },
269 /* surround41 */
Jerry Zhou9396d312010-09-21 14:44:51 +0800270 [0x09] = { 0x00, 0x11, 0x24, 0x35, 0x42, 0xf3, 0xf6, 0xf7 },
Wu Fengguang079d88c2010-03-08 10:44:23 +0800271 /* surround50 */
272 [0x0a] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0xf2, 0xf6, 0xf7 },
273 /* surround51 */
274 [0x0b] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0x52, 0xf6, 0xf7 },
275 /* 7.1 */
276 [0x13] = { 0x00, 0x11, 0x26, 0x37, 0x43, 0x52, 0x64, 0x75 },
277};
278
279/*
280 * This is an ordered list!
281 *
282 * The preceding ones have better chances to be selected by
Wu Fengguang53d7d692010-09-21 14:25:49 +0800283 * hdmi_channel_allocation().
Wu Fengguang079d88c2010-03-08 10:44:23 +0800284 */
285static struct cea_channel_speaker_allocation channel_allocations[] = {
286/* channel: 7 6 5 4 3 2 1 0 */
287{ .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
288 /* 2.1 */
289{ .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
290 /* Dolby Surround */
291{ .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
292 /* surround40 */
293{ .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
294 /* surround41 */
295{ .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
296 /* surround50 */
297{ .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
298 /* surround51 */
299{ .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
300 /* 6.1 */
301{ .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
302 /* surround71 */
303{ .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
304
305{ .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
306{ .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
307{ .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
308{ .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
309{ .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
310{ .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
311{ .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
312{ .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
313{ .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
314{ .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
315{ .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
316{ .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
317{ .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
318{ .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
319{ .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
320{ .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
321{ .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
322{ .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
323{ .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
324{ .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
325{ .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
326{ .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
327{ .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
328{ .ca_index = 0x20, .speakers = { 0, FCH, RR, RL, FC, 0, FR, FL } },
329{ .ca_index = 0x21, .speakers = { 0, FCH, RR, RL, FC, LFE, FR, FL } },
330{ .ca_index = 0x22, .speakers = { TC, 0, RR, RL, FC, 0, FR, FL } },
331{ .ca_index = 0x23, .speakers = { TC, 0, RR, RL, FC, LFE, FR, FL } },
332{ .ca_index = 0x24, .speakers = { FRH, FLH, RR, RL, 0, 0, FR, FL } },
333{ .ca_index = 0x25, .speakers = { FRH, FLH, RR, RL, 0, LFE, FR, FL } },
334{ .ca_index = 0x26, .speakers = { FRW, FLW, RR, RL, 0, 0, FR, FL } },
335{ .ca_index = 0x27, .speakers = { FRW, FLW, RR, RL, 0, LFE, FR, FL } },
336{ .ca_index = 0x28, .speakers = { TC, RC, RR, RL, FC, 0, FR, FL } },
337{ .ca_index = 0x29, .speakers = { TC, RC, RR, RL, FC, LFE, FR, FL } },
338{ .ca_index = 0x2a, .speakers = { FCH, RC, RR, RL, FC, 0, FR, FL } },
339{ .ca_index = 0x2b, .speakers = { FCH, RC, RR, RL, FC, LFE, FR, FL } },
340{ .ca_index = 0x2c, .speakers = { TC, FCH, RR, RL, FC, 0, FR, FL } },
341{ .ca_index = 0x2d, .speakers = { TC, FCH, RR, RL, FC, LFE, FR, FL } },
342{ .ca_index = 0x2e, .speakers = { FRH, FLH, RR, RL, FC, 0, FR, FL } },
343{ .ca_index = 0x2f, .speakers = { FRH, FLH, RR, RL, FC, LFE, FR, FL } },
344{ .ca_index = 0x30, .speakers = { FRW, FLW, RR, RL, FC, 0, FR, FL } },
345{ .ca_index = 0x31, .speakers = { FRW, FLW, RR, RL, FC, LFE, FR, FL } },
346};
347
348
349/*
350 * HDMI routines
351 */
352
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100353#define get_pin(spec, idx) \
354 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
355#define get_cvt(spec, idx) \
356 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
Takashi Iwaibbbc7e82015-02-27 17:43:19 +0100357#define get_pcm_rec(spec, idx) ((spec)->pcm_rec[idx])
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100358
Takashi Iwai4e76a882014-02-25 12:21:03 +0100359static int pin_nid_to_pin_index(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800360{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100361 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600362 int pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800363
Stephen Warren384a48d2011-06-01 11:14:21 -0600364 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100365 if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600366 return pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800367
Takashi Iwai4e76a882014-02-25 12:21:03 +0100368 codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -0600369 return -EINVAL;
370}
371
Takashi Iwai4e76a882014-02-25 12:21:03 +0100372static int hinfo_to_pin_index(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600373 struct hda_pcm_stream *hinfo)
374{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100375 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600376 int pin_idx;
377
378 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100379 if (get_pcm_rec(spec, pin_idx)->stream == hinfo)
Stephen Warren384a48d2011-06-01 11:14:21 -0600380 return pin_idx;
381
Takashi Iwai4e76a882014-02-25 12:21:03 +0100382 codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -0600383 return -EINVAL;
384}
385
Takashi Iwai4e76a882014-02-25 12:21:03 +0100386static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600387{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100388 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600389 int cvt_idx;
390
391 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100392 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600393 return cvt_idx;
394
Takashi Iwai4e76a882014-02-25 12:21:03 +0100395 codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800396 return -EINVAL;
397}
398
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500399static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
400 struct snd_ctl_elem_info *uinfo)
401{
402 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100403 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200404 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100405 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500406 int pin_idx;
407
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500408 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
409
410 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200411 per_pin = get_pin(spec, pin_idx);
412 eld = &per_pin->sink_eld;
David Henningsson68e03de2013-02-19 16:11:23 +0100413
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200414 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100415 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200416 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500417
418 return 0;
419}
420
421static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
422 struct snd_ctl_elem_value *ucontrol)
423{
424 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100425 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200426 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100427 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500428 int pin_idx;
429
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500430 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200431 per_pin = get_pin(spec, pin_idx);
432 eld = &per_pin->sink_eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500433
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200434 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100435 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data)) {
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200436 mutex_unlock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100437 snd_BUG();
438 return -EINVAL;
439 }
440
441 memset(ucontrol->value.bytes.data, 0,
442 ARRAY_SIZE(ucontrol->value.bytes.data));
443 if (eld->eld_valid)
444 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
445 eld->eld_size);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200446 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500447
448 return 0;
449}
450
451static struct snd_kcontrol_new eld_bytes_ctl = {
452 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
453 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
454 .name = "ELD",
455 .info = hdmi_eld_ctl_info,
456 .get = hdmi_eld_ctl_get,
457};
458
459static int hdmi_create_eld_ctl(struct hda_codec *codec, int pin_idx,
460 int device)
461{
462 struct snd_kcontrol *kctl;
463 struct hdmi_spec *spec = codec->spec;
464 int err;
465
466 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
467 if (!kctl)
468 return -ENOMEM;
469 kctl->private_value = pin_idx;
470 kctl->id.device = device;
471
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100472 err = snd_hda_ctl_add(codec, get_pin(spec, pin_idx)->pin_nid, kctl);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500473 if (err < 0)
474 return err;
475
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100476 get_pin(spec, pin_idx)->eld_ctl = kctl;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500477 return 0;
478}
479
Wu Fengguang079d88c2010-03-08 10:44:23 +0800480#ifdef BE_PARANOID
481static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
482 int *packet_index, int *byte_index)
483{
484 int val;
485
486 val = snd_hda_codec_read(codec, pin_nid, 0,
487 AC_VERB_GET_HDMI_DIP_INDEX, 0);
488
489 *packet_index = val >> 5;
490 *byte_index = val & 0x1f;
491}
492#endif
493
494static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
495 int packet_index, int byte_index)
496{
497 int val;
498
499 val = (packet_index << 5) | (byte_index & 0x1f);
500
501 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
502}
503
504static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
505 unsigned char val)
506{
507 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
508}
509
Stephen Warren384a48d2011-06-01 11:14:21 -0600510static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800511{
Stephen Warren75fae112014-01-30 11:52:16 -0700512 struct hdmi_spec *spec = codec->spec;
513 int pin_out;
514
Wu Fengguang079d88c2010-03-08 10:44:23 +0800515 /* Unmute */
516 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
517 snd_hda_codec_write(codec, pin_nid, 0,
518 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Stephen Warren75fae112014-01-30 11:52:16 -0700519
520 if (spec->dyn_pin_out)
521 /* Disable pin out until stream is active */
522 pin_out = 0;
523 else
524 /* Enable pin out: some machines with GM965 gets broken output
525 * when the pin is disabled or changed while using with HDMI
526 */
527 pin_out = PIN_OUT;
528
Wu Fengguang079d88c2010-03-08 10:44:23 +0800529 snd_hda_codec_write(codec, pin_nid, 0,
Stephen Warren75fae112014-01-30 11:52:16 -0700530 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800531}
532
Stephen Warren384a48d2011-06-01 11:14:21 -0600533static int hdmi_get_channel_count(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800534{
Stephen Warren384a48d2011-06-01 11:14:21 -0600535 return 1 + snd_hda_codec_read(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800536 AC_VERB_GET_CVT_CHAN_COUNT, 0);
537}
538
539static void hdmi_set_channel_count(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600540 hda_nid_t cvt_nid, int chs)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800541{
Stephen Warren384a48d2011-06-01 11:14:21 -0600542 if (chs != hdmi_get_channel_count(codec, cvt_nid))
543 snd_hda_codec_write(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800544 AC_VERB_SET_CVT_CHAN_COUNT, chs - 1);
545}
546
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200547/*
548 * ELD proc files
549 */
550
551#ifdef CONFIG_PROC_FS
552static void print_eld_info(struct snd_info_entry *entry,
553 struct snd_info_buffer *buffer)
554{
555 struct hdmi_spec_per_pin *per_pin = entry->private_data;
556
557 mutex_lock(&per_pin->lock);
558 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
559 mutex_unlock(&per_pin->lock);
560}
561
562static void write_eld_info(struct snd_info_entry *entry,
563 struct snd_info_buffer *buffer)
564{
565 struct hdmi_spec_per_pin *per_pin = entry->private_data;
566
567 mutex_lock(&per_pin->lock);
568 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
569 mutex_unlock(&per_pin->lock);
570}
571
572static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
573{
574 char name[32];
575 struct hda_codec *codec = per_pin->codec;
576 struct snd_info_entry *entry;
577 int err;
578
579 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
Takashi Iwai6efdd852015-02-27 16:09:22 +0100580 err = snd_card_proc_new(codec->card, name, &entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200581 if (err < 0)
582 return err;
583
584 snd_info_set_text_ops(entry, per_pin, print_eld_info);
585 entry->c.text.write = write_eld_info;
586 entry->mode |= S_IWUSR;
587 per_pin->proc_entry = entry;
588
589 return 0;
590}
591
592static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
593{
594 if (!per_pin->codec->bus->shutdown && per_pin->proc_entry) {
Takashi Iwai6efdd852015-02-27 16:09:22 +0100595 snd_device_free(per_pin->codec->card, per_pin->proc_entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200596 per_pin->proc_entry = NULL;
597 }
598}
599#else
Takashi Iwaib55447a2013-10-21 16:31:45 +0200600static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
601 int index)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200602{
603 return 0;
604}
Takashi Iwaib55447a2013-10-21 16:31:45 +0200605static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200606{
607}
608#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800609
610/*
611 * Channel mapping routines
612 */
613
614/*
615 * Compute derived values in channel_allocations[].
616 */
617static void init_channel_allocations(void)
618{
619 int i, j;
620 struct cea_channel_speaker_allocation *p;
621
622 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
623 p = channel_allocations + i;
624 p->channels = 0;
625 p->spk_mask = 0;
626 for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
627 if (p->speakers[j]) {
628 p->channels++;
629 p->spk_mask |= p->speakers[j];
630 }
631 }
632}
633
Wang Xingchao72357c72012-09-06 10:02:36 +0800634static int get_channel_allocation_order(int ca)
635{
636 int i;
637
638 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
639 if (channel_allocations[i].ca_index == ca)
640 break;
641 }
642 return i;
643}
644
Wu Fengguang079d88c2010-03-08 10:44:23 +0800645/*
646 * The transformation takes two steps:
647 *
648 * eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
649 * spk_mask => (channel_allocations[]) => ai->CA
650 *
651 * TODO: it could select the wrong CA from multiple candidates.
652*/
Takashi Iwai79514d42014-06-06 18:04:34 +0200653static int hdmi_channel_allocation(struct hda_codec *codec,
654 struct hdmi_eld *eld, int channels)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800655{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800656 int i;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800657 int ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800658 int spk_mask = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800659 char buf[SND_PRINT_CHANNEL_ALLOCATION_ADVISED_BUFSIZE];
660
661 /*
662 * CA defaults to 0 for basic stereo audio
663 */
664 if (channels <= 2)
665 return 0;
666
Wu Fengguang079d88c2010-03-08 10:44:23 +0800667 /*
668 * expand ELD's speaker allocation mask
669 *
670 * ELD tells the speaker mask in a compact(paired) form,
671 * expand ELD's notions to match the ones used by Audio InfoFrame.
672 */
673 for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
David Henningsson1613d6b2013-02-19 16:11:24 +0100674 if (eld->info.spk_alloc & (1 << i))
Wu Fengguang079d88c2010-03-08 10:44:23 +0800675 spk_mask |= eld_speaker_allocation_bits[i];
676 }
677
678 /* search for the first working match in the CA table */
679 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
680 if (channels == channel_allocations[i].channels &&
681 (spk_mask & channel_allocations[i].spk_mask) ==
682 channel_allocations[i].spk_mask) {
Wu Fengguang53d7d692010-09-21 14:25:49 +0800683 ca = channel_allocations[i].ca_index;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800684 break;
685 }
686 }
687
Anssi Hannula18e39182013-09-01 14:36:47 +0300688 if (!ca) {
689 /* if there was no match, select the regular ALSA channel
690 * allocation with the matching number of channels */
691 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
692 if (channels == channel_allocations[i].channels) {
693 ca = channel_allocations[i].ca_index;
694 break;
695 }
696 }
697 }
698
David Henningsson1613d6b2013-02-19 16:11:24 +0100699 snd_print_channel_allocation(eld->info.spk_alloc, buf, sizeof(buf));
Takashi Iwai79514d42014-06-06 18:04:34 +0200700 codec_dbg(codec, "HDMI: select CA 0x%x for %d-channel allocation: %s\n",
Wu Fengguang53d7d692010-09-21 14:25:49 +0800701 ca, channels, buf);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800702
Wu Fengguang53d7d692010-09-21 14:25:49 +0800703 return ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800704}
705
706static void hdmi_debug_channel_mapping(struct hda_codec *codec,
707 hda_nid_t pin_nid)
708{
709#ifdef CONFIG_SND_DEBUG_VERBOSE
Anssi Hannula307229d2013-10-24 21:10:34 +0300710 struct hdmi_spec *spec = codec->spec;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800711 int i;
Anssi Hannula307229d2013-10-24 21:10:34 +0300712 int channel;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800713
714 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300715 channel = spec->ops.pin_get_slot_channel(codec, pin_nid, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100716 codec_dbg(codec, "HDMI: ASP channel %d => slot %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300717 channel, i);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800718 }
719#endif
720}
721
Takashi Iwaid45e6882012-07-31 11:36:00 +0200722static void hdmi_std_setup_channel_mapping(struct hda_codec *codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800723 hda_nid_t pin_nid,
Wang Xingchao433968d2012-09-06 10:02:37 +0800724 bool non_pcm,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800725 int ca)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800726{
Anssi Hannula307229d2013-10-24 21:10:34 +0300727 struct hdmi_spec *spec = codec->spec;
Anssi Hannula90f28002013-10-05 02:25:39 +0300728 struct cea_channel_speaker_allocation *ch_alloc;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800729 int i;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800730 int err;
Wang Xingchao72357c72012-09-06 10:02:36 +0800731 int order;
Wang Xingchao433968d2012-09-06 10:02:37 +0800732 int non_pcm_mapping[8];
Wu Fengguang079d88c2010-03-08 10:44:23 +0800733
Wang Xingchao72357c72012-09-06 10:02:36 +0800734 order = get_channel_allocation_order(ca);
Anssi Hannula90f28002013-10-05 02:25:39 +0300735 ch_alloc = &channel_allocations[order];
Wang Xingchao433968d2012-09-06 10:02:37 +0800736
Wu Fengguang079d88c2010-03-08 10:44:23 +0800737 if (hdmi_channel_mapping[ca][1] == 0) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300738 int hdmi_slot = 0;
739 /* fill actual channel mappings in ALSA channel (i) order */
740 for (i = 0; i < ch_alloc->channels; i++) {
741 while (!ch_alloc->speakers[7 - hdmi_slot] && !WARN_ON(hdmi_slot >= 8))
742 hdmi_slot++; /* skip zero slots */
743
744 hdmi_channel_mapping[ca][i] = (i << 4) | hdmi_slot++;
745 }
746 /* fill the rest of the slots with ALSA channel 0xf */
747 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++)
748 if (!ch_alloc->speakers[7 - hdmi_slot])
749 hdmi_channel_mapping[ca][i++] = (0xf << 4) | hdmi_slot;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800750 }
751
Wang Xingchao433968d2012-09-06 10:02:37 +0800752 if (non_pcm) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300753 for (i = 0; i < ch_alloc->channels; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300754 non_pcm_mapping[i] = (i << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800755 for (; i < 8; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300756 non_pcm_mapping[i] = (0xf << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800757 }
758
Wu Fengguang079d88c2010-03-08 10:44:23 +0800759 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300760 int slotsetup = non_pcm ? non_pcm_mapping[i] : hdmi_channel_mapping[ca][i];
761 int hdmi_slot = slotsetup & 0x0f;
762 int channel = (slotsetup & 0xf0) >> 4;
763 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot, channel);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800764 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100765 codec_dbg(codec, "HDMI: channel mapping failed\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +0800766 break;
767 }
768 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800769}
770
Takashi Iwaid45e6882012-07-31 11:36:00 +0200771struct channel_map_table {
772 unsigned char map; /* ALSA API channel map position */
Takashi Iwaid45e6882012-07-31 11:36:00 +0200773 int spk_mask; /* speaker position bit mask */
774};
775
776static struct channel_map_table map_tables[] = {
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300777 { SNDRV_CHMAP_FL, FL },
778 { SNDRV_CHMAP_FR, FR },
779 { SNDRV_CHMAP_RL, RL },
780 { SNDRV_CHMAP_RR, RR },
781 { SNDRV_CHMAP_LFE, LFE },
782 { SNDRV_CHMAP_FC, FC },
783 { SNDRV_CHMAP_RLC, RLC },
784 { SNDRV_CHMAP_RRC, RRC },
785 { SNDRV_CHMAP_RC, RC },
786 { SNDRV_CHMAP_FLC, FLC },
787 { SNDRV_CHMAP_FRC, FRC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200788 { SNDRV_CHMAP_TFL, FLH },
789 { SNDRV_CHMAP_TFR, FRH },
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300790 { SNDRV_CHMAP_FLW, FLW },
791 { SNDRV_CHMAP_FRW, FRW },
792 { SNDRV_CHMAP_TC, TC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200793 { SNDRV_CHMAP_TFC, FCH },
Takashi Iwaid45e6882012-07-31 11:36:00 +0200794 {} /* terminator */
795};
796
797/* from ALSA API channel position to speaker bit mask */
798static int to_spk_mask(unsigned char c)
799{
800 struct channel_map_table *t = map_tables;
801 for (; t->map; t++) {
802 if (t->map == c)
803 return t->spk_mask;
804 }
805 return 0;
806}
807
808/* from ALSA API channel position to CEA slot */
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300809static int to_cea_slot(int ordered_ca, unsigned char pos)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200810{
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300811 int mask = to_spk_mask(pos);
812 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200813
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300814 if (mask) {
815 for (i = 0; i < 8; i++) {
816 if (channel_allocations[ordered_ca].speakers[7 - i] == mask)
817 return i;
818 }
Takashi Iwaid45e6882012-07-31 11:36:00 +0200819 }
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300820
821 return -1;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200822}
823
824/* from speaker bit mask to ALSA API channel position */
825static int spk_to_chmap(int spk)
826{
827 struct channel_map_table *t = map_tables;
828 for (; t->map; t++) {
829 if (t->spk_mask == spk)
830 return t->map;
831 }
832 return 0;
833}
834
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300835/* from CEA slot to ALSA API channel position */
836static int from_cea_slot(int ordered_ca, unsigned char slot)
837{
838 int mask = channel_allocations[ordered_ca].speakers[7 - slot];
839
840 return spk_to_chmap(mask);
841}
842
Takashi Iwaid45e6882012-07-31 11:36:00 +0200843/* get the CA index corresponding to the given ALSA API channel map */
844static int hdmi_manual_channel_allocation(int chs, unsigned char *map)
845{
846 int i, spks = 0, spk_mask = 0;
847
848 for (i = 0; i < chs; i++) {
849 int mask = to_spk_mask(map[i]);
850 if (mask) {
851 spk_mask |= mask;
852 spks++;
853 }
854 }
855
856 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
857 if ((chs == channel_allocations[i].channels ||
858 spks == channel_allocations[i].channels) &&
859 (spk_mask & channel_allocations[i].spk_mask) ==
860 channel_allocations[i].spk_mask)
861 return channel_allocations[i].ca_index;
862 }
863 return -1;
864}
865
866/* set up the channel slots for the given ALSA API channel map */
867static int hdmi_manual_setup_channel_mapping(struct hda_codec *codec,
868 hda_nid_t pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300869 int chs, unsigned char *map,
870 int ca)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200871{
Anssi Hannula307229d2013-10-24 21:10:34 +0300872 struct hdmi_spec *spec = codec->spec;
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300873 int ordered_ca = get_channel_allocation_order(ca);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300874 int alsa_pos, hdmi_slot;
875 int assignments[8] = {[0 ... 7] = 0xf};
876
877 for (alsa_pos = 0; alsa_pos < chs; alsa_pos++) {
878
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300879 hdmi_slot = to_cea_slot(ordered_ca, map[alsa_pos]);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300880
881 if (hdmi_slot < 0)
882 continue; /* unassigned channel */
883
884 assignments[hdmi_slot] = alsa_pos;
885 }
886
887 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300888 int err;
Anssi Hannula11f7c522013-10-05 02:25:41 +0300889
Anssi Hannula307229d2013-10-24 21:10:34 +0300890 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot,
891 assignments[hdmi_slot]);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200892 if (err)
893 return -EINVAL;
894 }
895 return 0;
896}
897
898/* store ALSA API channel map from the current default map */
899static void hdmi_setup_fake_chmap(unsigned char *map, int ca)
900{
901 int i;
Anssi Hannula56cac412013-10-05 02:25:38 +0300902 int ordered_ca = get_channel_allocation_order(ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200903 for (i = 0; i < 8; i++) {
Anssi Hannula56cac412013-10-05 02:25:38 +0300904 if (i < channel_allocations[ordered_ca].channels)
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300905 map[i] = from_cea_slot(ordered_ca, hdmi_channel_mapping[ca][i] & 0x0f);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200906 else
907 map[i] = 0;
908 }
909}
910
911static void hdmi_setup_channel_mapping(struct hda_codec *codec,
912 hda_nid_t pin_nid, bool non_pcm, int ca,
Anssi Hannula20608732013-02-03 17:55:45 +0200913 int channels, unsigned char *map,
914 bool chmap_set)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200915{
Anssi Hannula20608732013-02-03 17:55:45 +0200916 if (!non_pcm && chmap_set) {
Takashi Iwaid45e6882012-07-31 11:36:00 +0200917 hdmi_manual_setup_channel_mapping(codec, pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300918 channels, map, ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200919 } else {
920 hdmi_std_setup_channel_mapping(codec, pin_nid, non_pcm, ca);
921 hdmi_setup_fake_chmap(map, ca);
922 }
Anssi Hannula980b2492013-10-05 02:25:44 +0300923
924 hdmi_debug_channel_mapping(codec, pin_nid);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200925}
Wu Fengguang079d88c2010-03-08 10:44:23 +0800926
Anssi Hannula307229d2013-10-24 21:10:34 +0300927static int hdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
928 int asp_slot, int channel)
929{
930 return snd_hda_codec_write(codec, pin_nid, 0,
931 AC_VERB_SET_HDMI_CHAN_SLOT,
932 (channel << 4) | asp_slot);
933}
934
935static int hdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
936 int asp_slot)
937{
938 return (snd_hda_codec_read(codec, pin_nid, 0,
939 AC_VERB_GET_HDMI_CHAN_SLOT,
940 asp_slot) & 0xf0) >> 4;
941}
942
Wu Fengguang079d88c2010-03-08 10:44:23 +0800943/*
944 * Audio InfoFrame routines
945 */
946
947/*
948 * Enable Audio InfoFrame Transmission
949 */
950static void hdmi_start_infoframe_trans(struct hda_codec *codec,
951 hda_nid_t pin_nid)
952{
953 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
954 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
955 AC_DIPXMIT_BEST);
956}
957
958/*
959 * Disable Audio InfoFrame Transmission
960 */
961static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
962 hda_nid_t pin_nid)
963{
964 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
965 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
966 AC_DIPXMIT_DISABLE);
967}
968
969static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
970{
971#ifdef CONFIG_SND_DEBUG_VERBOSE
972 int i;
973 int size;
974
975 size = snd_hdmi_get_eld_size(codec, pin_nid);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100976 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800977
978 for (i = 0; i < 8; i++) {
979 size = snd_hda_codec_read(codec, pin_nid, 0,
980 AC_VERB_GET_HDMI_DIP_SIZE, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100981 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800982 }
983#endif
984}
985
986static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
987{
988#ifdef BE_PARANOID
989 int i, j;
990 int size;
991 int pi, bi;
992 for (i = 0; i < 8; i++) {
993 size = snd_hda_codec_read(codec, pin_nid, 0,
994 AC_VERB_GET_HDMI_DIP_SIZE, i);
995 if (size == 0)
996 continue;
997
998 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
999 for (j = 1; j < 1000; j++) {
1000 hdmi_write_dip_byte(codec, pin_nid, 0x0);
1001 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
1002 if (pi != i)
Takashi Iwai4e76a882014-02-25 12:21:03 +01001003 codec_dbg(codec, "dip index %d: %d != %d\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001004 bi, pi, i);
1005 if (bi == 0) /* byte index wrapped around */
1006 break;
1007 }
Takashi Iwai4e76a882014-02-25 12:21:03 +01001008 codec_dbg(codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001009 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
1010 i, size, j);
1011 }
1012#endif
1013}
1014
Wu Fengguang53d7d692010-09-21 14:25:49 +08001015static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001016{
Wu Fengguang53d7d692010-09-21 14:25:49 +08001017 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001018 u8 sum = 0;
1019 int i;
1020
Wu Fengguang53d7d692010-09-21 14:25:49 +08001021 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001022
Wu Fengguang53d7d692010-09-21 14:25:49 +08001023 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001024 sum += bytes[i];
1025
Wu Fengguang53d7d692010-09-21 14:25:49 +08001026 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001027}
1028
1029static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
1030 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001031 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001032{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001033 int i;
1034
1035 hdmi_debug_dip_size(codec, pin_nid);
1036 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
1037
Wu Fengguang079d88c2010-03-08 10:44:23 +08001038 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001039 for (i = 0; i < size; i++)
1040 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001041}
1042
1043static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001044 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001045{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001046 u8 val;
1047 int i;
1048
1049 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
1050 != AC_DIPXMIT_BEST)
1051 return false;
1052
1053 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001054 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +08001055 val = snd_hda_codec_read(codec, pin_nid, 0,
1056 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001057 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +08001058 return false;
1059 }
1060
1061 return true;
1062}
1063
Anssi Hannula307229d2013-10-24 21:10:34 +03001064static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
1065 hda_nid_t pin_nid,
1066 int ca, int active_channels,
1067 int conn_type)
1068{
1069 union audio_infoframe ai;
1070
Mengdong Lincaaf5ef2014-03-11 17:12:52 -04001071 memset(&ai, 0, sizeof(ai));
Anssi Hannula307229d2013-10-24 21:10:34 +03001072 if (conn_type == 0) { /* HDMI */
1073 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
1074
1075 hdmi_ai->type = 0x84;
1076 hdmi_ai->ver = 0x01;
1077 hdmi_ai->len = 0x0a;
1078 hdmi_ai->CC02_CT47 = active_channels - 1;
1079 hdmi_ai->CA = ca;
1080 hdmi_checksum_audio_infoframe(hdmi_ai);
1081 } else if (conn_type == 1) { /* DisplayPort */
1082 struct dp_audio_infoframe *dp_ai = &ai.dp;
1083
1084 dp_ai->type = 0x84;
1085 dp_ai->len = 0x1b;
1086 dp_ai->ver = 0x11 << 2;
1087 dp_ai->CC02_CT47 = active_channels - 1;
1088 dp_ai->CA = ca;
1089 } else {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001090 codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001091 pin_nid);
1092 return;
1093 }
1094
1095 /*
1096 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
1097 * sizeof(*dp_ai) to avoid partial match/update problems when
1098 * the user switches between HDMI/DP monitors.
1099 */
1100 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
1101 sizeof(ai))) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001102 codec_dbg(codec,
1103 "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001104 pin_nid,
1105 active_channels, ca);
1106 hdmi_stop_infoframe_trans(codec, pin_nid);
1107 hdmi_fill_audio_infoframe(codec, pin_nid,
1108 ai.bytes, sizeof(ai));
1109 hdmi_start_infoframe_trans(codec, pin_nid);
1110 }
1111}
1112
Takashi Iwaib0540872013-09-02 12:33:02 +02001113static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
1114 struct hdmi_spec_per_pin *per_pin,
1115 bool non_pcm)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001116{
Anssi Hannula307229d2013-10-24 21:10:34 +03001117 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001118 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwaib0540872013-09-02 12:33:02 +02001119 int channels = per_pin->channels;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001120 int active_channels;
Stephen Warren384a48d2011-06-01 11:14:21 -06001121 struct hdmi_eld *eld;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001122 int ca, ordered_ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001123
Takashi Iwaib0540872013-09-02 12:33:02 +02001124 if (!channels)
1125 return;
1126
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001127 if (is_haswell_plus(codec))
Mengdong Lin58f7d282013-09-04 16:37:12 -04001128 snd_hda_codec_write(codec, pin_nid, 0,
1129 AC_VERB_SET_AMP_GAIN_MUTE,
1130 AMP_OUT_UNMUTE);
1131
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001132 eld = &per_pin->sink_eld;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001133
Takashi Iwaid45e6882012-07-31 11:36:00 +02001134 if (!non_pcm && per_pin->chmap_set)
1135 ca = hdmi_manual_channel_allocation(channels, per_pin->chmap);
1136 else
Takashi Iwai79514d42014-06-06 18:04:34 +02001137 ca = hdmi_channel_allocation(codec, eld, channels);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001138 if (ca < 0)
1139 ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001140
Anssi Hannula1df5a062013-10-05 02:25:40 +03001141 ordered_ca = get_channel_allocation_order(ca);
1142 active_channels = channel_allocations[ordered_ca].channels;
1143
1144 hdmi_set_channel_count(codec, per_pin->cvt_nid, active_channels);
1145
Stephen Warren384a48d2011-06-01 11:14:21 -06001146 /*
Anssi Hannula39edac72013-10-07 19:24:52 +03001147 * always configure channel mapping, it may have been changed by the
1148 * user in the meantime
1149 */
1150 hdmi_setup_channel_mapping(codec, pin_nid, non_pcm, ca,
1151 channels, per_pin->chmap,
1152 per_pin->chmap_set);
1153
Anssi Hannula307229d2013-10-24 21:10:34 +03001154 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
1155 eld->info.conn_type);
Wang Xingchao433968d2012-09-06 10:02:37 +08001156
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001157 per_pin->non_pcm = non_pcm;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001158}
1159
Wu Fengguang079d88c2010-03-08 10:44:23 +08001160/*
1161 * Unsolicited events
1162 */
1163
Takashi Iwaiefe47102013-11-07 13:38:23 +01001164static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +02001165
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001166static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001167{
1168 struct hdmi_spec *spec = codec->spec;
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001169 int pin_idx = pin_nid_to_pin_index(codec, nid);
1170
David Henningsson20ce9022013-12-04 10:19:41 +08001171 if (pin_idx < 0)
1172 return;
David Henningsson20ce9022013-12-04 10:19:41 +08001173 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
1174 snd_hda_jack_report_sync(codec);
1175}
1176
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001177static void jack_callback(struct hda_codec *codec,
1178 struct hda_jack_callback *jack)
1179{
1180 check_presence_and_report(codec, jack->tbl->nid);
1181}
1182
David Henningsson20ce9022013-12-04 10:19:41 +08001183static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
1184{
Takashi Iwai3a938972011-10-28 01:16:55 +02001185 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001186 struct hda_jack_tbl *jack;
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001187 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001188
1189 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
1190 if (!jack)
1191 return;
Takashi Iwai3a938972011-10-28 01:16:55 +02001192 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001193
Takashi Iwai4e76a882014-02-25 12:21:03 +01001194 codec_dbg(codec,
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001195 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
David Henningsson20ce9022013-12-04 10:19:41 +08001196 codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
Fengguang Wufae3d882012-04-10 17:00:35 +08001197 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +08001198
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001199 check_presence_and_report(codec, jack->nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001200}
1201
1202static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
1203{
1204 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1205 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1206 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
1207 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
1208
Takashi Iwai4e76a882014-02-25 12:21:03 +01001209 codec_info(codec,
Takashi Iwaie9ea8e82012-06-21 11:41:05 +02001210 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001211 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001212 tag,
1213 subtag,
1214 cp_state,
1215 cp_ready);
1216
1217 /* TODO */
1218 if (cp_state)
1219 ;
1220 if (cp_ready)
1221 ;
1222}
1223
1224
1225static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
1226{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001227 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1228 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1229
Takashi Iwai3a938972011-10-28 01:16:55 +02001230 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001231 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001232 return;
1233 }
1234
1235 if (subtag == 0)
1236 hdmi_intrinsic_event(codec, res);
1237 else
1238 hdmi_non_intrinsic_event(codec, res);
1239}
1240
Mengdong Lin58f7d282013-09-04 16:37:12 -04001241static void haswell_verify_D0(struct hda_codec *codec,
Wang Xingchao53b434f2013-06-18 10:41:53 +08001242 hda_nid_t cvt_nid, hda_nid_t nid)
David Henningsson83f26ad2013-04-10 12:26:07 +02001243{
Mengdong Lin58f7d282013-09-04 16:37:12 -04001244 int pwr;
David Henningsson83f26ad2013-04-10 12:26:07 +02001245
Wang Xingchao53b434f2013-06-18 10:41:53 +08001246 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
1247 * thus pins could only choose converter 0 for use. Make sure the
1248 * converters are in correct power state */
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001249 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
Wang Xingchao53b434f2013-06-18 10:41:53 +08001250 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
1251
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001252 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
David Henningsson83f26ad2013-04-10 12:26:07 +02001253 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
1254 AC_PWRST_D0);
1255 msleep(40);
1256 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
1257 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001258 codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
David Henningsson83f26ad2013-04-10 12:26:07 +02001259 }
David Henningsson83f26ad2013-04-10 12:26:07 +02001260}
1261
Wu Fengguang079d88c2010-03-08 10:44:23 +08001262/*
1263 * Callbacks
1264 */
1265
Takashi Iwai92f10b32010-08-03 14:21:00 +02001266/* HBR should be Non-PCM, 8 channels */
1267#define is_hbr_format(format) \
1268 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
1269
Anssi Hannula307229d2013-10-24 21:10:34 +03001270static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
1271 bool hbr)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001272{
Anssi Hannula307229d2013-10-24 21:10:34 +03001273 int pinctl, new_pinctl;
David Henningsson83f26ad2013-04-10 12:26:07 +02001274
Stephen Warren384a48d2011-06-01 11:14:21 -06001275 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
1276 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001277 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1278
Anssi Hannula13122e62013-11-10 20:56:10 +02001279 if (pinctl < 0)
1280 return hbr ? -EINVAL : 0;
1281
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001282 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Anssi Hannula307229d2013-10-24 21:10:34 +03001283 if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001284 new_pinctl |= AC_PINCTL_EPT_HBR;
1285 else
1286 new_pinctl |= AC_PINCTL_EPT_NATIVE;
1287
Takashi Iwai4e76a882014-02-25 12:21:03 +01001288 codec_dbg(codec,
1289 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001290 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001291 pinctl == new_pinctl ? "" : "new-",
1292 new_pinctl);
1293
1294 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -06001295 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001296 AC_VERB_SET_PIN_WIDGET_CONTROL,
1297 new_pinctl);
Anssi Hannula307229d2013-10-24 21:10:34 +03001298 } else if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001299 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03001300
1301 return 0;
1302}
1303
1304static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
1305 hda_nid_t pin_nid, u32 stream_tag, int format)
1306{
1307 struct hdmi_spec *spec = codec->spec;
1308 int err;
1309
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001310 if (is_haswell_plus(codec))
Anssi Hannula307229d2013-10-24 21:10:34 +03001311 haswell_verify_D0(codec, cvt_nid, pin_nid);
1312
1313 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
1314
1315 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001316 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
Anssi Hannula307229d2013-10-24 21:10:34 +03001317 return err;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001318 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001319
Stephen Warren384a48d2011-06-01 11:14:21 -06001320 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001321 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001322}
1323
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001324static int hdmi_choose_cvt(struct hda_codec *codec,
1325 int pin_idx, int *cvt_id, int *mux_id)
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001326{
1327 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001328 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -06001329 struct hdmi_spec_per_cvt *per_cvt = NULL;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001330 int cvt_idx, mux_idx = 0;
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001331
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001332 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001333
Stephen Warren384a48d2011-06-01 11:14:21 -06001334 /* Dynamically assign converter to stream */
1335 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001336 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001337
1338 /* Must not already be assigned */
1339 if (per_cvt->assigned)
1340 continue;
1341 /* Must be in pin's mux's list of converters */
1342 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1343 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
1344 break;
1345 /* Not in mux list */
1346 if (mux_idx == per_pin->num_mux_nids)
1347 continue;
1348 break;
1349 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001350
Stephen Warren384a48d2011-06-01 11:14:21 -06001351 /* No free converters */
1352 if (cvt_idx == spec->num_cvts)
1353 return -ENODEV;
1354
Mengdong Lin2df67422014-03-20 13:01:06 +08001355 per_pin->mux_idx = mux_idx;
1356
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001357 if (cvt_id)
1358 *cvt_id = cvt_idx;
1359 if (mux_id)
1360 *mux_id = mux_idx;
1361
1362 return 0;
1363}
1364
Mengdong Lin2df67422014-03-20 13:01:06 +08001365/* Assure the pin select the right convetor */
1366static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
1367 struct hdmi_spec_per_pin *per_pin)
1368{
1369 hda_nid_t pin_nid = per_pin->pin_nid;
1370 int mux_idx, curr;
1371
1372 mux_idx = per_pin->mux_idx;
1373 curr = snd_hda_codec_read(codec, pin_nid, 0,
1374 AC_VERB_GET_CONNECT_SEL, 0);
1375 if (curr != mux_idx)
1376 snd_hda_codec_write_cache(codec, pin_nid, 0,
1377 AC_VERB_SET_CONNECT_SEL,
1378 mux_idx);
1379}
1380
Mengdong Lin300016b2013-11-04 01:13:13 -05001381/* Intel HDMI workaround to fix audio routing issue:
1382 * For some Intel display codecs, pins share the same connection list.
1383 * So a conveter can be selected by multiple pins and playback on any of these
1384 * pins will generate sound on the external display, because audio flows from
1385 * the same converter to the display pipeline. Also muting one pin may make
1386 * other pins have no sound output.
1387 * So this function assures that an assigned converter for a pin is not selected
1388 * by any other pins.
1389 */
1390static void intel_not_share_assigned_cvt(struct hda_codec *codec,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001391 hda_nid_t pin_nid, int mux_idx)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001392{
1393 struct hdmi_spec *spec = codec->spec;
Mengdong Linf82d7d12013-09-21 20:34:45 -04001394 hda_nid_t nid, end_nid;
1395 int cvt_idx, curr;
1396 struct hdmi_spec_per_cvt *per_cvt;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001397
Mengdong Linf82d7d12013-09-21 20:34:45 -04001398 /* configure all pins, including "no physical connection" ones */
1399 end_nid = codec->start_nid + codec->num_nodes;
1400 for (nid = codec->start_nid; nid < end_nid; nid++) {
1401 unsigned int wid_caps = get_wcaps(codec, nid);
1402 unsigned int wid_type = get_wcaps_type(wid_caps);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001403
Mengdong Linf82d7d12013-09-21 20:34:45 -04001404 if (wid_type != AC_WID_PIN)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001405 continue;
1406
Mengdong Linf82d7d12013-09-21 20:34:45 -04001407 if (nid == pin_nid)
1408 continue;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001409
Mengdong Linf82d7d12013-09-21 20:34:45 -04001410 curr = snd_hda_codec_read(codec, nid, 0,
1411 AC_VERB_GET_CONNECT_SEL, 0);
1412 if (curr != mux_idx)
1413 continue;
1414
1415 /* choose an unassigned converter. The conveters in the
1416 * connection list are in the same order as in the codec.
1417 */
1418 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1419 per_cvt = get_cvt(spec, cvt_idx);
1420 if (!per_cvt->assigned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001421 codec_dbg(codec,
1422 "choose cvt %d for pin nid %d\n",
Mengdong Linf82d7d12013-09-21 20:34:45 -04001423 cvt_idx, nid);
1424 snd_hda_codec_write_cache(codec, nid, 0,
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001425 AC_VERB_SET_CONNECT_SEL,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001426 cvt_idx);
1427 break;
1428 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001429 }
1430 }
1431}
1432
1433/*
1434 * HDA PCM callbacks
1435 */
1436static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1437 struct hda_codec *codec,
1438 struct snd_pcm_substream *substream)
1439{
1440 struct hdmi_spec *spec = codec->spec;
1441 struct snd_pcm_runtime *runtime = substream->runtime;
1442 int pin_idx, cvt_idx, mux_idx = 0;
1443 struct hdmi_spec_per_pin *per_pin;
1444 struct hdmi_eld *eld;
1445 struct hdmi_spec_per_cvt *per_cvt = NULL;
1446 int err;
1447
1448 /* Validate hinfo */
Takashi Iwai4e76a882014-02-25 12:21:03 +01001449 pin_idx = hinfo_to_pin_index(codec, hinfo);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001450 if (snd_BUG_ON(pin_idx < 0))
1451 return -EINVAL;
1452 per_pin = get_pin(spec, pin_idx);
1453 eld = &per_pin->sink_eld;
1454
1455 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, &mux_idx);
1456 if (err < 0)
1457 return err;
1458
1459 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001460 /* Claim converter */
1461 per_cvt->assigned = 1;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001462 per_pin->cvt_nid = per_cvt->cvt_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001463 hinfo->nid = per_cvt->cvt_nid;
1464
Takashi Iwaibddee962013-06-18 16:14:22 +02001465 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -06001466 AC_VERB_SET_CONNECT_SEL,
1467 mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001468
1469 /* configure unused pins to choose other converters */
Libin Yangca2e7222014-08-19 16:20:12 +08001470 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
Mengdong Lin300016b2013-11-04 01:13:13 -05001471 intel_not_share_assigned_cvt(codec, per_pin->pin_nid, mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001472
Stephen Warren384a48d2011-06-01 11:14:21 -06001473 snd_hda_spdif_ctls_assign(codec, pin_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001474
Stephen Warren2def8172011-06-01 11:14:20 -06001475 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -06001476 hinfo->channels_min = per_cvt->channels_min;
1477 hinfo->channels_max = per_cvt->channels_max;
1478 hinfo->rates = per_cvt->rates;
1479 hinfo->formats = per_cvt->formats;
1480 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -06001481
Stephen Warren384a48d2011-06-01 11:14:21 -06001482 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -06001483 if (!static_hdmi_pcm && eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001484 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001485 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001486 !hinfo->rates || !hinfo->formats) {
1487 per_cvt->assigned = 0;
1488 hinfo->nid = 0;
1489 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001490 return -ENODEV;
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001491 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001492 }
Stephen Warren2def8172011-06-01 11:14:20 -06001493
1494 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +01001495 runtime->hw.channels_min = hinfo->channels_min;
1496 runtime->hw.channels_max = hinfo->channels_max;
1497 runtime->hw.formats = hinfo->formats;
1498 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +01001499
1500 snd_pcm_hw_constraint_step(substream->runtime, 0,
1501 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001502 return 0;
1503}
1504
1505/*
Wu Fengguang079d88c2010-03-08 10:44:23 +08001506 * HDA/HDMI auto parsing
1507 */
Stephen Warren384a48d2011-06-01 11:14:21 -06001508static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001509{
1510 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001511 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001512 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001513
1514 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001515 codec_warn(codec,
1516 "HDMI: pin %d wcaps %#x does not support connection list\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001517 pin_nid, get_wcaps(codec, pin_nid));
1518 return -EINVAL;
1519 }
1520
Stephen Warren384a48d2011-06-01 11:14:21 -06001521 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1522 per_pin->mux_nids,
1523 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001524
1525 return 0;
1526}
1527
Takashi Iwaiefe47102013-11-07 13:38:23 +01001528static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001529{
David Henningsson464837a2013-11-07 13:38:25 +01001530 struct hda_jack_tbl *jack;
Wu Fengguang744626d2011-11-16 16:29:47 +08001531 struct hda_codec *codec = per_pin->codec;
David Henningsson4bd038f2013-02-19 16:11:25 +01001532 struct hdmi_spec *spec = codec->spec;
1533 struct hdmi_eld *eld = &spec->temp_eld;
1534 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +08001535 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -06001536 /*
1537 * Always execute a GetPinSense verb here, even when called from
1538 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1539 * response's PD bit is not the real PD value, but indicates that
1540 * the real PD value changed. An older version of the HD-audio
1541 * specification worked this way. Hence, we just ignore the data in
1542 * the unsolicited response to avoid custom WARs.
1543 */
David Henningssonda4a7a32013-12-18 10:46:04 +01001544 int present;
David Henningsson4bd038f2013-02-19 16:11:25 +01001545 bool update_eld = false;
1546 bool eld_changed = false;
Takashi Iwaiefe47102013-11-07 13:38:23 +01001547 bool ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001548
David Henningssonda4a7a32013-12-18 10:46:04 +01001549 snd_hda_power_up(codec);
1550 present = snd_hda_pin_sense(codec, pin_nid);
1551
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001552 mutex_lock(&per_pin->lock);
David Henningsson4bd038f2013-02-19 16:11:25 +01001553 pin_eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1554 if (pin_eld->monitor_present)
1555 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1556 else
1557 eld->eld_valid = false;
Stephen Warren5d44f922011-05-24 17:11:17 -06001558
Takashi Iwai4e76a882014-02-25 12:21:03 +01001559 codec_dbg(codec,
Stephen Warren384a48d2011-06-01 11:14:21 -06001560 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Mengdong Lin10250912013-03-28 05:21:28 -04001561 codec->addr, pin_nid, pin_eld->monitor_present, eld->eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001562
David Henningsson4bd038f2013-02-19 16:11:25 +01001563 if (eld->eld_valid) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001564 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001565 &eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001566 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001567 else {
1568 memset(&eld->info, 0, sizeof(struct parsed_hdmi_eld));
Takashi Iwai79514d42014-06-06 18:04:34 +02001569 if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001570 eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001571 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001572 }
1573
David Henningsson4bd038f2013-02-19 16:11:25 +01001574 if (eld->eld_valid) {
Takashi Iwai79514d42014-06-06 18:04:34 +02001575 snd_hdmi_show_eld(codec, &eld->info);
David Henningsson4bd038f2013-02-19 16:11:25 +01001576 update_eld = true;
David Henningsson1613d6b2013-02-19 16:11:24 +01001577 }
Wu Fengguangc6e84532011-11-18 16:59:32 -06001578 else if (repoll) {
Takashi Iwai2f35c632015-02-27 22:43:26 +01001579 schedule_delayed_work(&per_pin->work,
1580 msecs_to_jiffies(300));
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001581 goto unlock;
Wu Fengguang744626d2011-11-16 16:29:47 +08001582 }
1583 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001584
Anssi Hannula6acce402014-10-19 19:25:19 +03001585 if (pin_eld->eld_valid != eld->eld_valid)
David Henningsson92c69e72013-02-19 16:11:26 +01001586 eld_changed = true;
Anssi Hannula6acce402014-10-19 19:25:19 +03001587
1588 if (pin_eld->eld_valid && !eld->eld_valid)
1589 update_eld = true;
1590
David Henningsson4bd038f2013-02-19 16:11:25 +01001591 if (update_eld) {
Takashi Iwaib0540872013-09-02 12:33:02 +02001592 bool old_eld_valid = pin_eld->eld_valid;
David Henningsson4bd038f2013-02-19 16:11:25 +01001593 pin_eld->eld_valid = eld->eld_valid;
Anssi Hannula6acce402014-10-19 19:25:19 +03001594 if (pin_eld->eld_size != eld->eld_size ||
David Henningsson92c69e72013-02-19 16:11:26 +01001595 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
Anssi Hannula6acce402014-10-19 19:25:19 +03001596 eld->eld_size) != 0) {
David Henningsson4bd038f2013-02-19 16:11:25 +01001597 memcpy(pin_eld->eld_buffer, eld->eld_buffer,
1598 eld->eld_size);
Anssi Hannula6acce402014-10-19 19:25:19 +03001599 eld_changed = true;
1600 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001601 pin_eld->eld_size = eld->eld_size;
1602 pin_eld->info = eld->info;
Takashi Iwaib0540872013-09-02 12:33:02 +02001603
Anssi Hannula73420172013-10-25 01:45:18 +03001604 /*
1605 * Re-setup pin and infoframe. This is needed e.g. when
1606 * - sink is first plugged-in (infoframe is not set up if !monitor_present)
1607 * - transcoder can change during stream playback on Haswell
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001608 * and this can make HW reset converter selection on a pin.
Takashi Iwaib0540872013-09-02 12:33:02 +02001609 */
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001610 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
Libin Yangca2e7222014-08-19 16:20:12 +08001611 if (is_haswell_plus(codec) ||
1612 is_valleyview_plus(codec)) {
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001613 intel_verify_pin_cvt_connect(codec, per_pin);
1614 intel_not_share_assigned_cvt(codec, pin_nid,
1615 per_pin->mux_idx);
1616 }
1617
Takashi Iwaib0540872013-09-02 12:33:02 +02001618 hdmi_setup_audio_infoframe(codec, per_pin,
1619 per_pin->non_pcm);
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001620 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001621 }
David Henningsson92c69e72013-02-19 16:11:26 +01001622
1623 if (eld_changed)
Takashi Iwai6efdd852015-02-27 16:09:22 +01001624 snd_ctl_notify(codec->card,
David Henningsson92c69e72013-02-19 16:11:26 +01001625 SNDRV_CTL_EVENT_MASK_VALUE | SNDRV_CTL_EVENT_MASK_INFO,
1626 &per_pin->eld_ctl->id);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001627 unlock:
Takashi Iwaiaff747e2013-11-07 16:39:37 +01001628 ret = !repoll || !pin_eld->monitor_present || pin_eld->eld_valid;
David Henningsson464837a2013-11-07 13:38:25 +01001629
1630 jack = snd_hda_jack_tbl_get(codec, pin_nid);
1631 if (jack)
1632 jack->block_report = !ret;
1633
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001634 mutex_unlock(&per_pin->lock);
David Henningssonda4a7a32013-12-18 10:46:04 +01001635 snd_hda_power_down(codec);
Takashi Iwaiefe47102013-11-07 13:38:23 +01001636 return ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001637}
1638
Wu Fengguang744626d2011-11-16 16:29:47 +08001639static void hdmi_repoll_eld(struct work_struct *work)
1640{
1641 struct hdmi_spec_per_pin *per_pin =
1642 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1643
Wu Fengguangc6e84532011-11-18 16:59:32 -06001644 if (per_pin->repoll_count++ > 6)
1645 per_pin->repoll_count = 0;
1646
Takashi Iwaiefe47102013-11-07 13:38:23 +01001647 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1648 snd_hda_jack_report_sync(per_pin->codec);
Wu Fengguang744626d2011-11-16 16:29:47 +08001649}
1650
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001651static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1652 hda_nid_t nid);
1653
Wu Fengguang079d88c2010-03-08 10:44:23 +08001654static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1655{
1656 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001657 unsigned int caps, config;
1658 int pin_idx;
1659 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001660 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001661
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001662 caps = snd_hda_query_pin_caps(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001663 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1664 return 0;
1665
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001666 config = snd_hda_codec_get_pincfg(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001667 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1668 return 0;
1669
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001670 if (is_haswell_plus(codec))
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001671 intel_haswell_fixup_connect_list(codec, pin_nid);
1672
Stephen Warren384a48d2011-06-01 11:14:21 -06001673 pin_idx = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001674 per_pin = snd_array_new(&spec->pins);
1675 if (!per_pin)
1676 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001677
1678 per_pin->pin_nid = pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001679 per_pin->non_pcm = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001680
Stephen Warren384a48d2011-06-01 11:14:21 -06001681 err = hdmi_read_pin_conn(codec, pin_idx);
1682 if (err < 0)
1683 return err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001684
Wu Fengguang079d88c2010-03-08 10:44:23 +08001685 spec->num_pins++;
1686
Stephen Warren384a48d2011-06-01 11:14:21 -06001687 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001688}
1689
Stephen Warren384a48d2011-06-01 11:14:21 -06001690static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001691{
1692 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001693 struct hdmi_spec_per_cvt *per_cvt;
1694 unsigned int chans;
1695 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001696
Stephen Warren384a48d2011-06-01 11:14:21 -06001697 chans = get_wcaps(codec, cvt_nid);
1698 chans = get_wcaps_channels(chans);
1699
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001700 per_cvt = snd_array_new(&spec->cvts);
1701 if (!per_cvt)
1702 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001703
1704 per_cvt->cvt_nid = cvt_nid;
1705 per_cvt->channels_min = 2;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001706 if (chans <= 16) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001707 per_cvt->channels_max = chans;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001708 if (chans > spec->channels_max)
1709 spec->channels_max = chans;
1710 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001711
1712 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1713 &per_cvt->rates,
1714 &per_cvt->formats,
1715 &per_cvt->maxbps);
1716 if (err < 0)
1717 return err;
1718
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001719 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1720 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1721 spec->num_cvts++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001722
1723 return 0;
1724}
1725
1726static int hdmi_parse_codec(struct hda_codec *codec)
1727{
1728 hda_nid_t nid;
1729 int i, nodes;
1730
1731 nodes = snd_hda_get_sub_nodes(codec, codec->afg, &nid);
1732 if (!nid || nodes < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001733 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +08001734 return -EINVAL;
1735 }
1736
1737 for (i = 0; i < nodes; i++, nid++) {
1738 unsigned int caps;
1739 unsigned int type;
1740
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001741 caps = get_wcaps(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001742 type = get_wcaps_type(caps);
1743
1744 if (!(caps & AC_WCAP_DIGITAL))
1745 continue;
1746
1747 switch (type) {
1748 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001749 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001750 break;
1751 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001752 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001753 break;
1754 }
1755 }
1756
Wu Fengguang079d88c2010-03-08 10:44:23 +08001757 return 0;
1758}
1759
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001760/*
1761 */
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001762static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1763{
1764 struct hda_spdif_out *spdif;
1765 bool non_pcm;
1766
1767 mutex_lock(&codec->spdif_mutex);
1768 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1769 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1770 mutex_unlock(&codec->spdif_mutex);
1771 return non_pcm;
1772}
1773
1774
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001775/*
1776 * HDMI callbacks
1777 */
1778
1779static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1780 struct hda_codec *codec,
1781 unsigned int stream_tag,
1782 unsigned int format,
1783 struct snd_pcm_substream *substream)
1784{
Stephen Warren384a48d2011-06-01 11:14:21 -06001785 hda_nid_t cvt_nid = hinfo->nid;
1786 struct hdmi_spec *spec = codec->spec;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001787 int pin_idx = hinfo_to_pin_index(codec, hinfo);
Takashi Iwaib0540872013-09-02 12:33:02 +02001788 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1789 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001790 bool non_pcm;
Stephen Warren75fae112014-01-30 11:52:16 -07001791 int pinctl;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001792
Libin Yangca2e7222014-08-19 16:20:12 +08001793 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
Mengdong Lin2df67422014-03-20 13:01:06 +08001794 /* Verify pin:cvt selections to avoid silent audio after S3.
1795 * After S3, the audio driver restores pin:cvt selections
1796 * but this can happen before gfx is ready and such selection
1797 * is overlooked by HW. Thus multiple pins can share a same
1798 * default convertor and mute control will affect each other,
1799 * which can cause a resumed audio playback become silent
1800 * after S3.
1801 */
1802 intel_verify_pin_cvt_connect(codec, per_pin);
1803 intel_not_share_assigned_cvt(codec, pin_nid, per_pin->mux_idx);
1804 }
1805
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001806 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001807 mutex_lock(&per_pin->lock);
Takashi Iwaib0540872013-09-02 12:33:02 +02001808 per_pin->channels = substream->runtime->channels;
1809 per_pin->setup = true;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001810
Takashi Iwaib0540872013-09-02 12:33:02 +02001811 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001812 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001813
Stephen Warren75fae112014-01-30 11:52:16 -07001814 if (spec->dyn_pin_out) {
1815 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1816 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1817 snd_hda_codec_write(codec, pin_nid, 0,
1818 AC_VERB_SET_PIN_WIDGET_CONTROL,
1819 pinctl | PIN_OUT);
1820 }
1821
Anssi Hannula307229d2013-10-24 21:10:34 +03001822 return spec->ops.setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001823}
1824
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001825static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1826 struct hda_codec *codec,
1827 struct snd_pcm_substream *substream)
1828{
1829 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1830 return 0;
1831}
1832
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001833static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1834 struct hda_codec *codec,
1835 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001836{
1837 struct hdmi_spec *spec = codec->spec;
1838 int cvt_idx, pin_idx;
1839 struct hdmi_spec_per_cvt *per_cvt;
1840 struct hdmi_spec_per_pin *per_pin;
Stephen Warren75fae112014-01-30 11:52:16 -07001841 int pinctl;
Stephen Warren384a48d2011-06-01 11:14:21 -06001842
Stephen Warren384a48d2011-06-01 11:14:21 -06001843 if (hinfo->nid) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001844 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001845 if (snd_BUG_ON(cvt_idx < 0))
1846 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001847 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001848
1849 snd_BUG_ON(!per_cvt->assigned);
1850 per_cvt->assigned = 0;
1851 hinfo->nid = 0;
1852
Takashi Iwai4e76a882014-02-25 12:21:03 +01001853 pin_idx = hinfo_to_pin_index(codec, hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -06001854 if (snd_BUG_ON(pin_idx < 0))
1855 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001856 per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001857
Stephen Warren75fae112014-01-30 11:52:16 -07001858 if (spec->dyn_pin_out) {
1859 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1860 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1861 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1862 AC_VERB_SET_PIN_WIDGET_CONTROL,
1863 pinctl & ~PIN_OUT);
1864 }
1865
Stephen Warren384a48d2011-06-01 11:14:21 -06001866 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001867
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001868 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001869 per_pin->chmap_set = false;
1870 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
Takashi Iwaib0540872013-09-02 12:33:02 +02001871
1872 per_pin->setup = false;
1873 per_pin->channels = 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001874 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001875 }
Takashi Iwaid45e6882012-07-31 11:36:00 +02001876
Stephen Warren384a48d2011-06-01 11:14:21 -06001877 return 0;
1878}
1879
1880static const struct hda_pcm_ops generic_ops = {
1881 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001882 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001883 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001884 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001885};
1886
Takashi Iwaid45e6882012-07-31 11:36:00 +02001887/*
1888 * ALSA API channel-map control callbacks
1889 */
1890static int hdmi_chmap_ctl_info(struct snd_kcontrol *kcontrol,
1891 struct snd_ctl_elem_info *uinfo)
1892{
1893 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1894 struct hda_codec *codec = info->private_data;
1895 struct hdmi_spec *spec = codec->spec;
1896 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1897 uinfo->count = spec->channels_max;
1898 uinfo->value.integer.min = 0;
1899 uinfo->value.integer.max = SNDRV_CHMAP_LAST;
1900 return 0;
1901}
1902
Anssi Hannula307229d2013-10-24 21:10:34 +03001903static int hdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
1904 int channels)
1905{
1906 /* If the speaker allocation matches the channel count, it is OK.*/
1907 if (cap->channels != channels)
1908 return -1;
1909
1910 /* all channels are remappable freely */
1911 return SNDRV_CTL_TLVT_CHMAP_VAR;
1912}
1913
1914static void hdmi_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
1915 unsigned int *chmap, int channels)
1916{
1917 int count = 0;
1918 int c;
1919
1920 for (c = 7; c >= 0; c--) {
1921 int spk = cap->speakers[c];
1922 if (!spk)
1923 continue;
1924
1925 chmap[count++] = spk_to_chmap(spk);
1926 }
1927
1928 WARN_ON(count != channels);
1929}
1930
Takashi Iwaid45e6882012-07-31 11:36:00 +02001931static int hdmi_chmap_ctl_tlv(struct snd_kcontrol *kcontrol, int op_flag,
1932 unsigned int size, unsigned int __user *tlv)
1933{
1934 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1935 struct hda_codec *codec = info->private_data;
1936 struct hdmi_spec *spec = codec->spec;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001937 unsigned int __user *dst;
1938 int chs, count = 0;
1939
1940 if (size < 8)
1941 return -ENOMEM;
1942 if (put_user(SNDRV_CTL_TLVT_CONTAINER, tlv))
1943 return -EFAULT;
1944 size -= 8;
1945 dst = tlv + 2;
Takashi Iwai498dab32012-09-10 16:08:40 +02001946 for (chs = 2; chs <= spec->channels_max; chs++) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001947 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001948 struct cea_channel_speaker_allocation *cap;
1949 cap = channel_allocations;
1950 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++, cap++) {
1951 int chs_bytes = chs * 4;
Anssi Hannula307229d2013-10-24 21:10:34 +03001952 int type = spec->ops.chmap_cea_alloc_validate_get_type(cap, chs);
1953 unsigned int tlv_chmap[8];
1954
1955 if (type < 0)
Takashi Iwaid45e6882012-07-31 11:36:00 +02001956 continue;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001957 if (size < 8)
1958 return -ENOMEM;
Anssi Hannula307229d2013-10-24 21:10:34 +03001959 if (put_user(type, dst) ||
Takashi Iwaid45e6882012-07-31 11:36:00 +02001960 put_user(chs_bytes, dst + 1))
1961 return -EFAULT;
1962 dst += 2;
1963 size -= 8;
1964 count += 8;
1965 if (size < chs_bytes)
1966 return -ENOMEM;
1967 size -= chs_bytes;
1968 count += chs_bytes;
Anssi Hannula307229d2013-10-24 21:10:34 +03001969 spec->ops.cea_alloc_to_tlv_chmap(cap, tlv_chmap, chs);
1970 if (copy_to_user(dst, tlv_chmap, chs_bytes))
1971 return -EFAULT;
1972 dst += chs;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001973 }
1974 }
1975 if (put_user(count, tlv + 1))
1976 return -EFAULT;
1977 return 0;
1978}
1979
1980static int hdmi_chmap_ctl_get(struct snd_kcontrol *kcontrol,
1981 struct snd_ctl_elem_value *ucontrol)
1982{
1983 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1984 struct hda_codec *codec = info->private_data;
1985 struct hdmi_spec *spec = codec->spec;
1986 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001987 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001988 int i;
1989
1990 for (i = 0; i < ARRAY_SIZE(per_pin->chmap); i++)
1991 ucontrol->value.integer.value[i] = per_pin->chmap[i];
1992 return 0;
1993}
1994
1995static int hdmi_chmap_ctl_put(struct snd_kcontrol *kcontrol,
1996 struct snd_ctl_elem_value *ucontrol)
1997{
1998 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1999 struct hda_codec *codec = info->private_data;
2000 struct hdmi_spec *spec = codec->spec;
2001 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002002 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002003 unsigned int ctl_idx;
2004 struct snd_pcm_substream *substream;
2005 unsigned char chmap[8];
Anssi Hannula307229d2013-10-24 21:10:34 +03002006 int i, err, ca, prepared = 0;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002007
2008 ctl_idx = snd_ctl_get_ioffidx(kcontrol, &ucontrol->id);
2009 substream = snd_pcm_chmap_substream(info, ctl_idx);
2010 if (!substream || !substream->runtime)
Takashi Iwai6f54c362013-01-15 14:44:41 +01002011 return 0; /* just for avoiding error from alsactl restore */
Takashi Iwaid45e6882012-07-31 11:36:00 +02002012 switch (substream->runtime->status->state) {
2013 case SNDRV_PCM_STATE_OPEN:
2014 case SNDRV_PCM_STATE_SETUP:
2015 break;
2016 case SNDRV_PCM_STATE_PREPARED:
2017 prepared = 1;
2018 break;
2019 default:
2020 return -EBUSY;
2021 }
2022 memset(chmap, 0, sizeof(chmap));
2023 for (i = 0; i < ARRAY_SIZE(chmap); i++)
2024 chmap[i] = ucontrol->value.integer.value[i];
2025 if (!memcmp(chmap, per_pin->chmap, sizeof(chmap)))
2026 return 0;
2027 ca = hdmi_manual_channel_allocation(ARRAY_SIZE(chmap), chmap);
2028 if (ca < 0)
2029 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03002030 if (spec->ops.chmap_validate) {
2031 err = spec->ops.chmap_validate(ca, ARRAY_SIZE(chmap), chmap);
2032 if (err)
2033 return err;
2034 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002035 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002036 per_pin->chmap_set = true;
2037 memcpy(per_pin->chmap, chmap, sizeof(chmap));
2038 if (prepared)
Takashi Iwaib0540872013-09-02 12:33:02 +02002039 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002040 mutex_unlock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002041
2042 return 0;
2043}
2044
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002045static int generic_hdmi_build_pcms(struct hda_codec *codec)
2046{
2047 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002048 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002049
Stephen Warren384a48d2011-06-01 11:14:21 -06002050 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2051 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002052 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002053 struct hdmi_spec_per_pin *per_pin;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002054
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002055 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002056 info = snd_hda_codec_pcm_new(codec, "HDMI %d", pin_idx);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002057 if (!info)
2058 return -ENOMEM;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002059 spec->pcm_rec[pin_idx] = info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002060 info->pcm_type = HDA_PCM_TYPE_HDMI;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002061 info->own_chmap = true;
Stephen Warren384a48d2011-06-01 11:14:21 -06002062
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002063 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06002064 pstr->substreams = 1;
2065 pstr->ops = generic_ops;
2066 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002067 }
2068
2069 return 0;
2070}
2071
David Henningsson0b6c49b2011-08-23 16:56:03 +02002072static int generic_hdmi_build_jack(struct hda_codec *codec, int pin_idx)
2073{
Takashi Iwai31ef2252011-12-01 17:41:36 +01002074 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02002075 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002076 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2077 int pcmdev = get_pcm_rec(spec, pin_idx)->device;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002078
Takashi Iwai31ef2252011-12-01 17:41:36 +01002079 if (pcmdev > 0)
2080 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
David Henningsson30efd8d2013-02-22 10:16:28 +01002081 if (!is_jack_detectable(codec, per_pin->pin_nid))
2082 strncat(hdmi_str, " Phantom",
2083 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002084
Takashi Iwai31ef2252011-12-01 17:41:36 +01002085 return snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str, 0);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002086}
2087
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002088static int generic_hdmi_build_controls(struct hda_codec *codec)
2089{
2090 struct hdmi_spec *spec = codec->spec;
2091 int err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002092 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002093
Stephen Warren384a48d2011-06-01 11:14:21 -06002094 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002095 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002096
2097 err = generic_hdmi_build_jack(codec, pin_idx);
2098 if (err < 0)
2099 return err;
2100
Takashi Iwaidcda5802012-10-12 17:24:51 +02002101 err = snd_hda_create_dig_out_ctls(codec,
2102 per_pin->pin_nid,
2103 per_pin->mux_nids[0],
2104 HDA_PCM_TYPE_HDMI);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002105 if (err < 0)
2106 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002107 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002108
2109 /* add control for ELD Bytes */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002110 err = hdmi_create_eld_ctl(codec, pin_idx,
2111 get_pcm_rec(spec, pin_idx)->device);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002112
2113 if (err < 0)
2114 return err;
Takashi Iwai31ef2252011-12-01 17:41:36 +01002115
Takashi Iwai82b1d732011-12-20 15:53:07 +01002116 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002117 }
2118
Takashi Iwaid45e6882012-07-31 11:36:00 +02002119 /* add channel maps */
2120 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002121 struct hda_pcm *pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002122 struct snd_pcm_chmap *chmap;
2123 struct snd_kcontrol *kctl;
2124 int i;
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002125
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002126 pcm = spec->pcm_rec[pin_idx];
2127 if (!pcm || !pcm->pcm)
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002128 break;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002129 err = snd_pcm_add_chmap_ctls(pcm->pcm,
Takashi Iwaid45e6882012-07-31 11:36:00 +02002130 SNDRV_PCM_STREAM_PLAYBACK,
2131 NULL, 0, pin_idx, &chmap);
2132 if (err < 0)
2133 return err;
2134 /* override handlers */
2135 chmap->private_data = codec;
2136 kctl = chmap->kctl;
2137 for (i = 0; i < kctl->count; i++)
2138 kctl->vd[i].access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
2139 kctl->info = hdmi_chmap_ctl_info;
2140 kctl->get = hdmi_chmap_ctl_get;
2141 kctl->put = hdmi_chmap_ctl_put;
2142 kctl->tlv.c = hdmi_chmap_ctl_tlv;
2143 }
2144
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002145 return 0;
2146}
2147
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002148static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2149{
2150 struct hdmi_spec *spec = codec->spec;
2151 int pin_idx;
2152
2153 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002154 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002155
2156 per_pin->codec = codec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002157 mutex_init(&per_pin->lock);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002158 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002159 eld_proc_new(per_pin, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002160 }
2161 return 0;
2162}
2163
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002164static int generic_hdmi_init(struct hda_codec *codec)
2165{
2166 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002167 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002168
Stephen Warren384a48d2011-06-01 11:14:21 -06002169 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002170 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002171 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06002172
2173 hdmi_init_pin(codec, pin_nid);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002174 snd_hda_jack_detect_enable_callback(codec, pin_nid,
David Henningsson20ce9022013-12-04 10:19:41 +08002175 codec->jackpoll_interval > 0 ? jack_callback : NULL);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002176 }
2177 return 0;
2178}
2179
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002180static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2181{
2182 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2183 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002184}
2185
2186static void hdmi_array_free(struct hdmi_spec *spec)
2187{
2188 snd_array_free(&spec->pins);
2189 snd_array_free(&spec->cvts);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002190}
2191
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002192static void generic_hdmi_free(struct hda_codec *codec)
2193{
2194 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002195 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002196
Stephen Warren384a48d2011-06-01 11:14:21 -06002197 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002198 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002199
Takashi Iwai2f35c632015-02-27 22:43:26 +01002200 cancel_delayed_work_sync(&per_pin->work);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002201 eld_proc_free(per_pin);
Stephen Warren384a48d2011-06-01 11:14:21 -06002202 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002203
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002204 hdmi_array_free(spec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002205 kfree(spec);
2206}
2207
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002208#ifdef CONFIG_PM
2209static int generic_hdmi_resume(struct hda_codec *codec)
2210{
2211 struct hdmi_spec *spec = codec->spec;
2212 int pin_idx;
2213
Pierre Ossmana2833682014-06-18 21:48:09 +02002214 codec->patch_ops.init(codec);
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002215 snd_hda_codec_resume_amp(codec);
2216 snd_hda_codec_resume_cache(codec);
2217
2218 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2219 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2220 hdmi_present_sense(per_pin, 1);
2221 }
2222 return 0;
2223}
2224#endif
2225
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002226static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002227 .init = generic_hdmi_init,
2228 .free = generic_hdmi_free,
2229 .build_pcms = generic_hdmi_build_pcms,
2230 .build_controls = generic_hdmi_build_controls,
2231 .unsol_event = hdmi_unsol_event,
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002232#ifdef CONFIG_PM
2233 .resume = generic_hdmi_resume,
2234#endif
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002235};
2236
Anssi Hannula307229d2013-10-24 21:10:34 +03002237static const struct hdmi_ops generic_standard_hdmi_ops = {
2238 .pin_get_eld = snd_hdmi_get_eld,
2239 .pin_get_slot_channel = hdmi_pin_get_slot_channel,
2240 .pin_set_slot_channel = hdmi_pin_set_slot_channel,
2241 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2242 .pin_hbr_setup = hdmi_pin_hbr_setup,
2243 .setup_stream = hdmi_setup_stream,
2244 .chmap_cea_alloc_validate_get_type = hdmi_chmap_cea_alloc_validate_get_type,
2245 .cea_alloc_to_tlv_chmap = hdmi_cea_alloc_to_tlv_chmap,
2246};
2247
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002248
2249static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2250 hda_nid_t nid)
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002251{
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002252 struct hdmi_spec *spec = codec->spec;
2253 hda_nid_t conns[4];
2254 int nconns;
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002255
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002256 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2257 if (nconns == spec->num_cvts &&
2258 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002259 return;
2260
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002261 /* override pins connection list */
Takashi Iwai4e76a882014-02-25 12:21:03 +01002262 codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002263 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002264}
2265
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002266#define INTEL_VENDOR_NID 0x08
2267#define INTEL_GET_VENDOR_VERB 0xf81
2268#define INTEL_SET_VENDOR_VERB 0x781
2269#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2270#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2271
2272static void intel_haswell_enable_all_pins(struct hda_codec *codec,
Takashi Iwai17df3f52013-05-08 08:09:34 +02002273 bool update_tree)
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002274{
2275 unsigned int vendor_param;
2276
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002277 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2278 INTEL_GET_VENDOR_VERB, 0);
2279 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2280 return;
2281
2282 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2283 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2284 INTEL_SET_VENDOR_VERB, vendor_param);
2285 if (vendor_param == -1)
2286 return;
2287
Takashi Iwai17df3f52013-05-08 08:09:34 +02002288 if (update_tree)
2289 snd_hda_codec_update_widgets(codec);
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002290}
2291
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002292static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2293{
2294 unsigned int vendor_param;
2295
2296 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2297 INTEL_GET_VENDOR_VERB, 0);
2298 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2299 return;
2300
2301 /* enable DP1.2 mode */
2302 vendor_param |= INTEL_EN_DP12;
2303 snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
2304 INTEL_SET_VENDOR_VERB, vendor_param);
2305}
2306
Takashi Iwai17df3f52013-05-08 08:09:34 +02002307/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2308 * Otherwise you may get severe h/w communication errors.
2309 */
2310static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2311 unsigned int power_state)
2312{
2313 if (power_state == AC_PWRST_D0) {
2314 intel_haswell_enable_all_pins(codec, false);
2315 intel_haswell_fixup_enable_dp12(codec);
2316 }
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002317
Takashi Iwai17df3f52013-05-08 08:09:34 +02002318 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2319 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2320}
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002321
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002322static int patch_generic_hdmi(struct hda_codec *codec)
2323{
2324 struct hdmi_spec *spec;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002325
2326 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2327 if (spec == NULL)
2328 return -ENOMEM;
2329
Anssi Hannula307229d2013-10-24 21:10:34 +03002330 spec->ops = generic_standard_hdmi_ops;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002331 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002332 hdmi_array_init(spec, 4);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002333
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002334 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002335 intel_haswell_enable_all_pins(codec, true);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002336 intel_haswell_fixup_enable_dp12(codec);
Takashi Iwai17df3f52013-05-08 08:09:34 +02002337 }
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002338
Libin Yangca2e7222014-08-19 16:20:12 +08002339 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002340 codec->depop_delay = 0;
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002341
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002342 if (hdmi_parse_codec(codec) < 0) {
2343 codec->spec = NULL;
2344 kfree(spec);
2345 return -EINVAL;
2346 }
2347 codec->patch_ops = generic_hdmi_patch_ops;
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002348 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002349 codec->patch_ops.set_power_state = haswell_set_power_state;
Mengdong Lin5dc989b2013-08-26 21:35:41 -04002350 codec->dp_mst = true;
2351 }
Takashi Iwai17df3f52013-05-08 08:09:34 +02002352
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002353 generic_hdmi_init_per_pins(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002354
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002355 init_channel_allocations();
2356
2357 return 0;
2358}
2359
2360/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06002361 * Shared non-generic implementations
2362 */
2363
2364static int simple_playback_build_pcms(struct hda_codec *codec)
2365{
2366 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002367 struct hda_pcm *info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002368 unsigned int chans;
2369 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002370 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002371
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002372 per_cvt = get_cvt(spec, 0);
2373 chans = get_wcaps(codec, per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002374 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002375
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002376 info = snd_hda_codec_pcm_new(codec, "HDMI 0");
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002377 if (!info)
2378 return -ENOMEM;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002379 spec->pcm_rec[0] = info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002380 info->pcm_type = HDA_PCM_TYPE_HDMI;
2381 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2382 *pstr = spec->pcm_playback;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002383 pstr->nid = per_cvt->cvt_nid;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002384 if (pstr->channels_max <= 2 && chans && chans <= 16)
2385 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002386
2387 return 0;
2388}
2389
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002390/* unsolicited event for jack sensing */
2391static void simple_hdmi_unsol_event(struct hda_codec *codec,
2392 unsigned int res)
2393{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02002394 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002395 snd_hda_jack_report_sync(codec);
2396}
2397
2398/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2399 * as long as spec->pins[] is set correctly
2400 */
2401#define simple_hdmi_build_jack generic_hdmi_build_jack
2402
Stephen Warren3aaf8982011-06-01 11:14:19 -06002403static int simple_playback_build_controls(struct hda_codec *codec)
2404{
2405 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002406 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002407 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002408
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002409 per_cvt = get_cvt(spec, 0);
Anssi Hannulac9a63382013-12-10 22:46:34 +02002410 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
2411 per_cvt->cvt_nid,
2412 HDA_PCM_TYPE_HDMI);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002413 if (err < 0)
2414 return err;
2415 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002416}
2417
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002418static int simple_playback_init(struct hda_codec *codec)
2419{
2420 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002421 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2422 hda_nid_t pin = per_pin->pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002423
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002424 snd_hda_codec_write(codec, pin, 0,
2425 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2426 /* some codecs require to unmute the pin */
2427 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2428 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2429 AMP_OUT_UNMUTE);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002430 snd_hda_jack_detect_enable(codec, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002431 return 0;
2432}
2433
Stephen Warren3aaf8982011-06-01 11:14:19 -06002434static void simple_playback_free(struct hda_codec *codec)
2435{
2436 struct hdmi_spec *spec = codec->spec;
2437
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002438 hdmi_array_free(spec);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002439 kfree(spec);
2440}
2441
2442/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002443 * Nvidia specific implementations
2444 */
2445
2446#define Nv_VERB_SET_Channel_Allocation 0xF79
2447#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2448#define Nv_VERB_SET_Audio_Protection_On 0xF98
2449#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2450
2451#define nvhdmi_master_con_nid_7x 0x04
2452#define nvhdmi_master_pin_nid_7x 0x05
2453
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002454static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002455 /*front, rear, clfe, rear_surr */
2456 0x6, 0x8, 0xa, 0xc,
2457};
2458
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002459static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
2460 /* set audio protect on */
2461 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2462 /* enable digital output on pin widget */
2463 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2464 {} /* terminator */
2465};
2466
2467static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002468 /* set audio protect on */
2469 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2470 /* enable digital output on pin widget */
2471 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2472 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2473 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2474 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2475 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2476 {} /* terminator */
2477};
2478
2479#ifdef LIMITED_RATE_FMT_SUPPORT
2480/* support only the safe format and rate */
2481#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
2482#define SUPPORTED_MAXBPS 16
2483#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
2484#else
2485/* support all rates and formats */
2486#define SUPPORTED_RATES \
2487 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
2488 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
2489 SNDRV_PCM_RATE_192000)
2490#define SUPPORTED_MAXBPS 24
2491#define SUPPORTED_FORMATS \
2492 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
2493#endif
2494
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002495static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002496{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002497 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
2498 return 0;
2499}
2500
2501static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2502{
2503 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002504 return 0;
2505}
2506
Nitin Daga393004b2011-01-10 21:49:31 +05302507static unsigned int channels_2_6_8[] = {
2508 2, 6, 8
2509};
2510
2511static unsigned int channels_2_8[] = {
2512 2, 8
2513};
2514
2515static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
2516 .count = ARRAY_SIZE(channels_2_6_8),
2517 .list = channels_2_6_8,
2518 .mask = 0,
2519};
2520
2521static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
2522 .count = ARRAY_SIZE(channels_2_8),
2523 .list = channels_2_8,
2524 .mask = 0,
2525};
2526
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002527static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
2528 struct hda_codec *codec,
2529 struct snd_pcm_substream *substream)
2530{
2531 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05302532 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
2533
2534 switch (codec->preset->id) {
2535 case 0x10de0002:
2536 case 0x10de0003:
2537 case 0x10de0005:
2538 case 0x10de0006:
2539 hw_constraints_channels = &hw_constraints_2_8_channels;
2540 break;
2541 case 0x10de0007:
2542 hw_constraints_channels = &hw_constraints_2_6_8_channels;
2543 break;
2544 default:
2545 break;
2546 }
2547
2548 if (hw_constraints_channels != NULL) {
2549 snd_pcm_hw_constraint_list(substream->runtime, 0,
2550 SNDRV_PCM_HW_PARAM_CHANNELS,
2551 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01002552 } else {
2553 snd_pcm_hw_constraint_step(substream->runtime, 0,
2554 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05302555 }
2556
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002557 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
2558}
2559
2560static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
2561 struct hda_codec *codec,
2562 struct snd_pcm_substream *substream)
2563{
2564 struct hdmi_spec *spec = codec->spec;
2565 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2566}
2567
2568static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2569 struct hda_codec *codec,
2570 unsigned int stream_tag,
2571 unsigned int format,
2572 struct snd_pcm_substream *substream)
2573{
2574 struct hdmi_spec *spec = codec->spec;
2575 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
2576 stream_tag, format, substream);
2577}
2578
Takashi Iwaid0b12522012-06-15 14:34:42 +02002579static const struct hda_pcm_stream simple_pcm_playback = {
2580 .substreams = 1,
2581 .channels_min = 2,
2582 .channels_max = 2,
2583 .ops = {
2584 .open = simple_playback_pcm_open,
2585 .close = simple_playback_pcm_close,
2586 .prepare = simple_playback_pcm_prepare
2587 },
2588};
2589
2590static const struct hda_codec_ops simple_hdmi_patch_ops = {
2591 .build_controls = simple_playback_build_controls,
2592 .build_pcms = simple_playback_build_pcms,
2593 .init = simple_playback_init,
2594 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02002595 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02002596};
2597
2598static int patch_simple_hdmi(struct hda_codec *codec,
2599 hda_nid_t cvt_nid, hda_nid_t pin_nid)
2600{
2601 struct hdmi_spec *spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002602 struct hdmi_spec_per_cvt *per_cvt;
2603 struct hdmi_spec_per_pin *per_pin;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002604
2605 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2606 if (!spec)
2607 return -ENOMEM;
2608
2609 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002610 hdmi_array_init(spec, 1);
Takashi Iwaid0b12522012-06-15 14:34:42 +02002611
2612 spec->multiout.num_dacs = 0; /* no analog */
2613 spec->multiout.max_channels = 2;
2614 spec->multiout.dig_out_nid = cvt_nid;
2615 spec->num_cvts = 1;
2616 spec->num_pins = 1;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002617 per_pin = snd_array_new(&spec->pins);
2618 per_cvt = snd_array_new(&spec->cvts);
2619 if (!per_pin || !per_cvt) {
2620 simple_playback_free(codec);
2621 return -ENOMEM;
2622 }
2623 per_cvt->cvt_nid = cvt_nid;
2624 per_pin->pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002625 spec->pcm_playback = simple_pcm_playback;
2626
2627 codec->patch_ops = simple_hdmi_patch_ops;
2628
2629 return 0;
2630}
2631
Aaron Plattner1f348522011-04-06 17:19:04 -07002632static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
2633 int channels)
2634{
2635 unsigned int chanmask;
2636 int chan = channels ? (channels - 1) : 1;
2637
2638 switch (channels) {
2639 default:
2640 case 0:
2641 case 2:
2642 chanmask = 0x00;
2643 break;
2644 case 4:
2645 chanmask = 0x08;
2646 break;
2647 case 6:
2648 chanmask = 0x0b;
2649 break;
2650 case 8:
2651 chanmask = 0x13;
2652 break;
2653 }
2654
2655 /* Set the audio infoframe channel allocation and checksum fields. The
2656 * channel count is computed implicitly by the hardware. */
2657 snd_hda_codec_write(codec, 0x1, 0,
2658 Nv_VERB_SET_Channel_Allocation, chanmask);
2659
2660 snd_hda_codec_write(codec, 0x1, 0,
2661 Nv_VERB_SET_Info_Frame_Checksum,
2662 (0x71 - chan - chanmask));
2663}
2664
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002665static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
2666 struct hda_codec *codec,
2667 struct snd_pcm_substream *substream)
2668{
2669 struct hdmi_spec *spec = codec->spec;
2670 int i;
2671
2672 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
2673 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
2674 for (i = 0; i < 4; i++) {
2675 /* set the stream id */
2676 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2677 AC_VERB_SET_CHANNEL_STREAMID, 0);
2678 /* set the stream format */
2679 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2680 AC_VERB_SET_STREAM_FORMAT, 0);
2681 }
2682
Aaron Plattner1f348522011-04-06 17:19:04 -07002683 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
2684 * streams are disabled. */
2685 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2686
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002687 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2688}
2689
2690static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
2691 struct hda_codec *codec,
2692 unsigned int stream_tag,
2693 unsigned int format,
2694 struct snd_pcm_substream *substream)
2695{
2696 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01002697 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002698 int i;
Stephen Warren7c9359762011-06-01 11:14:17 -06002699 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02002700 struct hda_spdif_out *spdif;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002701 struct hdmi_spec_per_cvt *per_cvt;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002702
2703 mutex_lock(&codec->spdif_mutex);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002704 per_cvt = get_cvt(spec, 0);
2705 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002706
2707 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002708
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002709 dataDCC2 = 0x2;
2710
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002711 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c9359762011-06-01 11:14:17 -06002712 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002713 snd_hda_codec_write(codec,
2714 nvhdmi_master_con_nid_7x,
2715 0,
2716 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002717 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002718
2719 /* set the stream id */
2720 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2721 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
2722
2723 /* set the stream format */
2724 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2725 AC_VERB_SET_STREAM_FORMAT, format);
2726
2727 /* turn on again (if needed) */
2728 /* enable and set the channel status audio/data flag */
Stephen Warren7c9359762011-06-01 11:14:17 -06002729 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002730 snd_hda_codec_write(codec,
2731 nvhdmi_master_con_nid_7x,
2732 0,
2733 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002734 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002735 snd_hda_codec_write(codec,
2736 nvhdmi_master_con_nid_7x,
2737 0,
2738 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2739 }
2740
2741 for (i = 0; i < 4; i++) {
2742 if (chs == 2)
2743 channel_id = 0;
2744 else
2745 channel_id = i * 2;
2746
2747 /* turn off SPDIF once;
2748 *otherwise the IEC958 bits won't be updated
2749 */
2750 if (codec->spdif_status_reset &&
Stephen Warren7c9359762011-06-01 11:14:17 -06002751 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002752 snd_hda_codec_write(codec,
2753 nvhdmi_con_nids_7x[i],
2754 0,
2755 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002756 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002757 /* set the stream id */
2758 snd_hda_codec_write(codec,
2759 nvhdmi_con_nids_7x[i],
2760 0,
2761 AC_VERB_SET_CHANNEL_STREAMID,
2762 (stream_tag << 4) | channel_id);
2763 /* set the stream format */
2764 snd_hda_codec_write(codec,
2765 nvhdmi_con_nids_7x[i],
2766 0,
2767 AC_VERB_SET_STREAM_FORMAT,
2768 format);
2769 /* turn on again (if needed) */
2770 /* enable and set the channel status audio/data flag */
2771 if (codec->spdif_status_reset &&
Stephen Warren7c9359762011-06-01 11:14:17 -06002772 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002773 snd_hda_codec_write(codec,
2774 nvhdmi_con_nids_7x[i],
2775 0,
2776 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002777 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002778 snd_hda_codec_write(codec,
2779 nvhdmi_con_nids_7x[i],
2780 0,
2781 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2782 }
2783 }
2784
Aaron Plattner1f348522011-04-06 17:19:04 -07002785 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002786
2787 mutex_unlock(&codec->spdif_mutex);
2788 return 0;
2789}
2790
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002791static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002792 .substreams = 1,
2793 .channels_min = 2,
2794 .channels_max = 8,
2795 .nid = nvhdmi_master_con_nid_7x,
2796 .rates = SUPPORTED_RATES,
2797 .maxbps = SUPPORTED_MAXBPS,
2798 .formats = SUPPORTED_FORMATS,
2799 .ops = {
2800 .open = simple_playback_pcm_open,
2801 .close = nvhdmi_8ch_7x_pcm_close,
2802 .prepare = nvhdmi_8ch_7x_pcm_prepare
2803 },
2804};
2805
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002806static int patch_nvhdmi_2ch(struct hda_codec *codec)
2807{
2808 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002809 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
2810 nvhdmi_master_pin_nid_7x);
2811 if (err < 0)
2812 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002813
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002814 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002815 /* override the PCM rates, etc, as the codec doesn't give full list */
2816 spec = codec->spec;
2817 spec->pcm_playback.rates = SUPPORTED_RATES;
2818 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
2819 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002820 return 0;
2821}
2822
Takashi Iwai53775b02012-08-01 12:17:41 +02002823static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
2824{
2825 struct hdmi_spec *spec = codec->spec;
2826 int err = simple_playback_build_pcms(codec);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002827 if (!err) {
2828 struct hda_pcm *info = get_pcm_rec(spec, 0);
2829 info->own_chmap = true;
2830 }
Takashi Iwai53775b02012-08-01 12:17:41 +02002831 return err;
2832}
2833
2834static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
2835{
2836 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002837 struct hda_pcm *info;
Takashi Iwai53775b02012-08-01 12:17:41 +02002838 struct snd_pcm_chmap *chmap;
2839 int err;
2840
2841 err = simple_playback_build_controls(codec);
2842 if (err < 0)
2843 return err;
2844
2845 /* add channel maps */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002846 info = get_pcm_rec(spec, 0);
2847 err = snd_pcm_add_chmap_ctls(info->pcm,
Takashi Iwai53775b02012-08-01 12:17:41 +02002848 SNDRV_PCM_STREAM_PLAYBACK,
2849 snd_pcm_alt_chmaps, 8, 0, &chmap);
2850 if (err < 0)
2851 return err;
2852 switch (codec->preset->id) {
2853 case 0x10de0002:
2854 case 0x10de0003:
2855 case 0x10de0005:
2856 case 0x10de0006:
2857 chmap->channel_mask = (1U << 2) | (1U << 8);
2858 break;
2859 case 0x10de0007:
2860 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
2861 }
2862 return 0;
2863}
2864
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002865static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
2866{
2867 struct hdmi_spec *spec;
2868 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002869 if (err < 0)
2870 return err;
2871 spec = codec->spec;
2872 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002873 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002874 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Takashi Iwai53775b02012-08-01 12:17:41 +02002875 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
2876 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
Aaron Plattner1f348522011-04-06 17:19:04 -07002877
2878 /* Initialize the audio infoframe channel mask and checksum to something
2879 * valid */
2880 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2881
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002882 return 0;
2883}
2884
2885/*
Anssi Hannula611885b2013-11-03 17:15:00 +02002886 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
2887 * - 0x10de0015
2888 * - 0x10de0040
2889 */
2890static int nvhdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
2891 int channels)
2892{
2893 if (cap->ca_index == 0x00 && channels == 2)
2894 return SNDRV_CTL_TLVT_CHMAP_FIXED;
2895
2896 return hdmi_chmap_cea_alloc_validate_get_type(cap, channels);
2897}
2898
2899static int nvhdmi_chmap_validate(int ca, int chs, unsigned char *map)
2900{
2901 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
2902 return -EINVAL;
2903
2904 return 0;
2905}
2906
2907static int patch_nvhdmi(struct hda_codec *codec)
2908{
2909 struct hdmi_spec *spec;
2910 int err;
2911
2912 err = patch_generic_hdmi(codec);
2913 if (err)
2914 return err;
2915
2916 spec = codec->spec;
Stephen Warren75fae112014-01-30 11:52:16 -07002917 spec->dyn_pin_out = true;
Anssi Hannula611885b2013-11-03 17:15:00 +02002918
2919 spec->ops.chmap_cea_alloc_validate_get_type =
2920 nvhdmi_chmap_cea_alloc_validate_get_type;
2921 spec->ops.chmap_validate = nvhdmi_chmap_validate;
2922
2923 return 0;
2924}
2925
2926/*
Anssi Hannula5a6135842013-10-24 21:10:35 +03002927 * ATI/AMD-specific implementations
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002928 */
2929
Anssi Hannula5a6135842013-10-24 21:10:35 +03002930#define is_amdhdmi_rev3_or_later(codec) \
2931 ((codec)->vendor_id == 0x1002aa01 && ((codec)->revision_id & 0xff00) >= 0x0300)
2932#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002933
Anssi Hannula5a6135842013-10-24 21:10:35 +03002934/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
2935#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
2936#define ATI_VERB_SET_DOWNMIX_INFO 0x772
2937#define ATI_VERB_SET_MULTICHANNEL_01 0x777
2938#define ATI_VERB_SET_MULTICHANNEL_23 0x778
2939#define ATI_VERB_SET_MULTICHANNEL_45 0x779
2940#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03002941#define ATI_VERB_SET_HBR_CONTROL 0x77c
Anssi Hannula5a6135842013-10-24 21:10:35 +03002942#define ATI_VERB_SET_MULTICHANNEL_1 0x785
2943#define ATI_VERB_SET_MULTICHANNEL_3 0x786
2944#define ATI_VERB_SET_MULTICHANNEL_5 0x787
2945#define ATI_VERB_SET_MULTICHANNEL_7 0x788
2946#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
2947#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
2948#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
2949#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
2950#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
2951#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
2952#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03002953#define ATI_VERB_GET_HBR_CONTROL 0xf7c
Anssi Hannula5a6135842013-10-24 21:10:35 +03002954#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
2955#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
2956#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
2957#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
2958#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
2959
Anssi Hannula84d69e72013-10-24 21:10:38 +03002960/* AMD specific HDA cvt verbs */
2961#define ATI_VERB_SET_RAMP_RATE 0x770
2962#define ATI_VERB_GET_RAMP_RATE 0xf70
2963
Anssi Hannula5a6135842013-10-24 21:10:35 +03002964#define ATI_OUT_ENABLE 0x1
2965
2966#define ATI_MULTICHANNEL_MODE_PAIRED 0
2967#define ATI_MULTICHANNEL_MODE_SINGLE 1
2968
Anssi Hannula461cf6b2013-10-24 21:10:37 +03002969#define ATI_HBR_CAPABLE 0x01
2970#define ATI_HBR_ENABLE 0x10
2971
Anssi Hannula89250f82013-10-24 21:10:36 +03002972static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
2973 unsigned char *buf, int *eld_size)
2974{
2975 /* call hda_eld.c ATI/AMD-specific function */
2976 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
2977 is_amdhdmi_rev3_or_later(codec));
2978}
2979
Anssi Hannula5a6135842013-10-24 21:10:35 +03002980static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
2981 int active_channels, int conn_type)
2982{
2983 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
2984}
2985
2986static int atihdmi_paired_swap_fc_lfe(int pos)
2987{
2988 /*
2989 * ATI/AMD have automatic FC/LFE swap built-in
2990 * when in pairwise mapping mode.
2991 */
2992
2993 switch (pos) {
2994 /* see channel_allocations[].speakers[] */
2995 case 2: return 3;
2996 case 3: return 2;
2997 default: break;
2998 }
2999
3000 return pos;
3001}
3002
3003static int atihdmi_paired_chmap_validate(int ca, int chs, unsigned char *map)
3004{
3005 struct cea_channel_speaker_allocation *cap;
3006 int i, j;
3007
3008 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
3009
3010 cap = &channel_allocations[get_channel_allocation_order(ca)];
3011 for (i = 0; i < chs; ++i) {
3012 int mask = to_spk_mask(map[i]);
3013 bool ok = false;
3014 bool companion_ok = false;
3015
3016 if (!mask)
3017 continue;
3018
3019 for (j = 0 + i % 2; j < 8; j += 2) {
3020 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
3021 if (cap->speakers[chan_idx] == mask) {
3022 /* channel is in a supported position */
3023 ok = true;
3024
3025 if (i % 2 == 0 && i + 1 < chs) {
3026 /* even channel, check the odd companion */
3027 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
3028 int comp_mask_req = to_spk_mask(map[i+1]);
3029 int comp_mask_act = cap->speakers[comp_chan_idx];
3030
3031 if (comp_mask_req == comp_mask_act)
3032 companion_ok = true;
3033 else
3034 return -EINVAL;
3035 }
3036 break;
3037 }
3038 }
3039
3040 if (!ok)
3041 return -EINVAL;
3042
3043 if (companion_ok)
3044 i++; /* companion channel already checked */
3045 }
3046
3047 return 0;
3048}
3049
3050static int atihdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3051 int hdmi_slot, int stream_channel)
3052{
3053 int verb;
3054 int ati_channel_setup = 0;
3055
3056 if (hdmi_slot > 7)
3057 return -EINVAL;
3058
3059 if (!has_amd_full_remap_support(codec)) {
3060 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
3061
3062 /* In case this is an odd slot but without stream channel, do not
3063 * disable the slot since the corresponding even slot could have a
3064 * channel. In case neither have a channel, the slot pair will be
3065 * disabled when this function is called for the even slot. */
3066 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
3067 return 0;
3068
3069 hdmi_slot -= hdmi_slot % 2;
3070
3071 if (stream_channel != 0xf)
3072 stream_channel -= stream_channel % 2;
3073 }
3074
3075 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3076
3077 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3078
3079 if (stream_channel != 0xf)
3080 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3081
3082 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3083}
3084
3085static int atihdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3086 int asp_slot)
3087{
3088 bool was_odd = false;
3089 int ati_asp_slot = asp_slot;
3090 int verb;
3091 int ati_channel_setup;
3092
3093 if (asp_slot > 7)
3094 return -EINVAL;
3095
3096 if (!has_amd_full_remap_support(codec)) {
3097 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3098 if (ati_asp_slot % 2 != 0) {
3099 ati_asp_slot -= 1;
3100 was_odd = true;
3101 }
3102 }
3103
3104 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3105
3106 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3107
3108 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3109 return 0xf;
3110
3111 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3112}
3113
3114static int atihdmi_paired_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
3115 int channels)
3116{
3117 int c;
3118
3119 /*
3120 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3121 * we need to take that into account (a single channel may take 2
3122 * channel slots if we need to carry a silent channel next to it).
3123 * On Rev3+ AMD codecs this function is not used.
3124 */
3125 int chanpairs = 0;
3126
3127 /* We only produce even-numbered channel count TLVs */
3128 if ((channels % 2) != 0)
3129 return -1;
3130
3131 for (c = 0; c < 7; c += 2) {
3132 if (cap->speakers[c] || cap->speakers[c+1])
3133 chanpairs++;
3134 }
3135
3136 if (chanpairs * 2 != channels)
3137 return -1;
3138
3139 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3140}
3141
3142static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
3143 unsigned int *chmap, int channels)
3144{
3145 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3146 int count = 0;
3147 int c;
3148
3149 for (c = 7; c >= 0; c--) {
3150 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3151 int spk = cap->speakers[chan];
3152 if (!spk) {
3153 /* add N/A channel if the companion channel is occupied */
3154 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3155 chmap[count++] = SNDRV_CHMAP_NA;
3156
3157 continue;
3158 }
3159
3160 chmap[count++] = spk_to_chmap(spk);
3161 }
3162
3163 WARN_ON(count != channels);
3164}
3165
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003166static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3167 bool hbr)
3168{
3169 int hbr_ctl, hbr_ctl_new;
3170
3171 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
Anssi Hannula13122e62013-11-10 20:56:10 +02003172 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003173 if (hbr)
3174 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3175 else
3176 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3177
Takashi Iwai4e76a882014-02-25 12:21:03 +01003178 codec_dbg(codec,
3179 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003180 pin_nid,
3181 hbr_ctl == hbr_ctl_new ? "" : "new-",
3182 hbr_ctl_new);
3183
3184 if (hbr_ctl != hbr_ctl_new)
3185 snd_hda_codec_write(codec, pin_nid, 0,
3186 ATI_VERB_SET_HBR_CONTROL,
3187 hbr_ctl_new);
3188
3189 } else if (hbr)
3190 return -EINVAL;
3191
3192 return 0;
3193}
3194
Anssi Hannula84d69e72013-10-24 21:10:38 +03003195static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3196 hda_nid_t pin_nid, u32 stream_tag, int format)
3197{
3198
3199 if (is_amdhdmi_rev3_or_later(codec)) {
3200 int ramp_rate = 180; /* default as per AMD spec */
3201 /* disable ramp-up/down for non-pcm as per AMD spec */
3202 if (format & AC_FMT_TYPE_NON_PCM)
3203 ramp_rate = 0;
3204
3205 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3206 }
3207
3208 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3209}
3210
3211
Anssi Hannula5a6135842013-10-24 21:10:35 +03003212static int atihdmi_init(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003213{
3214 struct hdmi_spec *spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003215 int pin_idx, err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003216
Anssi Hannula5a6135842013-10-24 21:10:35 +03003217 err = generic_hdmi_init(codec);
3218
3219 if (err)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003220 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003221
3222 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3223 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3224
3225 /* make sure downmix information in infoframe is zero */
3226 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3227
3228 /* enable channel-wise remap mode if supported */
3229 if (has_amd_full_remap_support(codec))
3230 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3231 ATI_VERB_SET_MULTICHANNEL_MODE,
3232 ATI_MULTICHANNEL_MODE_SINGLE);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003233 }
Anssi Hannula5a6135842013-10-24 21:10:35 +03003234
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003235 return 0;
3236}
3237
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003238static int patch_atihdmi(struct hda_codec *codec)
3239{
3240 struct hdmi_spec *spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003241 struct hdmi_spec_per_cvt *per_cvt;
3242 int err, cvt_idx;
3243
3244 err = patch_generic_hdmi(codec);
3245
3246 if (err)
Takashi Iwaid0b12522012-06-15 14:34:42 +02003247 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003248
3249 codec->patch_ops.init = atihdmi_init;
3250
Takashi Iwaid0b12522012-06-15 14:34:42 +02003251 spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003252
Anssi Hannula89250f82013-10-24 21:10:36 +03003253 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003254 spec->ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
3255 spec->ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
3256 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003257 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
Anssi Hannula84d69e72013-10-24 21:10:38 +03003258 spec->ops.setup_stream = atihdmi_setup_stream;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003259
3260 if (!has_amd_full_remap_support(codec)) {
3261 /* override to ATI/AMD-specific versions with pairwise mapping */
3262 spec->ops.chmap_cea_alloc_validate_get_type =
3263 atihdmi_paired_chmap_cea_alloc_validate_get_type;
3264 spec->ops.cea_alloc_to_tlv_chmap = atihdmi_paired_cea_alloc_to_tlv_chmap;
3265 spec->ops.chmap_validate = atihdmi_paired_chmap_validate;
3266 }
3267
3268 /* ATI/AMD converters do not advertise all of their capabilities */
3269 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
3270 per_cvt = get_cvt(spec, cvt_idx);
3271 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
3272 per_cvt->rates |= SUPPORTED_RATES;
3273 per_cvt->formats |= SUPPORTED_FORMATS;
3274 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
3275 }
3276
3277 spec->channels_max = max(spec->channels_max, 8u);
3278
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003279 return 0;
3280}
3281
Annie Liu3de5ff82012-06-08 19:18:42 +08003282/* VIA HDMI Implementation */
3283#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
3284#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
3285
Annie Liu3de5ff82012-06-08 19:18:42 +08003286static int patch_via_hdmi(struct hda_codec *codec)
3287{
Takashi Iwai250e41a2012-06-15 14:40:21 +02003288 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08003289}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003290
3291/*
3292 * patch entries
3293 */
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02003294static const struct hda_codec_preset snd_hda_preset_hdmi[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003295{ .id = 0x1002793c, .name = "RS600 HDMI", .patch = patch_atihdmi },
3296{ .id = 0x10027919, .name = "RS600 HDMI", .patch = patch_atihdmi },
3297{ .id = 0x1002791a, .name = "RS690/780 HDMI", .patch = patch_atihdmi },
Anssi Hannula5a6135842013-10-24 21:10:35 +03003298{ .id = 0x1002aa01, .name = "R6xx HDMI", .patch = patch_atihdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003299{ .id = 0x10951390, .name = "SiI1390 HDMI", .patch = patch_generic_hdmi },
3300{ .id = 0x10951392, .name = "SiI1392 HDMI", .patch = patch_generic_hdmi },
3301{ .id = 0x17e80047, .name = "Chrontel HDMI", .patch = patch_generic_hdmi },
3302{ .id = 0x10de0002, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3303{ .id = 0x10de0003, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3304{ .id = 0x10de0005, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3305{ .id = 0x10de0006, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3306{ .id = 0x10de0007, .name = "MCP79/7A HDMI", .patch = patch_nvhdmi_8ch_7x },
Anssi Hannula611885b2013-11-03 17:15:00 +02003307{ .id = 0x10de000a, .name = "GPU 0a HDMI/DP", .patch = patch_nvhdmi },
3308{ .id = 0x10de000b, .name = "GPU 0b HDMI/DP", .patch = patch_nvhdmi },
3309{ .id = 0x10de000c, .name = "MCP89 HDMI", .patch = patch_nvhdmi },
3310{ .id = 0x10de000d, .name = "GPU 0d HDMI/DP", .patch = patch_nvhdmi },
3311{ .id = 0x10de0010, .name = "GPU 10 HDMI/DP", .patch = patch_nvhdmi },
3312{ .id = 0x10de0011, .name = "GPU 11 HDMI/DP", .patch = patch_nvhdmi },
3313{ .id = 0x10de0012, .name = "GPU 12 HDMI/DP", .patch = patch_nvhdmi },
3314{ .id = 0x10de0013, .name = "GPU 13 HDMI/DP", .patch = patch_nvhdmi },
3315{ .id = 0x10de0014, .name = "GPU 14 HDMI/DP", .patch = patch_nvhdmi },
3316{ .id = 0x10de0015, .name = "GPU 15 HDMI/DP", .patch = patch_nvhdmi },
3317{ .id = 0x10de0016, .name = "GPU 16 HDMI/DP", .patch = patch_nvhdmi },
Richard Samsonc8900a02011-03-03 12:46:13 +01003318/* 17 is known to be absent */
Anssi Hannula611885b2013-11-03 17:15:00 +02003319{ .id = 0x10de0018, .name = "GPU 18 HDMI/DP", .patch = patch_nvhdmi },
3320{ .id = 0x10de0019, .name = "GPU 19 HDMI/DP", .patch = patch_nvhdmi },
3321{ .id = 0x10de001a, .name = "GPU 1a HDMI/DP", .patch = patch_nvhdmi },
3322{ .id = 0x10de001b, .name = "GPU 1b HDMI/DP", .patch = patch_nvhdmi },
3323{ .id = 0x10de001c, .name = "GPU 1c HDMI/DP", .patch = patch_nvhdmi },
Sumit Bhattacharya96746782014-05-19 19:17:39 -07003324{ .id = 0x10de0028, .name = "Tegra12x HDMI", .patch = patch_nvhdmi },
Anssi Hannula611885b2013-11-03 17:15:00 +02003325{ .id = 0x10de0040, .name = "GPU 40 HDMI/DP", .patch = patch_nvhdmi },
3326{ .id = 0x10de0041, .name = "GPU 41 HDMI/DP", .patch = patch_nvhdmi },
3327{ .id = 0x10de0042, .name = "GPU 42 HDMI/DP", .patch = patch_nvhdmi },
3328{ .id = 0x10de0043, .name = "GPU 43 HDMI/DP", .patch = patch_nvhdmi },
3329{ .id = 0x10de0044, .name = "GPU 44 HDMI/DP", .patch = patch_nvhdmi },
3330{ .id = 0x10de0051, .name = "GPU 51 HDMI/DP", .patch = patch_nvhdmi },
3331{ .id = 0x10de0060, .name = "GPU 60 HDMI/DP", .patch = patch_nvhdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003332{ .id = 0x10de0067, .name = "MCP67 HDMI", .patch = patch_nvhdmi_2ch },
Aaron Plattner91947d82014-07-08 00:21:38 -07003333{ .id = 0x10de0070, .name = "GPU 70 HDMI/DP", .patch = patch_nvhdmi },
Aaron Plattnerec5fe982014-05-12 20:05:02 -07003334{ .id = 0x10de0071, .name = "GPU 71 HDMI/DP", .patch = patch_nvhdmi },
Aaron Plattner60834b72015-01-06 13:40:14 -08003335{ .id = 0x10de0072, .name = "GPU 72 HDMI/DP", .patch = patch_nvhdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003336{ .id = 0x10de8001, .name = "MCP73 HDMI", .patch = patch_nvhdmi_2ch },
Annie Liu3de5ff82012-06-08 19:18:42 +08003337{ .id = 0x11069f80, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
3338{ .id = 0x11069f81, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
3339{ .id = 0x11069f84, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
3340{ .id = 0x11069f85, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003341{ .id = 0x80860054, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
3342{ .id = 0x80862801, .name = "Bearlake HDMI", .patch = patch_generic_hdmi },
3343{ .id = 0x80862802, .name = "Cantiga HDMI", .patch = patch_generic_hdmi },
3344{ .id = 0x80862803, .name = "Eaglelake HDMI", .patch = patch_generic_hdmi },
3345{ .id = 0x80862804, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
3346{ .id = 0x80862805, .name = "CougarPoint HDMI", .patch = patch_generic_hdmi },
Wu Fengguang591e6102011-05-20 15:35:43 +08003347{ .id = 0x80862806, .name = "PantherPoint HDMI", .patch = patch_generic_hdmi },
Wang Xingchao1c766842012-06-13 10:23:52 +08003348{ .id = 0x80862807, .name = "Haswell HDMI", .patch = patch_generic_hdmi },
Mengdong Lin3adadd22014-01-08 15:55:24 -05003349{ .id = 0x80862808, .name = "Broadwell HDMI", .patch = patch_generic_hdmi },
Libin Yang99fcb372014-12-15 12:49:42 +08003350{ .id = 0x80862809, .name = "Skylake HDMI", .patch = patch_generic_hdmi },
Wu Fengguang6edc59e2012-02-23 15:07:44 +08003351{ .id = 0x80862880, .name = "CedarTrail HDMI", .patch = patch_generic_hdmi },
Mengdong Lincc1a95d2013-10-20 23:03:31 -04003352{ .id = 0x80862882, .name = "Valleyview2 HDMI", .patch = patch_generic_hdmi },
Libin Yangd1585c82014-08-04 09:22:45 +08003353{ .id = 0x80862883, .name = "Braswell HDMI", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003354{ .id = 0x808629fb, .name = "Crestline HDMI", .patch = patch_generic_hdmi },
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003355/* special ID for generic HDMI */
3356{ .id = HDA_CODEC_ID_GENERIC_HDMI, .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003357{} /* terminator */
3358};
3359
3360MODULE_ALIAS("snd-hda-codec-id:1002793c");
3361MODULE_ALIAS("snd-hda-codec-id:10027919");
3362MODULE_ALIAS("snd-hda-codec-id:1002791a");
3363MODULE_ALIAS("snd-hda-codec-id:1002aa01");
3364MODULE_ALIAS("snd-hda-codec-id:10951390");
3365MODULE_ALIAS("snd-hda-codec-id:10951392");
3366MODULE_ALIAS("snd-hda-codec-id:10de0002");
3367MODULE_ALIAS("snd-hda-codec-id:10de0003");
3368MODULE_ALIAS("snd-hda-codec-id:10de0005");
3369MODULE_ALIAS("snd-hda-codec-id:10de0006");
3370MODULE_ALIAS("snd-hda-codec-id:10de0007");
3371MODULE_ALIAS("snd-hda-codec-id:10de000a");
3372MODULE_ALIAS("snd-hda-codec-id:10de000b");
3373MODULE_ALIAS("snd-hda-codec-id:10de000c");
3374MODULE_ALIAS("snd-hda-codec-id:10de000d");
3375MODULE_ALIAS("snd-hda-codec-id:10de0010");
3376MODULE_ALIAS("snd-hda-codec-id:10de0011");
3377MODULE_ALIAS("snd-hda-codec-id:10de0012");
3378MODULE_ALIAS("snd-hda-codec-id:10de0013");
3379MODULE_ALIAS("snd-hda-codec-id:10de0014");
Richard Samsonc8900a02011-03-03 12:46:13 +01003380MODULE_ALIAS("snd-hda-codec-id:10de0015");
3381MODULE_ALIAS("snd-hda-codec-id:10de0016");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003382MODULE_ALIAS("snd-hda-codec-id:10de0018");
3383MODULE_ALIAS("snd-hda-codec-id:10de0019");
3384MODULE_ALIAS("snd-hda-codec-id:10de001a");
3385MODULE_ALIAS("snd-hda-codec-id:10de001b");
3386MODULE_ALIAS("snd-hda-codec-id:10de001c");
Sumit Bhattacharya96746782014-05-19 19:17:39 -07003387MODULE_ALIAS("snd-hda-codec-id:10de0028");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003388MODULE_ALIAS("snd-hda-codec-id:10de0040");
3389MODULE_ALIAS("snd-hda-codec-id:10de0041");
3390MODULE_ALIAS("snd-hda-codec-id:10de0042");
3391MODULE_ALIAS("snd-hda-codec-id:10de0043");
3392MODULE_ALIAS("snd-hda-codec-id:10de0044");
Aaron Plattner7ae48b52012-07-16 17:10:04 -07003393MODULE_ALIAS("snd-hda-codec-id:10de0051");
Aaron Plattnerd52392b2013-07-12 11:01:37 -07003394MODULE_ALIAS("snd-hda-codec-id:10de0060");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003395MODULE_ALIAS("snd-hda-codec-id:10de0067");
Aaron Plattner91947d82014-07-08 00:21:38 -07003396MODULE_ALIAS("snd-hda-codec-id:10de0070");
Aaron Plattnerec5fe982014-05-12 20:05:02 -07003397MODULE_ALIAS("snd-hda-codec-id:10de0071");
Aaron Plattner60834b72015-01-06 13:40:14 -08003398MODULE_ALIAS("snd-hda-codec-id:10de0072");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003399MODULE_ALIAS("snd-hda-codec-id:10de8001");
Annie Liu3de5ff82012-06-08 19:18:42 +08003400MODULE_ALIAS("snd-hda-codec-id:11069f80");
3401MODULE_ALIAS("snd-hda-codec-id:11069f81");
3402MODULE_ALIAS("snd-hda-codec-id:11069f84");
3403MODULE_ALIAS("snd-hda-codec-id:11069f85");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003404MODULE_ALIAS("snd-hda-codec-id:17e80047");
3405MODULE_ALIAS("snd-hda-codec-id:80860054");
3406MODULE_ALIAS("snd-hda-codec-id:80862801");
3407MODULE_ALIAS("snd-hda-codec-id:80862802");
3408MODULE_ALIAS("snd-hda-codec-id:80862803");
3409MODULE_ALIAS("snd-hda-codec-id:80862804");
3410MODULE_ALIAS("snd-hda-codec-id:80862805");
Wu Fengguang591e6102011-05-20 15:35:43 +08003411MODULE_ALIAS("snd-hda-codec-id:80862806");
Wang Xingchao1c766842012-06-13 10:23:52 +08003412MODULE_ALIAS("snd-hda-codec-id:80862807");
Mengdong Lin3adadd22014-01-08 15:55:24 -05003413MODULE_ALIAS("snd-hda-codec-id:80862808");
Libin Yang99fcb372014-12-15 12:49:42 +08003414MODULE_ALIAS("snd-hda-codec-id:80862809");
Wu Fengguang6edc59e2012-02-23 15:07:44 +08003415MODULE_ALIAS("snd-hda-codec-id:80862880");
Mengdong Lincc1a95d2013-10-20 23:03:31 -04003416MODULE_ALIAS("snd-hda-codec-id:80862882");
Libin Yangd1585c82014-08-04 09:22:45 +08003417MODULE_ALIAS("snd-hda-codec-id:80862883");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003418MODULE_ALIAS("snd-hda-codec-id:808629fb");
3419
3420MODULE_LICENSE("GPL");
3421MODULE_DESCRIPTION("HDMI HD-audio codec");
3422MODULE_ALIAS("snd-hda-codec-intelhdmi");
3423MODULE_ALIAS("snd-hda-codec-nvhdmi");
3424MODULE_ALIAS("snd-hda-codec-atihdmi");
3425
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003426static struct hda_codec_driver hdmi_driver = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003427 .preset = snd_hda_preset_hdmi,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003428};
3429
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003430module_hda_codec_driver(hdmi_driver);