blob: 9819fa6a9e2a41867da1ddaab9fb052dc0a74310 [file] [log] [blame]
Inki Dae1c248b72011-10-04 19:19:01 +09001/* exynos_drm_fimd.c
2 *
3 * Copyright (C) 2011 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Inki Dae <inki.dae@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 */
David Howells760285e2012-10-02 18:01:07 +010014#include <drm/drmP.h>
Inki Dae1c248b72011-10-04 19:19:01 +090015
16#include <linux/kernel.h>
Inki Dae1c248b72011-10-04 19:19:01 +090017#include <linux/platform_device.h>
18#include <linux/clk.h>
Sachin Kamat3f1c7812013-08-14 16:38:01 +053019#include <linux/of.h>
Joonyoung Shimd636ead2012-12-14 15:48:25 +090020#include <linux/of_device.h>
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +090021#include <linux/pm_runtime.h>
Inki Daef37cd5e2014-05-09 14:25:20 +090022#include <linux/component.h>
YoungJun Cho3854fab2014-07-17 18:01:21 +090023#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
Inki Dae1c248b72011-10-04 19:19:01 +090025
Vikas Sajjan7f4596f2013-03-07 12:15:21 +053026#include <video/of_display_timing.h>
Andrzej Hajda111e6052013-08-21 16:22:01 +020027#include <video/of_videomode.h>
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +090028#include <video/samsung_fimd.h>
Inki Dae1c248b72011-10-04 19:19:01 +090029#include <drm/exynos_drm.h>
Inki Dae1c248b72011-10-04 19:19:01 +090030
31#include "exynos_drm_drv.h"
32#include "exynos_drm_fbdev.h"
33#include "exynos_drm_crtc.h"
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +090034#include "exynos_drm_plane.h"
Inki Daebcc5cd12012-10-19 17:16:36 +090035#include "exynos_drm_iommu.h"
Krzysztof Kozlowski1c363c72015-04-07 22:28:50 +090036#include "exynos_drm_fimd.h"
Inki Dae1c248b72011-10-04 19:19:01 +090037
38/*
Sachin Kamatb8654b32013-09-19 10:39:44 +053039 * FIMD stands for Fully Interactive Mobile Display and
Inki Dae1c248b72011-10-04 19:19:01 +090040 * as a display controller, it transfers contents drawn on memory
41 * to a LCD Panel through Display Interfaces such as RGB or
42 * CPU Interface.
43 */
44
Andrzej Hajda111e6052013-08-21 16:22:01 +020045#define FIMD_DEFAULT_FRAMERATE 60
Rahul Sharma66367462014-05-07 16:55:22 +053046#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
Andrzej Hajda111e6052013-08-21 16:22:01 +020047
Inki Dae1c248b72011-10-04 19:19:01 +090048/* position control register for hardware window 0, 2 ~ 4.*/
49#define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
50#define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050051/*
52 * size control register for hardware windows 0 and alpha control register
53 * for hardware windows 1 ~ 4
54 */
55#define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
56/* size control register for hardware windows 1 ~ 2. */
Inki Dae1c248b72011-10-04 19:19:01 +090057#define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
58
Gustavo Padovan453b44a2015-04-01 13:02:05 -030059#define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
60#define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
61
Inki Dae1c248b72011-10-04 19:19:01 +090062#define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
63#define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
64#define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
65
66/* color key control register for hardware window 1 ~ 4. */
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050067#define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
Inki Dae1c248b72011-10-04 19:19:01 +090068/* color key value register for hardware window 1 ~ 4. */
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050069#define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
Inki Dae1c248b72011-10-04 19:19:01 +090070
YoungJun Cho3854fab2014-07-17 18:01:21 +090071/* I80 / RGB trigger control register */
72#define TRIGCON 0x1A4
73#define TRGMODE_I80_RGB_ENABLE_I80 (1 << 0)
74#define SWTRGCMD_I80_RGB_ENABLE (1 << 1)
75
76/* display mode change control register except exynos4 */
77#define VIDOUT_CON 0x000
78#define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
79
80/* I80 interface control for main LDI register */
81#define I80IFCONFAx(x) (0x1B0 + (x) * 4)
82#define I80IFCONFBx(x) (0x1B8 + (x) * 4)
83#define LCD_CS_SETUP(x) ((x) << 16)
84#define LCD_WR_SETUP(x) ((x) << 12)
85#define LCD_WR_ACTIVE(x) ((x) << 8)
86#define LCD_WR_HOLD(x) ((x) << 4)
87#define I80IFEN_ENABLE (1 << 0)
88
Inki Dae1c248b72011-10-04 19:19:01 +090089/* FIMD has totally five hardware windows. */
90#define WINDOWS_NR 5
91
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053092struct fimd_driver_data {
93 unsigned int timing_base;
YoungJun Cho3854fab2014-07-17 18:01:21 +090094 unsigned int lcdblk_offset;
95 unsigned int lcdblk_vt_shift;
96 unsigned int lcdblk_bypass_shift;
Tomasz Figade7af102013-05-01 21:02:27 +020097
98 unsigned int has_shadowcon:1;
Tomasz Figa411d9ed2013-05-01 21:02:28 +020099 unsigned int has_clksel:1;
Inki Dae5cc46212013-08-20 14:28:56 +0900100 unsigned int has_limited_fmt:1;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900101 unsigned int has_vidoutcon:1;
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900102 unsigned int has_vtsel:1;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530103};
104
Tomasz Figa725ddea2013-05-01 21:02:29 +0200105static struct fimd_driver_data s3c64xx_fimd_driver_data = {
106 .timing_base = 0x0,
107 .has_clksel = 1,
Inki Dae5cc46212013-08-20 14:28:56 +0900108 .has_limited_fmt = 1,
Tomasz Figa725ddea2013-05-01 21:02:29 +0200109};
110
Inki Daed6ce7b52014-08-18 16:53:19 +0900111static struct fimd_driver_data exynos3_fimd_driver_data = {
112 .timing_base = 0x20000,
113 .lcdblk_offset = 0x210,
114 .lcdblk_bypass_shift = 1,
115 .has_shadowcon = 1,
116 .has_vidoutcon = 1,
117};
118
Sachin Kamat6ecf18f2012-11-19 15:22:54 +0530119static struct fimd_driver_data exynos4_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530120 .timing_base = 0x0,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900121 .lcdblk_offset = 0x210,
122 .lcdblk_vt_shift = 10,
123 .lcdblk_bypass_shift = 1,
Tomasz Figade7af102013-05-01 21:02:27 +0200124 .has_shadowcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900125 .has_vtsel = 1,
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530126};
127
YoungJun Chodcb622a2014-11-07 15:12:25 +0900128static struct fimd_driver_data exynos4415_fimd_driver_data = {
129 .timing_base = 0x20000,
130 .lcdblk_offset = 0x210,
131 .lcdblk_vt_shift = 10,
132 .lcdblk_bypass_shift = 1,
133 .has_shadowcon = 1,
134 .has_vidoutcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900135 .has_vtsel = 1,
YoungJun Chodcb622a2014-11-07 15:12:25 +0900136};
137
Sachin Kamat6ecf18f2012-11-19 15:22:54 +0530138static struct fimd_driver_data exynos5_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530139 .timing_base = 0x20000,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900140 .lcdblk_offset = 0x214,
141 .lcdblk_vt_shift = 24,
142 .lcdblk_bypass_shift = 15,
Tomasz Figade7af102013-05-01 21:02:27 +0200143 .has_shadowcon = 1,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900144 .has_vidoutcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900145 .has_vtsel = 1,
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530146};
147
Inki Dae1c248b72011-10-04 19:19:01 +0900148struct fimd_context {
Sean Paulbb7704d2014-01-30 16:19:06 -0500149 struct device *dev;
Sean Paul40c8ab42014-01-30 16:19:04 -0500150 struct drm_device *drm_dev;
Gustavo Padovan93bca242015-01-18 18:16:23 +0900151 struct exynos_drm_crtc *crtc;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900152 struct exynos_drm_plane planes[WINDOWS_NR];
Inki Dae1c248b72011-10-04 19:19:01 +0900153 struct clk *bus_clk;
154 struct clk *lcd_clk;
Inki Dae1c248b72011-10-04 19:19:01 +0900155 void __iomem *regs;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900156 struct regmap *sysreg;
Inki Dae1c248b72011-10-04 19:19:01 +0900157 unsigned int default_win;
158 unsigned long irq_flags;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900159 u32 vidcon0;
Inki Dae1c248b72011-10-04 19:19:01 +0900160 u32 vidcon1;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900161 u32 vidout_con;
162 u32 i80ifcon;
163 bool i80_if;
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900164 bool suspended;
Sean Paul080be03d2014-02-19 21:02:55 +0900165 int pipe;
Prathyush K01ce1132012-12-06 20:16:04 +0530166 wait_queue_head_t wait_vsync_queue;
167 atomic_t wait_vsync_event;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900168 atomic_t win_updated;
169 atomic_t triggering;
Inki Dae1c248b72011-10-04 19:19:01 +0900170
Andrzej Hajda562ad9f2013-08-21 16:22:03 +0200171 struct exynos_drm_panel_info panel;
Tomasz Figa18873462013-05-01 21:02:26 +0200172 struct fimd_driver_data *driver_data;
Andrzej Hajda000cc922014-04-03 16:26:00 +0200173 struct exynos_drm_display *display;
Inki Dae1c248b72011-10-04 19:19:01 +0900174};
175
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900176static const struct of_device_id fimd_driver_dt_match[] = {
Tomasz Figa725ddea2013-05-01 21:02:29 +0200177 { .compatible = "samsung,s3c6400-fimd",
178 .data = &s3c64xx_fimd_driver_data },
Inki Daed6ce7b52014-08-18 16:53:19 +0900179 { .compatible = "samsung,exynos3250-fimd",
180 .data = &exynos3_fimd_driver_data },
Vikas Sajjan5830daf2013-02-27 16:02:58 +0530181 { .compatible = "samsung,exynos4210-fimd",
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900182 .data = &exynos4_fimd_driver_data },
YoungJun Chodcb622a2014-11-07 15:12:25 +0900183 { .compatible = "samsung,exynos4415-fimd",
184 .data = &exynos4415_fimd_driver_data },
Vikas Sajjan5830daf2013-02-27 16:02:58 +0530185 { .compatible = "samsung,exynos5250-fimd",
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900186 .data = &exynos5_fimd_driver_data },
187 {},
188};
Sjoerd Simons0262cee2014-07-30 11:28:31 +0900189MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900190
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530191static inline struct fimd_driver_data *drm_fimd_get_driver_data(
192 struct platform_device *pdev)
193{
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900194 const struct of_device_id *of_id =
195 of_match_device(fimd_driver_dt_match, &pdev->dev);
196
Sachin Kamat2d3f1732013-08-28 10:47:58 +0530197 return (struct fimd_driver_data *)of_id->data;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530198}
199
Gustavo Padovan93bca242015-01-18 18:16:23 +0900200static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900201{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900202 struct fimd_context *ctx = crtc->ctx;
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900203
204 if (ctx->suspended)
205 return;
206
207 atomic_set(&ctx->wait_vsync_event, 1);
208
209 /*
210 * wait for FIMD to signal VSYNC interrupt or return after
211 * timeout which is set to 50ms (refresh rate of 20).
212 */
213 if (!wait_event_timeout(ctx->wait_vsync_queue,
214 !atomic_read(&ctx->wait_vsync_event),
215 HZ/20))
216 DRM_DEBUG_KMS("vblank wait timed out.\n");
217}
218
YoungJun Chof181a542014-11-17 22:00:10 +0900219static void fimd_enable_video_output(struct fimd_context *ctx, int win,
220 bool enable)
221{
222 u32 val = readl(ctx->regs + WINCON(win));
223
224 if (enable)
225 val |= WINCONx_ENWIN;
226 else
227 val &= ~WINCONx_ENWIN;
228
229 writel(val, ctx->regs + WINCON(win));
230}
231
YoungJun Cho999d8b32014-11-17 22:00:11 +0900232static void fimd_enable_shadow_channel_path(struct fimd_context *ctx, int win,
233 bool enable)
234{
235 u32 val = readl(ctx->regs + SHADOWCON);
236
237 if (enable)
238 val |= SHADOWCON_CHx_ENABLE(win);
239 else
240 val &= ~SHADOWCON_CHx_ENABLE(win);
241
242 writel(val, ctx->regs + SHADOWCON);
243}
244
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900245static void fimd_clear_channel(struct fimd_context *ctx)
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900246{
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900247 int win, ch_enabled = 0;
248
249 DRM_DEBUG_KMS("%s\n", __FILE__);
250
251 /* Check if any channel is enabled. */
252 for (win = 0; win < WINDOWS_NR; win++) {
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900253 u32 val = readl(ctx->regs + WINCON(win));
254
255 if (val & WINCONx_ENWIN) {
YoungJun Chof181a542014-11-17 22:00:10 +0900256 fimd_enable_video_output(ctx, win, false);
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900257
YoungJun Cho999d8b32014-11-17 22:00:11 +0900258 if (ctx->driver_data->has_shadowcon)
259 fimd_enable_shadow_channel_path(ctx, win,
260 false);
261
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900262 ch_enabled = 1;
263 }
264 }
265
266 /* Wait for vsync, as disable channel takes effect at next vsync */
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900267 if (ch_enabled) {
268 unsigned int state = ctx->suspended;
269
270 ctx->suspended = 0;
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900271 fimd_wait_for_vblank(ctx->crtc);
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900272 ctx->suspended = state;
273 }
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900274}
275
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +0900276static int fimd_iommu_attach_devices(struct fimd_context *ctx,
Inki Daef37cd5e2014-05-09 14:25:20 +0900277 struct drm_device *drm_dev)
Sean Paul40c8ab42014-01-30 16:19:04 -0500278{
Sean Paul080be03d2014-02-19 21:02:55 +0900279
Sean Paul080be03d2014-02-19 21:02:55 +0900280 /* attach this sub driver to iommu mapping if supported. */
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900281 if (is_drm_iommu_supported(ctx->drm_dev)) {
Ajay Kumarefa75bc2015-01-12 01:57:07 +0900282 int ret;
283
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900284 /*
285 * If any channel is already active, iommu will throw
286 * a PAGE FAULT when enabled. So clear any channel if enabled.
287 */
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900288 fimd_clear_channel(ctx);
Ajay Kumarefa75bc2015-01-12 01:57:07 +0900289 ret = drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
290 if (ret) {
291 DRM_ERROR("drm_iommu_attach failed.\n");
292 return ret;
293 }
294
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900295 }
Sean Paul40c8ab42014-01-30 16:19:04 -0500296
297 return 0;
298}
299
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +0900300static void fimd_iommu_detach_devices(struct fimd_context *ctx)
Inki Daeec05da92011-12-06 11:06:54 +0900301{
Sean Paul080be03d2014-02-19 21:02:55 +0900302 /* detach this sub driver from iommu mapping if supported. */
303 if (is_drm_iommu_supported(ctx->drm_dev))
304 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Inki Daeec05da92011-12-06 11:06:54 +0900305}
306
Sean Paula968e722014-01-30 16:19:20 -0500307static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
308 const struct drm_display_mode *mode)
309{
310 unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
311 u32 clkdiv;
312
YoungJun Cho3854fab2014-07-17 18:01:21 +0900313 if (ctx->i80_if) {
314 /*
315 * The frame done interrupt should be occurred prior to the
316 * next TE signal.
317 */
318 ideal_clk *= 2;
319 }
320
Sean Paula968e722014-01-30 16:19:20 -0500321 /* Find the clock divider value that gets us closest to ideal_clk */
322 clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);
323
324 return (clkdiv < 0x100) ? clkdiv : 0xff;
325}
326
Gustavo Padovan93bca242015-01-18 18:16:23 +0900327static bool fimd_mode_fixup(struct exynos_drm_crtc *crtc,
Sean Paula968e722014-01-30 16:19:20 -0500328 const struct drm_display_mode *mode,
329 struct drm_display_mode *adjusted_mode)
330{
331 if (adjusted_mode->vrefresh == 0)
332 adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;
333
334 return true;
335}
336
Gustavo Padovan93bca242015-01-18 18:16:23 +0900337static void fimd_commit(struct exynos_drm_crtc *crtc)
Inki Dae1c248b72011-10-04 19:19:01 +0900338{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900339 struct fimd_context *ctx = crtc->ctx;
Gustavo Padovana8dc5ed2014-11-27 16:28:44 -0200340 struct drm_display_mode *mode = &crtc->base.mode;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900341 struct fimd_driver_data *driver_data = ctx->driver_data;
342 void *timing_base = ctx->regs + driver_data->timing_base;
343 u32 val, clkdiv;
Inki Dae1c248b72011-10-04 19:19:01 +0900344
Inki Daee30d4bc2011-12-12 16:35:20 +0900345 if (ctx->suspended)
346 return;
347
Sean Paula968e722014-01-30 16:19:20 -0500348 /* nothing to do if we haven't set the mode yet */
349 if (mode->htotal == 0 || mode->vtotal == 0)
350 return;
351
YoungJun Cho3854fab2014-07-17 18:01:21 +0900352 if (ctx->i80_if) {
353 val = ctx->i80ifcon | I80IFEN_ENABLE;
354 writel(val, timing_base + I80IFCONFAx(0));
Inki Dae1c248b72011-10-04 19:19:01 +0900355
YoungJun Cho3854fab2014-07-17 18:01:21 +0900356 /* disable auto frame rate */
357 writel(0, timing_base + I80IFCONFBx(0));
Sean Paula968e722014-01-30 16:19:20 -0500358
YoungJun Cho3854fab2014-07-17 18:01:21 +0900359 /* set video type selection to I80 interface */
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900360 if (driver_data->has_vtsel && ctx->sysreg &&
361 regmap_update_bits(ctx->sysreg,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900362 driver_data->lcdblk_offset,
363 0x3 << driver_data->lcdblk_vt_shift,
364 0x1 << driver_data->lcdblk_vt_shift)) {
365 DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
366 return;
367 }
368 } else {
369 int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
370 u32 vidcon1;
Inki Dae1c248b72011-10-04 19:19:01 +0900371
YoungJun Cho3854fab2014-07-17 18:01:21 +0900372 /* setup polarity values */
373 vidcon1 = ctx->vidcon1;
374 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
375 vidcon1 |= VIDCON1_INV_VSYNC;
376 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
377 vidcon1 |= VIDCON1_INV_HSYNC;
378 writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
Sean Paula968e722014-01-30 16:19:20 -0500379
YoungJun Cho3854fab2014-07-17 18:01:21 +0900380 /* setup vertical timing values. */
381 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
382 vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
383 vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
384
385 val = VIDTCON0_VBPD(vbpd - 1) |
386 VIDTCON0_VFPD(vfpd - 1) |
387 VIDTCON0_VSPW(vsync_len - 1);
388 writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
389
390 /* setup horizontal timing values. */
391 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
392 hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
393 hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
394
395 val = VIDTCON1_HBPD(hbpd - 1) |
396 VIDTCON1_HFPD(hfpd - 1) |
397 VIDTCON1_HSPW(hsync_len - 1);
398 writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
399 }
400
401 if (driver_data->has_vidoutcon)
402 writel(ctx->vidout_con, timing_base + VIDOUT_CON);
403
404 /* set bypass selection */
405 if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
406 driver_data->lcdblk_offset,
407 0x1 << driver_data->lcdblk_bypass_shift,
408 0x1 << driver_data->lcdblk_bypass_shift)) {
409 DRM_ERROR("Failed to update sysreg for bypass setting.\n");
410 return;
411 }
Inki Dae1c248b72011-10-04 19:19:01 +0900412
413 /* setup horizontal and vertical display size. */
Sean Paula968e722014-01-30 16:19:20 -0500414 val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
415 VIDTCON2_HOZVAL(mode->hdisplay - 1) |
416 VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
417 VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530418 writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
Inki Dae1c248b72011-10-04 19:19:01 +0900419
Inki Dae1c248b72011-10-04 19:19:01 +0900420 /*
421 * fields of register with prefix '_F' would be updated
422 * at vsync(same as dma start)
423 */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900424 val = ctx->vidcon0;
425 val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
Andrzej Hajda1d531062014-03-20 17:09:00 +0900426
427 if (ctx->driver_data->has_clksel)
428 val |= VIDCON0_CLKSEL_LCD;
429
430 clkdiv = fimd_calc_clkdiv(ctx, mode);
431 if (clkdiv > 1)
432 val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
433
Inki Dae1c248b72011-10-04 19:19:01 +0900434 writel(val, ctx->regs + VIDCON0);
435}
436
Gustavo Padovan93bca242015-01-18 18:16:23 +0900437static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
Inki Dae1c248b72011-10-04 19:19:01 +0900438{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900439 struct fimd_context *ctx = crtc->ctx;
Inki Dae1c248b72011-10-04 19:19:01 +0900440 u32 val;
441
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900442 if (ctx->suspended)
443 return -EPERM;
444
Inki Dae1c248b72011-10-04 19:19:01 +0900445 if (!test_and_set_bit(0, &ctx->irq_flags)) {
446 val = readl(ctx->regs + VIDINTCON0);
447
448 val |= VIDINTCON0_INT_ENABLE;
Inki Dae1c248b72011-10-04 19:19:01 +0900449
YoungJun Cho1c905d92014-11-17 22:00:12 +0900450 if (ctx->i80_if) {
451 val |= VIDINTCON0_INT_I80IFDONE;
452 val |= VIDINTCON0_INT_SYSMAINCON;
453 val &= ~VIDINTCON0_INT_SYSSUBCON;
454 } else {
455 val |= VIDINTCON0_INT_FRAME;
456
457 val &= ~VIDINTCON0_FRAMESEL0_MASK;
458 val |= VIDINTCON0_FRAMESEL0_VSYNC;
459 val &= ~VIDINTCON0_FRAMESEL1_MASK;
460 val |= VIDINTCON0_FRAMESEL1_NONE;
461 }
Inki Dae1c248b72011-10-04 19:19:01 +0900462
463 writel(val, ctx->regs + VIDINTCON0);
464 }
465
466 return 0;
467}
468
Gustavo Padovan93bca242015-01-18 18:16:23 +0900469static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
Inki Dae1c248b72011-10-04 19:19:01 +0900470{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900471 struct fimd_context *ctx = crtc->ctx;
Inki Dae1c248b72011-10-04 19:19:01 +0900472 u32 val;
473
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900474 if (ctx->suspended)
475 return;
476
Inki Dae1c248b72011-10-04 19:19:01 +0900477 if (test_and_clear_bit(0, &ctx->irq_flags)) {
478 val = readl(ctx->regs + VIDINTCON0);
479
Inki Dae1c248b72011-10-04 19:19:01 +0900480 val &= ~VIDINTCON0_INT_ENABLE;
481
YoungJun Cho1c905d92014-11-17 22:00:12 +0900482 if (ctx->i80_if) {
483 val &= ~VIDINTCON0_INT_I80IFDONE;
484 val &= ~VIDINTCON0_INT_SYSMAINCON;
485 val &= ~VIDINTCON0_INT_SYSSUBCON;
486 } else
487 val &= ~VIDINTCON0_INT_FRAME;
488
Inki Dae1c248b72011-10-04 19:19:01 +0900489 writel(val, ctx->regs + VIDINTCON0);
490 }
491}
492
Sean Paulbb7704d2014-01-30 16:19:06 -0500493static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900494{
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900495 struct exynos_drm_plane *plane = &ctx->planes[win];
Inki Dae1c248b72011-10-04 19:19:01 +0900496 unsigned long val;
497
Inki Dae1c248b72011-10-04 19:19:01 +0900498 val = WINCONx_ENWIN;
499
Inki Dae5cc46212013-08-20 14:28:56 +0900500 /*
501 * In case of s3c64xx, window 0 doesn't support alpha channel.
502 * So the request format is ARGB8888 then change it to XRGB8888.
503 */
504 if (ctx->driver_data->has_limited_fmt && !win) {
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900505 if (plane->pixel_format == DRM_FORMAT_ARGB8888)
506 plane->pixel_format = DRM_FORMAT_XRGB8888;
Inki Dae5cc46212013-08-20 14:28:56 +0900507 }
508
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900509 switch (plane->pixel_format) {
Inki Daea4f38a82013-08-20 13:51:02 +0900510 case DRM_FORMAT_C8:
Inki Dae1c248b72011-10-04 19:19:01 +0900511 val |= WINCON0_BPPMODE_8BPP_PALETTE;
512 val |= WINCONx_BURSTLEN_8WORD;
513 val |= WINCONx_BYTSWP;
514 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900515 case DRM_FORMAT_XRGB1555:
516 val |= WINCON0_BPPMODE_16BPP_1555;
517 val |= WINCONx_HAWSWP;
518 val |= WINCONx_BURSTLEN_16WORD;
519 break;
520 case DRM_FORMAT_RGB565:
Inki Dae1c248b72011-10-04 19:19:01 +0900521 val |= WINCON0_BPPMODE_16BPP_565;
522 val |= WINCONx_HAWSWP;
523 val |= WINCONx_BURSTLEN_16WORD;
524 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900525 case DRM_FORMAT_XRGB8888:
Inki Dae1c248b72011-10-04 19:19:01 +0900526 val |= WINCON0_BPPMODE_24BPP_888;
527 val |= WINCONx_WSWP;
528 val |= WINCONx_BURSTLEN_16WORD;
529 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900530 case DRM_FORMAT_ARGB8888:
531 val |= WINCON1_BPPMODE_25BPP_A1888
Inki Dae1c248b72011-10-04 19:19:01 +0900532 | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
533 val |= WINCONx_WSWP;
534 val |= WINCONx_BURSTLEN_16WORD;
535 break;
536 default:
537 DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
538
539 val |= WINCON0_BPPMODE_24BPP_888;
540 val |= WINCONx_WSWP;
541 val |= WINCONx_BURSTLEN_16WORD;
542 break;
543 }
544
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900545 DRM_DEBUG_KMS("bpp = %d\n", plane->bpp);
Inki Dae1c248b72011-10-04 19:19:01 +0900546
Rahul Sharma66367462014-05-07 16:55:22 +0530547 /*
548 * In case of exynos, setting dma-burst to 16Word causes permanent
549 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
Gustavo Padovan8837dee2014-11-03 18:13:27 -0200550 * switching which is based on plane size is not recommended as
551 * plane size varies alot towards the end of the screen and rapid
Rahul Sharma66367462014-05-07 16:55:22 +0530552 * movement causes unstable DMA which results into iommu crash/tear.
553 */
554
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900555 if (plane->fb_width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Rahul Sharma66367462014-05-07 16:55:22 +0530556 val &= ~WINCONx_BURSTLEN_MASK;
557 val |= WINCONx_BURSTLEN_4WORD;
558 }
559
Inki Dae1c248b72011-10-04 19:19:01 +0900560 writel(val, ctx->regs + WINCON(win));
Gustavo Padovan453b44a2015-04-01 13:02:05 -0300561
562 /* hardware window 0 doesn't support alpha channel. */
563 if (win != 0) {
564 /* OSD alpha */
565 val = VIDISD14C_ALPHA0_R(0xf) |
566 VIDISD14C_ALPHA0_G(0xf) |
567 VIDISD14C_ALPHA0_B(0xf) |
568 VIDISD14C_ALPHA1_R(0xf) |
569 VIDISD14C_ALPHA1_G(0xf) |
570 VIDISD14C_ALPHA1_B(0xf);
571
572 writel(val, ctx->regs + VIDOSD_C(win));
573
574 val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
575 VIDW_ALPHA_G(0xf);
576 writel(val, ctx->regs + VIDWnALPHA0(win));
577 writel(val, ctx->regs + VIDWnALPHA1(win));
578 }
Inki Dae1c248b72011-10-04 19:19:01 +0900579}
580
Sean Paulbb7704d2014-01-30 16:19:06 -0500581static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900582{
Inki Dae1c248b72011-10-04 19:19:01 +0900583 unsigned int keycon0 = 0, keycon1 = 0;
584
Inki Dae1c248b72011-10-04 19:19:01 +0900585 keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
586 WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
587
588 keycon1 = WxKEYCON1_COLVAL(0xffffffff);
589
590 writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
591 writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
592}
593
Tomasz Figade7af102013-05-01 21:02:27 +0200594/**
595 * shadow_protect_win() - disable updating values from shadow registers at vsync
596 *
597 * @win: window to protect registers for
598 * @protect: 1 to protect (disable updates)
599 */
600static void fimd_shadow_protect_win(struct fimd_context *ctx,
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +0900601 unsigned int win, bool protect)
Tomasz Figade7af102013-05-01 21:02:27 +0200602{
603 u32 reg, bits, val;
604
605 if (ctx->driver_data->has_shadowcon) {
606 reg = SHADOWCON;
607 bits = SHADOWCON_WINx_PROTECT(win);
608 } else {
609 reg = PRTCON;
610 bits = PRTCON_PROTECT;
611 }
612
613 val = readl(ctx->regs + reg);
614 if (protect)
615 val |= bits;
616 else
617 val &= ~bits;
618 writel(val, ctx->regs + reg);
619}
620
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +0900621static void fimd_win_commit(struct exynos_drm_crtc *crtc, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900622{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900623 struct fimd_context *ctx = crtc->ctx;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900624 struct exynos_drm_plane *plane;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900625 dma_addr_t dma_addr;
626 unsigned long val, size, offset;
627 unsigned int last_x, last_y, buf_offsize, line_size;
Inki Dae1c248b72011-10-04 19:19:01 +0900628
Inki Daee30d4bc2011-12-12 16:35:20 +0900629 if (ctx->suspended)
630 return;
631
Krzysztof Kozlowski37b006e2013-05-27 11:56:26 +0200632 if (win < 0 || win >= WINDOWS_NR)
Inki Dae1c248b72011-10-04 19:19:01 +0900633 return;
634
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900635 plane = &ctx->planes[win];
Inki Dae1c248b72011-10-04 19:19:01 +0900636
Sean Paula43b9332014-01-30 16:19:26 -0500637 /* If suspended, enable this on resume */
638 if (ctx->suspended) {
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900639 plane->resume = true;
Sean Paula43b9332014-01-30 16:19:26 -0500640 return;
641 }
642
Inki Dae1c248b72011-10-04 19:19:01 +0900643 /*
Tomasz Figade7af102013-05-01 21:02:27 +0200644 * SHADOWCON/PRTCON register is used for enabling timing.
Inki Dae1c248b72011-10-04 19:19:01 +0900645 *
646 * for example, once only width value of a register is set,
647 * if the dma is started then fimd hardware could malfunction so
648 * with protect window setting, the register fields with prefix '_F'
649 * wouldn't be updated at vsync also but updated once unprotect window
650 * is set.
651 */
652
653 /* protect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200654 fimd_shadow_protect_win(ctx, win, true);
Inki Dae1c248b72011-10-04 19:19:01 +0900655
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900656
Joonyoung Shimcb8a3db2015-04-07 15:59:38 +0900657 offset = plane->src_x * (plane->bpp >> 3);
658 offset += plane->src_y * plane->pitch;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900659
Inki Dae1c248b72011-10-04 19:19:01 +0900660 /* buffer start address */
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900661 dma_addr = plane->dma_addr[0] + offset;
662 val = (unsigned long)dma_addr;
Inki Dae1c248b72011-10-04 19:19:01 +0900663 writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
664
665 /* buffer end address */
Daniel Stone68a29132015-04-08 16:39:06 +0100666 size = plane->pitch * plane->crtc_height;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900667 val = (unsigned long)(dma_addr + size);
Inki Dae1c248b72011-10-04 19:19:01 +0900668 writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
669
670 DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900671 (unsigned long)dma_addr, val, size);
Inki Dae19c8b832011-10-14 13:29:46 +0900672 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900673 plane->crtc_width, plane->crtc_height);
Inki Dae1c248b72011-10-04 19:19:01 +0900674
675 /* buffer size */
Daniel Stone68a29132015-04-08 16:39:06 +0100676 buf_offsize = plane->pitch - (plane->crtc_width * (plane->bpp >> 3));
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900677 line_size = plane->crtc_width * (plane->bpp >> 3);
678 val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
679 VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
680 VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
681 VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
Inki Dae1c248b72011-10-04 19:19:01 +0900682 writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
683
684 /* OSD position */
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900685 val = VIDOSDxA_TOPLEFT_X(plane->crtc_x) |
686 VIDOSDxA_TOPLEFT_Y(plane->crtc_y) |
687 VIDOSDxA_TOPLEFT_X_E(plane->crtc_x) |
688 VIDOSDxA_TOPLEFT_Y_E(plane->crtc_y);
Inki Dae1c248b72011-10-04 19:19:01 +0900689 writel(val, ctx->regs + VIDOSD_A(win));
690
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900691 last_x = plane->crtc_x + plane->crtc_width;
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900692 if (last_x)
693 last_x--;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900694 last_y = plane->crtc_y + plane->crtc_height;
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900695 if (last_y)
696 last_y--;
697
Joonyoung Shimca555e52012-12-14 15:48:24 +0900698 val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
699 VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
700
Inki Dae1c248b72011-10-04 19:19:01 +0900701 writel(val, ctx->regs + VIDOSD_B(win));
702
Inki Dae19c8b832011-10-14 13:29:46 +0900703 DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900704 plane->crtc_x, plane->crtc_y, last_x, last_y);
Inki Dae1c248b72011-10-04 19:19:01 +0900705
Inki Dae1c248b72011-10-04 19:19:01 +0900706 /* OSD size */
707 if (win != 3 && win != 4) {
708 u32 offset = VIDOSD_D(win);
709 if (win == 0)
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -0500710 offset = VIDOSD_C(win);
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900711 val = plane->crtc_width * plane->crtc_height;
Inki Dae1c248b72011-10-04 19:19:01 +0900712 writel(val, ctx->regs + offset);
713
714 DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
715 }
716
Sean Paulbb7704d2014-01-30 16:19:06 -0500717 fimd_win_set_pixfmt(ctx, win);
Inki Dae1c248b72011-10-04 19:19:01 +0900718
719 /* hardware window 0 doesn't support color key. */
720 if (win != 0)
Sean Paulbb7704d2014-01-30 16:19:06 -0500721 fimd_win_set_colkey(ctx, win);
Inki Dae1c248b72011-10-04 19:19:01 +0900722
YoungJun Chof181a542014-11-17 22:00:10 +0900723 fimd_enable_video_output(ctx, win, true);
Inki Daeec05da92011-12-06 11:06:54 +0900724
YoungJun Cho999d8b32014-11-17 22:00:11 +0900725 if (ctx->driver_data->has_shadowcon)
726 fimd_enable_shadow_channel_path(ctx, win, true);
Inki Daeec05da92011-12-06 11:06:54 +0900727
YoungJun Cho74944a582014-11-17 22:00:09 +0900728 /* Enable DMA channel and unprotect windows */
729 fimd_shadow_protect_win(ctx, win, false);
730
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900731 plane->enabled = true;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900732
733 if (ctx->i80_if)
734 atomic_set(&ctx->win_updated, 1);
Inki Dae1c248b72011-10-04 19:19:01 +0900735}
736
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +0900737static void fimd_win_disable(struct exynos_drm_crtc *crtc, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900738{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900739 struct fimd_context *ctx = crtc->ctx;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900740 struct exynos_drm_plane *plane;
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900741
Krzysztof Kozlowski37b006e2013-05-27 11:56:26 +0200742 if (win < 0 || win >= WINDOWS_NR)
Inki Dae1c248b72011-10-04 19:19:01 +0900743 return;
744
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900745 plane = &ctx->planes[win];
Inki Daeec05da92011-12-06 11:06:54 +0900746
Prathyush Kdb7e55a2012-12-06 20:16:06 +0530747 if (ctx->suspended) {
748 /* do not resume this window*/
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900749 plane->resume = false;
Prathyush Kdb7e55a2012-12-06 20:16:06 +0530750 return;
751 }
752
Inki Dae1c248b72011-10-04 19:19:01 +0900753 /* protect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200754 fimd_shadow_protect_win(ctx, win, true);
Inki Dae1c248b72011-10-04 19:19:01 +0900755
YoungJun Chof181a542014-11-17 22:00:10 +0900756 fimd_enable_video_output(ctx, win, false);
Inki Dae1c248b72011-10-04 19:19:01 +0900757
YoungJun Cho999d8b32014-11-17 22:00:11 +0900758 if (ctx->driver_data->has_shadowcon)
759 fimd_enable_shadow_channel_path(ctx, win, false);
Tomasz Figade7af102013-05-01 21:02:27 +0200760
YoungJun Cho999d8b32014-11-17 22:00:11 +0900761 /* unprotect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200762 fimd_shadow_protect_win(ctx, win, false);
Inki Daeec05da92011-12-06 11:06:54 +0900763
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900764 plane->enabled = false;
Inki Dae1c248b72011-10-04 19:19:01 +0900765}
766
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900767static void fimd_window_suspend(struct fimd_context *ctx)
Sean Paula43b9332014-01-30 16:19:26 -0500768{
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900769 struct exynos_drm_plane *plane;
Sean Paula43b9332014-01-30 16:19:26 -0500770 int i;
771
772 for (i = 0; i < WINDOWS_NR; i++) {
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900773 plane = &ctx->planes[i];
774 plane->resume = plane->enabled;
775 if (plane->enabled)
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900776 fimd_win_disable(ctx->crtc, i);
Sean Paula43b9332014-01-30 16:19:26 -0500777 }
Sean Paula43b9332014-01-30 16:19:26 -0500778}
779
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900780static void fimd_window_resume(struct fimd_context *ctx)
Sean Paula43b9332014-01-30 16:19:26 -0500781{
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900782 struct exynos_drm_plane *plane;
Sean Paula43b9332014-01-30 16:19:26 -0500783 int i;
784
785 for (i = 0; i < WINDOWS_NR; i++) {
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900786 plane = &ctx->planes[i];
787 plane->enabled = plane->resume;
788 plane->resume = false;
Sean Paula43b9332014-01-30 16:19:26 -0500789 }
790}
791
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900792static void fimd_apply(struct fimd_context *ctx)
Sean Paula43b9332014-01-30 16:19:26 -0500793{
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900794 struct exynos_drm_plane *plane;
Sean Paula43b9332014-01-30 16:19:26 -0500795 int i;
796
797 for (i = 0; i < WINDOWS_NR; i++) {
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900798 plane = &ctx->planes[i];
799 if (plane->enabled)
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900800 fimd_win_commit(ctx->crtc, i);
Andrzej Hajdad9b68d82014-06-09 16:10:59 +0200801 else
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900802 fimd_win_disable(ctx->crtc, i);
Sean Paula43b9332014-01-30 16:19:26 -0500803 }
804
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900805 fimd_commit(ctx->crtc);
Sean Paula43b9332014-01-30 16:19:26 -0500806}
807
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900808static int fimd_poweron(struct fimd_context *ctx)
Sean Paula43b9332014-01-30 16:19:26 -0500809{
Sean Paula43b9332014-01-30 16:19:26 -0500810 int ret;
811
812 if (!ctx->suspended)
813 return 0;
814
815 ctx->suspended = false;
816
Sean Paulaf65c802014-01-30 16:19:27 -0500817 pm_runtime_get_sync(ctx->dev);
818
Sean Paula43b9332014-01-30 16:19:26 -0500819 ret = clk_prepare_enable(ctx->bus_clk);
820 if (ret < 0) {
821 DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
822 goto bus_clk_err;
823 }
824
825 ret = clk_prepare_enable(ctx->lcd_clk);
826 if (ret < 0) {
827 DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
828 goto lcd_clk_err;
829 }
830
831 /* if vblank was enabled status, enable it again. */
832 if (test_and_clear_bit(0, &ctx->irq_flags)) {
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900833 ret = fimd_enable_vblank(ctx->crtc);
Sean Paula43b9332014-01-30 16:19:26 -0500834 if (ret) {
835 DRM_ERROR("Failed to re-enable vblank [%d]\n", ret);
836 goto enable_vblank_err;
837 }
838 }
839
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900840 fimd_window_resume(ctx);
Sean Paula43b9332014-01-30 16:19:26 -0500841
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900842 fimd_apply(ctx);
Sean Paula43b9332014-01-30 16:19:26 -0500843
844 return 0;
845
846enable_vblank_err:
847 clk_disable_unprepare(ctx->lcd_clk);
848lcd_clk_err:
849 clk_disable_unprepare(ctx->bus_clk);
850bus_clk_err:
851 ctx->suspended = true;
852 return ret;
853}
854
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900855static int fimd_poweroff(struct fimd_context *ctx)
Sean Paula43b9332014-01-30 16:19:26 -0500856{
Sean Paula43b9332014-01-30 16:19:26 -0500857 if (ctx->suspended)
858 return 0;
859
860 /*
861 * We need to make sure that all windows are disabled before we
862 * suspend that connector. Otherwise we might try to scan from
863 * a destroyed buffer later.
864 */
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900865 fimd_window_suspend(ctx);
Sean Paula43b9332014-01-30 16:19:26 -0500866
867 clk_disable_unprepare(ctx->lcd_clk);
868 clk_disable_unprepare(ctx->bus_clk);
869
Sean Paulaf65c802014-01-30 16:19:27 -0500870 pm_runtime_put_sync(ctx->dev);
871
Sean Paula43b9332014-01-30 16:19:26 -0500872 ctx->suspended = true;
873 return 0;
874}
875
Gustavo Padovan93bca242015-01-18 18:16:23 +0900876static void fimd_dpms(struct exynos_drm_crtc *crtc, int mode)
Sean Paul080be03d2014-02-19 21:02:55 +0900877{
Sean Paulaf65c802014-01-30 16:19:27 -0500878 DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
Sean Paul080be03d2014-02-19 21:02:55 +0900879
Sean Paul080be03d2014-02-19 21:02:55 +0900880 switch (mode) {
881 case DRM_MODE_DPMS_ON:
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900882 fimd_poweron(crtc->ctx);
Sean Paul080be03d2014-02-19 21:02:55 +0900883 break;
884 case DRM_MODE_DPMS_STANDBY:
885 case DRM_MODE_DPMS_SUSPEND:
886 case DRM_MODE_DPMS_OFF:
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900887 fimd_poweroff(crtc->ctx);
Sean Paul080be03d2014-02-19 21:02:55 +0900888 break;
889 default:
890 DRM_DEBUG_KMS("unspecified mode %d\n", mode);
891 break;
892 }
Sean Paul080be03d2014-02-19 21:02:55 +0900893}
894
YoungJun Cho3854fab2014-07-17 18:01:21 +0900895static void fimd_trigger(struct device *dev)
896{
Andrzej Hajdae152dbd2014-11-17 09:54:18 +0100897 struct fimd_context *ctx = dev_get_drvdata(dev);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900898 struct fimd_driver_data *driver_data = ctx->driver_data;
899 void *timing_base = ctx->regs + driver_data->timing_base;
900 u32 reg;
901
Joonyoung Shim9b67eb72014-11-17 22:00:08 +0900902 /*
YoungJun Cho1c905d92014-11-17 22:00:12 +0900903 * Skips triggering if in triggering state, because multiple triggering
904 * requests can cause panel reset.
905 */
Joonyoung Shim9b67eb72014-11-17 22:00:08 +0900906 if (atomic_read(&ctx->triggering))
907 return;
908
YoungJun Cho1c905d92014-11-17 22:00:12 +0900909 /* Enters triggering mode */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900910 atomic_set(&ctx->triggering, 1);
911
YoungJun Cho3854fab2014-07-17 18:01:21 +0900912 reg = readl(timing_base + TRIGCON);
913 reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
914 writel(reg, timing_base + TRIGCON);
YoungJun Cho87ab85b2014-11-17 22:00:13 +0900915
916 /*
917 * Exits triggering mode if vblank is not enabled yet, because when the
918 * VIDINTCON0 register is not set, it can not exit from triggering mode.
919 */
920 if (!test_bit(0, &ctx->irq_flags))
921 atomic_set(&ctx->triggering, 0);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900922}
923
Gustavo Padovan93bca242015-01-18 18:16:23 +0900924static void fimd_te_handler(struct exynos_drm_crtc *crtc)
YoungJun Cho3854fab2014-07-17 18:01:21 +0900925{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900926 struct fimd_context *ctx = crtc->ctx;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900927
928 /* Checks the crtc is detached already from encoder */
929 if (ctx->pipe < 0 || !ctx->drm_dev)
930 return;
931
YoungJun Cho3854fab2014-07-17 18:01:21 +0900932 /*
933 * If there is a page flip request, triggers and handles the page flip
934 * event so that current fb can be updated into panel GRAM.
935 */
936 if (atomic_add_unless(&ctx->win_updated, -1, 0))
937 fimd_trigger(ctx->dev);
938
939 /* Wakes up vsync event queue */
940 if (atomic_read(&ctx->wait_vsync_event)) {
941 atomic_set(&ctx->wait_vsync_event, 0);
942 wake_up(&ctx->wait_vsync_queue);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900943 }
YoungJun Chob301ae22014-10-01 15:19:10 +0900944
Joonyoung Shimadf67ab2014-11-17 22:00:14 +0900945 if (test_bit(0, &ctx->irq_flags))
YoungJun Chob301ae22014-10-01 15:19:10 +0900946 drm_handle_vblank(ctx->drm_dev, ctx->pipe);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900947}
948
Gustavo Padovan93bca242015-01-18 18:16:23 +0900949static struct exynos_drm_crtc_ops fimd_crtc_ops = {
Sean Paul1c6244c2014-01-30 16:19:02 -0500950 .dpms = fimd_dpms,
Sean Paula968e722014-01-30 16:19:20 -0500951 .mode_fixup = fimd_mode_fixup,
Sean Paul1c6244c2014-01-30 16:19:02 -0500952 .commit = fimd_commit,
953 .enable_vblank = fimd_enable_vblank,
954 .disable_vblank = fimd_disable_vblank,
955 .wait_for_vblank = fimd_wait_for_vblank,
Sean Paul1c6244c2014-01-30 16:19:02 -0500956 .win_commit = fimd_win_commit,
957 .win_disable = fimd_win_disable,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900958 .te_handler = fimd_te_handler,
Inki Dae1c248b72011-10-04 19:19:01 +0900959};
960
Inki Dae1c248b72011-10-04 19:19:01 +0900961static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
962{
963 struct fimd_context *ctx = (struct fimd_context *)dev_id;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900964 u32 val, clear_bit;
Inki Dae1c248b72011-10-04 19:19:01 +0900965
966 val = readl(ctx->regs + VIDINTCON1);
967
YoungJun Cho3854fab2014-07-17 18:01:21 +0900968 clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
969 if (val & clear_bit)
970 writel(clear_bit, ctx->regs + VIDINTCON1);
Inki Dae1c248b72011-10-04 19:19:01 +0900971
Inki Daeec05da92011-12-06 11:06:54 +0900972 /* check the crtc is detached already from encoder */
Sean Paul080be03d2014-02-19 21:02:55 +0900973 if (ctx->pipe < 0 || !ctx->drm_dev)
Inki Daeec05da92011-12-06 11:06:54 +0900974 goto out;
Inki Dae483b88f2011-11-11 21:28:00 +0900975
YoungJun Cho3854fab2014-07-17 18:01:21 +0900976 if (ctx->i80_if) {
Joonyoung Shimadf67ab2014-11-17 22:00:14 +0900977 exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
978
YoungJun Cho1c905d92014-11-17 22:00:12 +0900979 /* Exits triggering mode */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900980 atomic_set(&ctx->triggering, 0);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900981 } else {
Joonyoung Shimadf67ab2014-11-17 22:00:14 +0900982 drm_handle_vblank(ctx->drm_dev, ctx->pipe);
983 exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
984
YoungJun Cho3854fab2014-07-17 18:01:21 +0900985 /* set wait vsync event to zero and wake up queue. */
986 if (atomic_read(&ctx->wait_vsync_event)) {
987 atomic_set(&ctx->wait_vsync_event, 0);
988 wake_up(&ctx->wait_vsync_queue);
989 }
Prathyush K01ce1132012-12-06 20:16:04 +0530990 }
YoungJun Cho3854fab2014-07-17 18:01:21 +0900991
Inki Daeec05da92011-12-06 11:06:54 +0900992out:
Inki Dae1c248b72011-10-04 19:19:01 +0900993 return IRQ_HANDLED;
994}
995
Inki Daef37cd5e2014-05-09 14:25:20 +0900996static int fimd_bind(struct device *dev, struct device *master, void *data)
Andrzej Hajda562ad9f2013-08-21 16:22:03 +0200997{
Andrzej Hajdae152dbd2014-11-17 09:54:18 +0100998 struct fimd_context *ctx = dev_get_drvdata(dev);
Inki Daef37cd5e2014-05-09 14:25:20 +0900999 struct drm_device *drm_dev = data;
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +09001000 struct exynos_drm_private *priv = drm_dev->dev_private;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +09001001 struct exynos_drm_plane *exynos_plane;
1002 enum drm_plane_type type;
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +09001003 unsigned int zpos;
1004 int ret;
Andrzej Hajda000cc922014-04-03 16:26:00 +02001005
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +09001006 ctx->drm_dev = drm_dev;
1007 ctx->pipe = priv->pipe++;
Ajay Kumarefa75bc2015-01-12 01:57:07 +09001008
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +09001009 for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
1010 type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
1011 DRM_PLANE_TYPE_OVERLAY;
1012 ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +09001013 1 << ctx->pipe, type, zpos);
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +09001014 if (ret)
1015 return ret;
1016 }
1017
1018 exynos_plane = &ctx->planes[ctx->default_win];
1019 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
1020 ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
Joonyoung Shim0f04cf82015-01-30 16:43:01 +09001021 &fimd_crtc_ops, ctx);
Hyungwon Hwangd1222842015-04-07 22:19:43 +09001022 if (IS_ERR(ctx->crtc))
1023 return PTR_ERR(ctx->crtc);
Gustavo Padovan93bca242015-01-18 18:16:23 +09001024
Andrzej Hajda000cc922014-04-03 16:26:00 +02001025 if (ctx->display)
1026 exynos_drm_create_enc_conn(drm_dev, ctx->display);
1027
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +09001028 ret = fimd_iommu_attach_devices(ctx, drm_dev);
1029 if (ret)
1030 return ret;
1031
Andrzej Hajda000cc922014-04-03 16:26:00 +02001032 return 0;
1033
1034}
1035
1036static void fimd_unbind(struct device *dev, struct device *master,
1037 void *data)
1038{
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001039 struct fimd_context *ctx = dev_get_drvdata(dev);
Andrzej Hajda000cc922014-04-03 16:26:00 +02001040
Gustavo Padovan93bca242015-01-18 18:16:23 +09001041 fimd_dpms(ctx->crtc, DRM_MODE_DPMS_OFF);
Andrzej Hajda000cc922014-04-03 16:26:00 +02001042
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +09001043 fimd_iommu_detach_devices(ctx);
1044
Andrzej Hajda000cc922014-04-03 16:26:00 +02001045 if (ctx->display)
Andrzej Hajda4cfde1f2014-11-17 09:54:26 +01001046 exynos_dpi_remove(ctx->display);
Andrzej Hajda000cc922014-04-03 16:26:00 +02001047}
1048
1049static const struct component_ops fimd_component_ops = {
1050 .bind = fimd_bind,
1051 .unbind = fimd_unbind,
1052};
1053
1054static int fimd_probe(struct platform_device *pdev)
1055{
1056 struct device *dev = &pdev->dev;
1057 struct fimd_context *ctx;
YoungJun Cho3854fab2014-07-17 18:01:21 +09001058 struct device_node *i80_if_timings;
Andrzej Hajda000cc922014-04-03 16:26:00 +02001059 struct resource *res;
Gustavo Padovanfe42cfb2014-11-03 18:56:57 -02001060 int ret;
Inki Dae1c248b72011-10-04 19:19:01 +09001061
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001062 if (!dev->of_node)
1063 return -ENODEV;
Sachin Kamat2d3f1732013-08-28 10:47:58 +05301064
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001065 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001066 if (!ctx)
1067 return -ENOMEM;
1068
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001069 ret = exynos_drm_component_add(dev, EXYNOS_DEVICE_TYPE_CRTC,
Gustavo Padovan5d1741a2014-11-05 19:51:35 -02001070 EXYNOS_DISPLAY_TYPE_LCD);
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001071 if (ret)
1072 return ret;
Inki Dae1c248b72011-10-04 19:19:01 +09001073
Sean Paulbb7704d2014-01-30 16:19:06 -05001074 ctx->dev = dev;
Sean Paula43b9332014-01-30 16:19:26 -05001075 ctx->suspended = true;
YoungJun Cho3854fab2014-07-17 18:01:21 +09001076 ctx->driver_data = drm_fimd_get_driver_data(pdev);
Sean Paulbb7704d2014-01-30 16:19:06 -05001077
Sean Paul1417f102014-01-30 16:19:23 -05001078 if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
1079 ctx->vidcon1 |= VIDCON1_INV_VDEN;
1080 if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
1081 ctx->vidcon1 |= VIDCON1_INV_VCLK;
Andrzej Hajda562ad9f2013-08-21 16:22:03 +02001082
YoungJun Cho3854fab2014-07-17 18:01:21 +09001083 i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
1084 if (i80_if_timings) {
1085 u32 val;
1086
1087 ctx->i80_if = true;
1088
1089 if (ctx->driver_data->has_vidoutcon)
1090 ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
1091 else
1092 ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
1093 /*
1094 * The user manual describes that this "DSI_EN" bit is required
1095 * to enable I80 24-bit data interface.
1096 */
1097 ctx->vidcon0 |= VIDCON0_DSI_EN;
1098
1099 if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
1100 val = 0;
1101 ctx->i80ifcon = LCD_CS_SETUP(val);
1102 if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
1103 val = 0;
1104 ctx->i80ifcon |= LCD_WR_SETUP(val);
1105 if (of_property_read_u32(i80_if_timings, "wr-active", &val))
1106 val = 1;
1107 ctx->i80ifcon |= LCD_WR_ACTIVE(val);
1108 if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
1109 val = 0;
1110 ctx->i80ifcon |= LCD_WR_HOLD(val);
1111 }
1112 of_node_put(i80_if_timings);
1113
1114 ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
1115 "samsung,sysreg");
1116 if (IS_ERR(ctx->sysreg)) {
1117 dev_warn(dev, "failed to get system register.\n");
1118 ctx->sysreg = NULL;
1119 }
1120
Sean Paula968e722014-01-30 16:19:20 -05001121 ctx->bus_clk = devm_clk_get(dev, "fimd");
1122 if (IS_ERR(ctx->bus_clk)) {
1123 dev_err(dev, "failed to get bus clock\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001124 ret = PTR_ERR(ctx->bus_clk);
1125 goto err_del_component;
Sean Paula968e722014-01-30 16:19:20 -05001126 }
1127
1128 ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
1129 if (IS_ERR(ctx->lcd_clk)) {
1130 dev_err(dev, "failed to get lcd clock\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001131 ret = PTR_ERR(ctx->lcd_clk);
1132 goto err_del_component;
Sean Paula968e722014-01-30 16:19:20 -05001133 }
Inki Dae1c248b72011-10-04 19:19:01 +09001134
Inki Dae1c248b72011-10-04 19:19:01 +09001135 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Inki Dae1c248b72011-10-04 19:19:01 +09001136
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001137 ctx->regs = devm_ioremap_resource(dev, res);
Inki Daedf5225b2014-05-29 18:28:02 +09001138 if (IS_ERR(ctx->regs)) {
1139 ret = PTR_ERR(ctx->regs);
1140 goto err_del_component;
1141 }
Inki Dae1c248b72011-10-04 19:19:01 +09001142
YoungJun Cho3854fab2014-07-17 18:01:21 +09001143 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1144 ctx->i80_if ? "lcd_sys" : "vsync");
Inki Dae1c248b72011-10-04 19:19:01 +09001145 if (!res) {
1146 dev_err(dev, "irq request failed.\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001147 ret = -ENXIO;
1148 goto err_del_component;
Inki Dae1c248b72011-10-04 19:19:01 +09001149 }
1150
Sean Paul055e0c02014-01-30 16:19:21 -05001151 ret = devm_request_irq(dev, res->start, fimd_irq_handler,
Sachin Kamatedc57262012-06-19 11:47:39 +05301152 0, "drm_fimd", ctx);
1153 if (ret) {
Inki Dae1c248b72011-10-04 19:19:01 +09001154 dev_err(dev, "irq request failed.\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001155 goto err_del_component;
Inki Dae1c248b72011-10-04 19:19:01 +09001156 }
1157
Daniel Vetter57ed0f72013-12-11 11:34:43 +01001158 init_waitqueue_head(&ctx->wait_vsync_queue);
Prathyush K01ce1132012-12-06 20:16:04 +05301159 atomic_set(&ctx->wait_vsync_event, 0);
Inki Dae1c248b72011-10-04 19:19:01 +09001160
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001161 platform_set_drvdata(pdev, ctx);
Sean Paul080be03d2014-02-19 21:02:55 +09001162
Andrzej Hajda000cc922014-04-03 16:26:00 +02001163 ctx->display = exynos_dpi_probe(dev);
Gustavo Padovan5baf5d42014-11-24 16:23:30 -02001164 if (IS_ERR(ctx->display)) {
1165 ret = PTR_ERR(ctx->display);
1166 goto err_del_component;
1167 }
Inki Daef37cd5e2014-05-09 14:25:20 +09001168
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001169 pm_runtime_enable(dev);
Inki Daef37cd5e2014-05-09 14:25:20 +09001170
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001171 ret = component_add(dev, &fimd_component_ops);
Inki Daedf5225b2014-05-29 18:28:02 +09001172 if (ret)
1173 goto err_disable_pm_runtime;
1174
1175 return ret;
1176
1177err_disable_pm_runtime:
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001178 pm_runtime_disable(dev);
Inki Daedf5225b2014-05-29 18:28:02 +09001179
1180err_del_component:
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001181 exynos_drm_component_del(dev, EXYNOS_DEVICE_TYPE_CRTC);
Inki Daedf5225b2014-05-29 18:28:02 +09001182 return ret;
Inki Daef37cd5e2014-05-09 14:25:20 +09001183}
1184
1185static int fimd_remove(struct platform_device *pdev)
1186{
Sean Paulaf65c802014-01-30 16:19:27 -05001187 pm_runtime_disable(&pdev->dev);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +09001188
Inki Daedf5225b2014-05-29 18:28:02 +09001189 component_del(&pdev->dev, &fimd_component_ops);
1190 exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC);
1191
Inki Dae1c248b72011-10-04 19:19:01 +09001192 return 0;
1193}
1194
Krzysztof Kozlowski1c363c72015-04-07 22:28:50 +09001195void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
1196{
1197 struct fimd_context *ctx = crtc->ctx;
1198 u32 val;
1199
1200 /*
1201 * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
1202 * clock. On these SoCs the bootloader may enable it but any
1203 * power domain off/on will reset it to disable state.
1204 */
1205 if (ctx->driver_data != &exynos5_fimd_driver_data)
1206 return;
1207
1208 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
1209 writel(DP_MIE_CLK_DP_ENABLE, ctx->regs + DP_MIE_CLKCON);
1210}
1211EXPORT_SYMBOL_GPL(fimd_dp_clock_enable);
1212
Joonyoung Shim132a5b92012-03-16 18:47:08 +09001213struct platform_driver fimd_driver = {
Inki Dae1c248b72011-10-04 19:19:01 +09001214 .probe = fimd_probe,
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001215 .remove = fimd_remove,
Inki Dae1c248b72011-10-04 19:19:01 +09001216 .driver = {
1217 .name = "exynos4-fb",
1218 .owner = THIS_MODULE,
Sachin Kamat2d3f1732013-08-28 10:47:58 +05301219 .of_match_table = fimd_driver_dt_match,
Inki Dae1c248b72011-10-04 19:19:01 +09001220 },
1221};