blob: 1bb9b1852256038fe3bd392b3cd64cab252e5149 [file] [log] [blame]
Linus Walleij8d318a52010-03-30 15:33:42 +02001/*
Jonas Aaberg767a9672010-08-09 12:08:34 +00002 * Copyright (C) ST-Ericsson SA 2007-2010
Per Forlin661385f2010-10-06 09:05:28 +00003 * Author: Per Forlin <per.forlin@stericsson.com> for ST-Ericsson
Jonas Aaberg767a9672010-08-09 12:08:34 +00004 * Author: Jonas Aaberg <jonas.aberg@stericsson.com> for ST-Ericsson
Linus Walleij8d318a52010-03-30 15:33:42 +02005 * License terms: GNU General Public License (GPL) version 2
Linus Walleij8d318a52010-03-30 15:33:42 +02006 */
7
8
9#ifndef STE_DMA40_H
10#define STE_DMA40_H
11
12#include <linux/dmaengine.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000013#include <linux/scatterlist.h>
Linus Walleij8d318a52010-03-30 15:33:42 +020014#include <linux/workqueue.h>
15#include <linux/interrupt.h>
Linus Walleij8d318a52010-03-30 15:33:42 +020016
Per Forlind49278e2010-12-20 18:31:38 +010017/*
18 * Maxium size for a single dma descriptor
19 * Size is limited to 16 bits.
20 * Size is in the units of addr-widths (1,2,4,8 bytes)
21 * Larger transfers will be split up to multiple linked desc
22 */
23#define STEDMA40_MAX_SEG_SIZE 0xFFFF
24
Linus Walleij8d318a52010-03-30 15:33:42 +020025/* dev types for memcpy */
26#define STEDMA40_DEV_DST_MEMORY (-1)
27#define STEDMA40_DEV_SRC_MEMORY (-1)
28
Rabin Vincent38bdbf02010-10-12 13:00:51 +000029enum stedma40_mode {
30 STEDMA40_MODE_LOGICAL = 0,
31 STEDMA40_MODE_PHYSICAL,
32 STEDMA40_MODE_OPERATION,
33};
Linus Walleij8d318a52010-03-30 15:33:42 +020034
Rabin Vincent20a5b6d2010-10-12 13:00:52 +000035enum stedma40_mode_opt {
36 STEDMA40_PCHAN_BASIC_MODE = 0,
37 STEDMA40_LCHAN_SRC_LOG_DST_LOG = 0,
38 STEDMA40_PCHAN_MODULO_MODE,
39 STEDMA40_PCHAN_DOUBLE_DST_MODE,
40 STEDMA40_LCHAN_SRC_PHY_DST_LOG,
41 STEDMA40_LCHAN_SRC_LOG_DST_PHY,
42};
Linus Walleij8d318a52010-03-30 15:33:42 +020043
44#define STEDMA40_ESIZE_8_BIT 0x0
45#define STEDMA40_ESIZE_16_BIT 0x1
46#define STEDMA40_ESIZE_32_BIT 0x2
47#define STEDMA40_ESIZE_64_BIT 0x3
48
49/* The value 4 indicates that PEN-reg shall be set to 0 */
50#define STEDMA40_PSIZE_PHY_1 0x4
51#define STEDMA40_PSIZE_PHY_2 0x0
52#define STEDMA40_PSIZE_PHY_4 0x1
53#define STEDMA40_PSIZE_PHY_8 0x2
54#define STEDMA40_PSIZE_PHY_16 0x3
55
56/*
57 * The number of elements differ in logical and
58 * physical mode
59 */
60#define STEDMA40_PSIZE_LOG_1 STEDMA40_PSIZE_PHY_2
61#define STEDMA40_PSIZE_LOG_4 STEDMA40_PSIZE_PHY_4
62#define STEDMA40_PSIZE_LOG_8 STEDMA40_PSIZE_PHY_8
63#define STEDMA40_PSIZE_LOG_16 STEDMA40_PSIZE_PHY_16
64
Jonas Aaberg767a9672010-08-09 12:08:34 +000065/* Maximum number of possible physical channels */
66#define STEDMA40_MAX_PHYS 32
67
Linus Walleij8d318a52010-03-30 15:33:42 +020068enum stedma40_flow_ctrl {
69 STEDMA40_NO_FLOW_CTRL,
70 STEDMA40_FLOW_CTRL,
71};
72
Linus Walleij8d318a52010-03-30 15:33:42 +020073/**
Lee Jones5d489a42013-05-15 10:51:33 +010074 * struct stedma40_half_channel_info - dst/src channel configuration
Jonas Aaberg3c0f2402010-08-09 12:09:21 +000075 *
Rabin Vincent51f5d742010-10-12 13:00:54 +000076 * @big_endian: true if the src/dst should be read as big endian
Jonas Aaberg3c0f2402010-08-09 12:09:21 +000077 * @data_width: Data width of the src/dst hardware
78 * @p_size: Burst size
79 * @flow_ctrl: Flow control on/off.
80 */
81struct stedma40_half_channel_info {
Rabin Vincent51f5d742010-10-12 13:00:54 +000082 bool big_endian;
Lee Jones43f2e1a2013-05-15 11:51:57 +020083 enum dma_slave_buswidth data_width;
Jonas Aaberg3c0f2402010-08-09 12:09:21 +000084 int psize;
85 enum stedma40_flow_ctrl flow_ctrl;
86};
87
88/**
Linus Walleij8d318a52010-03-30 15:33:42 +020089 * struct stedma40_chan_cfg - Structure to be filled by client drivers.
90 *
91 * @dir: MEM 2 MEM, PERIPH 2 MEM , MEM 2 PERIPH, PERIPH 2 PERIPH
Rabin Vincent730c1872010-10-12 13:00:50 +000092 * @high_priority: true if high-priority
Rabin Vincentac2c0a32011-01-25 11:18:11 +010093 * @realtime: true if realtime mode is to be enabled. Only available on DMA40
94 * version 3+, i.e DB8500v2+
Rabin Vincent38bdbf02010-10-12 13:00:51 +000095 * @mode: channel mode: physical, logical, or operation
Rabin Vincent20a5b6d2010-10-12 13:00:52 +000096 * @mode_opt: options for the chosen channel mode
Lee Jones26955c07d2013-05-03 15:31:56 +010097 * @dev_type: src/dst device type (driver uses dir to figure out which)
Linus Walleij8d318a52010-03-30 15:33:42 +020098 * @src_info: Parameters for dst half channel
99 * @dst_info: Parameters for dst half channel
Narayanan G5cd326f2011-11-30 19:20:42 +0530100 * @use_fixed_channel: if true, use physical channel specified by phy_channel
101 * @phy_channel: physical channel to use, only if use_fixed_channel is true
Linus Walleij8d318a52010-03-30 15:33:42 +0200102 *
103 * This structure has to be filled by the client drivers.
104 * It is recommended to do all dma configurations for clients in the machine.
105 *
106 */
107struct stedma40_chan_cfg {
Lee Jonese7bab582013-05-15 10:51:55 +0100108 enum dma_transfer_direction dir;
Rabin Vincent730c1872010-10-12 13:00:50 +0000109 bool high_priority;
Rabin Vincentac2c0a32011-01-25 11:18:11 +0100110 bool realtime;
Rabin Vincent38bdbf02010-10-12 13:00:51 +0000111 enum stedma40_mode mode;
Rabin Vincent20a5b6d2010-10-12 13:00:52 +0000112 enum stedma40_mode_opt mode_opt;
Lee Jones26955c07d2013-05-03 15:31:56 +0100113 int dev_type;
Linus Walleij8d318a52010-03-30 15:33:42 +0200114 struct stedma40_half_channel_info src_info;
115 struct stedma40_half_channel_info dst_info;
Narayanan G5cd326f2011-11-30 19:20:42 +0530116
117 bool use_fixed_channel;
118 int phy_channel;
Linus Walleij8d318a52010-03-30 15:33:42 +0200119};
120
121/**
122 * struct stedma40_platform_data - Configuration struct for the dma device.
123 *
Linus Walleij8d318a52010-03-30 15:33:42 +0200124 * @dev_tx: mapping between destination event line and io address
125 * @dev_rx: mapping between source event line and io address
Jonas Aaberg59516722010-06-20 21:26:45 +0000126 * @disabled_channels: A vector, ending with -1, that marks physical channels
127 * that are for different reasons not available for the driver.
Fabio Baltieri74070482012-12-18 12:25:14 +0100128 * @soft_lli_chans: A vector, that marks physical channels will use LLI by SW
129 * which avoids HW bug that exists in some versions of the controller.
130 * SoftLLI introduces relink overhead that could impact performace for
131 * certain use cases.
132 * @num_of_soft_lli_chans: The number of channels that needs to be configured
133 * to use SoftLLI.
Fabio Baltieri762eb332012-12-13 11:38:39 +0100134 * @use_esram_lcla: flag for mapping the lcla into esram region
Lee Jonesa7dacb62013-05-15 10:51:59 +0100135 * @num_of_memcpy_chans: The number of channels reserved for memcpy.
Gerald Baeza47db92f2012-09-21 21:21:37 +0200136 * @num_of_phy_chans: The number of physical channels implemented in HW.
137 * 0 means reading the number of channels from DMA HW but this is only valid
138 * for 'multiple of 4' channels, like 8.
Linus Walleij8d318a52010-03-30 15:33:42 +0200139 */
140struct stedma40_platform_data {
Jonas Aaberg767a9672010-08-09 12:08:34 +0000141 int disabled_channels[STEDMA40_MAX_PHYS];
Fabio Baltieri74070482012-12-18 12:25:14 +0100142 int *soft_lli_chans;
143 int num_of_soft_lli_chans;
Narayanan G28c7a192011-11-22 13:56:55 +0530144 bool use_esram_lcla;
Lee Jonesa7dacb62013-05-15 10:51:59 +0100145 int num_of_memcpy_chans;
Gerald Baeza47db92f2012-09-21 21:21:37 +0200146 int num_of_phy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +0200147};
148
Linus Walleij9646b792010-10-06 09:05:29 +0000149#ifdef CONFIG_STE_DMA40
Linus Walleij8d318a52010-03-30 15:33:42 +0200150
151/**
152 * stedma40_filter() - Provides stedma40_chan_cfg to the
153 * ste_dma40 dma driver via the dmaengine framework.
154 * does some checking of what's provided.
155 *
156 * Never directly called by client. It used by dmaengine.
157 * @chan: dmaengine handle.
158 * @data: Must be of type: struct stedma40_chan_cfg and is
159 * the configuration of the framework.
160 *
161 *
162 */
163
164bool stedma40_filter(struct dma_chan *chan, void *data);
165
166/**
Linus Walleij8d318a52010-03-30 15:33:42 +0200167 * stedma40_slave_mem() - Transfers a raw data buffer to or from a slave
168 * (=device)
169 *
170 * @chan: dmaengine handle
171 * @addr: source or destination physicall address.
172 * @size: bytes to transfer
173 * @direction: direction of transfer
174 * @flags: is actually enum dma_ctrl_flags. See dmaengine.h
175 */
176
177static inline struct
178dma_async_tx_descriptor *stedma40_slave_mem(struct dma_chan *chan,
179 dma_addr_t addr,
180 unsigned int size,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530181 enum dma_transfer_direction direction,
Linus Walleij8d318a52010-03-30 15:33:42 +0200182 unsigned long flags)
183{
184 struct scatterlist sg;
185 sg_init_table(&sg, 1);
186 sg.dma_address = addr;
187 sg.length = size;
188
Alexandre Bounine16052822012-03-08 16:11:18 -0500189 return dmaengine_prep_slave_sg(chan, &sg, 1, direction, flags);
Linus Walleij8d318a52010-03-30 15:33:42 +0200190}
191
Linus Walleij9646b792010-10-06 09:05:29 +0000192#else
193static inline bool stedma40_filter(struct dma_chan *chan, void *data)
194{
195 return false;
196}
197
198static inline struct
199dma_async_tx_descriptor *stedma40_slave_mem(struct dma_chan *chan,
200 dma_addr_t addr,
201 unsigned int size,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530202 enum dma_transfer_direction direction,
Linus Walleij9646b792010-10-06 09:05:29 +0000203 unsigned long flags)
204{
205 return NULL;
206}
207#endif
208
Linus Walleij8d318a52010-03-30 15:33:42 +0200209#endif