Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 1 | /* |
| 2 | * NVDIMM Firmware Interface Table - NFIT |
| 3 | * |
| 4 | * Copyright(c) 2013-2015 Intel Corporation. All rights reserved. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of version 2 of the GNU General Public License as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, but |
| 11 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 13 | * General Public License for more details. |
| 14 | */ |
| 15 | #ifndef __NFIT_H__ |
| 16 | #define __NFIT_H__ |
Dan Williams | 7ae0fa43 | 2016-02-19 12:16:34 -0800 | [diff] [blame] | 17 | #include <linux/workqueue.h> |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 18 | #include <linux/libnvdimm.h> |
| 19 | #include <linux/types.h> |
| 20 | #include <linux/uuid.h> |
| 21 | #include <linux/acpi.h> |
| 22 | #include <acpi/acuuid.h> |
| 23 | |
| 24 | #define UUID_NFIT_BUS "2f10e7a4-9e91-11e4-89d3-123b93f75cba" |
| 25 | #define UUID_NFIT_DIMM "4309ac30-0d11-11e4-9191-0800200c9a66" |
Dan Williams | 5813882 | 2015-06-23 20:08:34 -0400 | [diff] [blame] | 26 | #define ACPI_NFIT_MEM_FAILED_MASK (ACPI_NFIT_MEM_SAVE_FAILED \ |
| 27 | | ACPI_NFIT_MEM_RESTORE_FAILED | ACPI_NFIT_MEM_FLUSH_FAILED \ |
Bob Moore | ca321d1 | 2015-10-19 10:24:52 +0800 | [diff] [blame] | 28 | | ACPI_NFIT_MEM_NOT_ARMED) |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 29 | |
| 30 | enum nfit_uuids { |
| 31 | NFIT_SPA_VOLATILE, |
| 32 | NFIT_SPA_PM, |
| 33 | NFIT_SPA_DCR, |
| 34 | NFIT_SPA_BDW, |
| 35 | NFIT_SPA_VDISK, |
| 36 | NFIT_SPA_VCD, |
| 37 | NFIT_SPA_PDISK, |
| 38 | NFIT_SPA_PCD, |
| 39 | NFIT_DEV_BUS, |
| 40 | NFIT_DEV_DIMM, |
| 41 | NFIT_UUID_MAX, |
| 42 | }; |
| 43 | |
Dan Williams | 30ec5fd | 2016-04-28 18:35:23 -0700 | [diff] [blame^] | 44 | /* |
| 45 | * Region format interface codes are stored as an array of bytes in the |
| 46 | * NFIT DIMM Control Region structure |
| 47 | */ |
| 48 | #define NFIT_FIC_BYTE cpu_to_be16(0x101) /* byte-addressable energy backed */ |
| 49 | #define NFIT_FIC_BLK cpu_to_be16(0x201) /* block-addressable non-energy backed */ |
| 50 | #define NFIT_FIC_BYTEN cpu_to_be16(0x301) /* byte-addressable non-energy backed */ |
Dan Williams | be26f9a | 2016-02-01 17:48:42 -0800 | [diff] [blame] | 51 | |
Ross Zwisler | f0f2c07 | 2015-07-10 11:06:14 -0600 | [diff] [blame] | 52 | enum { |
Dan Williams | aef2533 | 2016-02-12 17:01:11 -0800 | [diff] [blame] | 53 | NFIT_BLK_READ_FLUSH = 1, |
| 54 | NFIT_BLK_DCR_LATCH = 2, |
| 55 | NFIT_ARS_STATUS_DONE = 0, |
| 56 | NFIT_ARS_STATUS_BUSY = 1 << 16, |
| 57 | NFIT_ARS_STATUS_NONE = 2 << 16, |
| 58 | NFIT_ARS_STATUS_INTR = 3 << 16, |
| 59 | NFIT_ARS_START_BUSY = 6, |
| 60 | NFIT_ARS_CAP_NONE = 1, |
| 61 | NFIT_ARS_F_OVERFLOW = 1, |
Dan Williams | 1cf03c0 | 2016-02-17 13:01:23 -0800 | [diff] [blame] | 62 | NFIT_ARS_TIMEOUT = 90, |
Ross Zwisler | f0f2c07 | 2015-07-10 11:06:14 -0600 | [diff] [blame] | 63 | }; |
| 64 | |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 65 | struct nfit_spa { |
| 66 | struct acpi_nfit_system_address *spa; |
| 67 | struct list_head list; |
Dan Williams | 1cf03c0 | 2016-02-17 13:01:23 -0800 | [diff] [blame] | 68 | struct nd_region *nd_region; |
| 69 | unsigned int ars_done:1; |
| 70 | u32 clear_err_unit; |
| 71 | u32 max_ars; |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 72 | }; |
| 73 | |
| 74 | struct nfit_dcr { |
| 75 | struct acpi_nfit_control_region *dcr; |
| 76 | struct list_head list; |
| 77 | }; |
| 78 | |
| 79 | struct nfit_bdw { |
| 80 | struct acpi_nfit_data_region *bdw; |
| 81 | struct list_head list; |
| 82 | }; |
| 83 | |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 84 | struct nfit_idt { |
| 85 | struct acpi_nfit_interleave *idt; |
| 86 | struct list_head list; |
| 87 | }; |
| 88 | |
Ross Zwisler | c2ad295 | 2015-07-10 11:06:13 -0600 | [diff] [blame] | 89 | struct nfit_flush { |
| 90 | struct acpi_nfit_flush_address *flush; |
| 91 | struct list_head list; |
| 92 | }; |
| 93 | |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 94 | struct nfit_memdev { |
| 95 | struct acpi_nfit_memory_map *memdev; |
| 96 | struct list_head list; |
| 97 | }; |
| 98 | |
| 99 | /* assembled tables for a given dimm/memory-device */ |
| 100 | struct nfit_mem { |
Dan Williams | e6dfb2d | 2015-04-25 03:56:17 -0400 | [diff] [blame] | 101 | struct nvdimm *nvdimm; |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 102 | struct acpi_nfit_memory_map *memdev_dcr; |
| 103 | struct acpi_nfit_memory_map *memdev_pmem; |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 104 | struct acpi_nfit_memory_map *memdev_bdw; |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 105 | struct acpi_nfit_control_region *dcr; |
| 106 | struct acpi_nfit_data_region *bdw; |
| 107 | struct acpi_nfit_system_address *spa_dcr; |
| 108 | struct acpi_nfit_system_address *spa_bdw; |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 109 | struct acpi_nfit_interleave *idt_dcr; |
| 110 | struct acpi_nfit_interleave *idt_bdw; |
Ross Zwisler | c2ad295 | 2015-07-10 11:06:13 -0600 | [diff] [blame] | 111 | struct nfit_flush *nfit_flush; |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 112 | struct list_head list; |
Dan Williams | 62232e45 | 2015-06-08 14:27:06 -0400 | [diff] [blame] | 113 | struct acpi_device *adev; |
| 114 | unsigned long dsm_mask; |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 115 | }; |
| 116 | |
| 117 | struct acpi_nfit_desc { |
| 118 | struct nvdimm_bus_descriptor nd_desc; |
Linda Knippers | 6b577c9 | 2015-11-20 19:05:49 -0500 | [diff] [blame] | 119 | struct acpi_table_header acpi_header; |
| 120 | struct acpi_nfit_header *nfit; |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 121 | struct mutex spa_map_mutex; |
Vishal Verma | 2098516 | 2015-10-27 16:58:27 -0600 | [diff] [blame] | 122 | struct mutex init_mutex; |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 123 | struct list_head spa_maps; |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 124 | struct list_head memdevs; |
Ross Zwisler | c2ad295 | 2015-07-10 11:06:13 -0600 | [diff] [blame] | 125 | struct list_head flushes; |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 126 | struct list_head dimms; |
| 127 | struct list_head spas; |
| 128 | struct list_head dcrs; |
| 129 | struct list_head bdws; |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 130 | struct list_head idts; |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 131 | struct nvdimm_bus *nvdimm_bus; |
| 132 | struct device *dev; |
Dan Williams | 1cf03c0 | 2016-02-17 13:01:23 -0800 | [diff] [blame] | 133 | struct nd_cmd_ars_status *ars_status; |
| 134 | size_t ars_status_size; |
Dan Williams | 7ae0fa43 | 2016-02-19 12:16:34 -0800 | [diff] [blame] | 135 | struct work_struct work; |
| 136 | unsigned int cancel:1; |
Dan Williams | 62232e45 | 2015-06-08 14:27:06 -0400 | [diff] [blame] | 137 | unsigned long dimm_dsm_force_en; |
Vishal Verma | 39c686b | 2015-07-09 13:25:36 -0600 | [diff] [blame] | 138 | unsigned long bus_dsm_force_en; |
Dan Williams | 6bc7561 | 2015-06-17 17:23:32 -0400 | [diff] [blame] | 139 | int (*blk_do_io)(struct nd_blk_region *ndbr, resource_size_t dpa, |
| 140 | void *iobuf, u64 len, int rw); |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 141 | }; |
| 142 | |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 143 | enum nd_blk_mmio_selector { |
| 144 | BDW, |
| 145 | DCR, |
| 146 | }; |
| 147 | |
Ross Zwisler | 67a3e8f | 2015-08-27 13:14:20 -0600 | [diff] [blame] | 148 | struct nd_blk_addr { |
| 149 | union { |
| 150 | void __iomem *base; |
| 151 | void __pmem *aperture; |
| 152 | }; |
| 153 | }; |
| 154 | |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 155 | struct nfit_blk { |
| 156 | struct nfit_blk_mmio { |
Ross Zwisler | 67a3e8f | 2015-08-27 13:14:20 -0600 | [diff] [blame] | 157 | struct nd_blk_addr addr; |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 158 | u64 size; |
| 159 | u64 base_offset; |
| 160 | u32 line_size; |
| 161 | u32 num_lines; |
| 162 | u32 table_size; |
| 163 | struct acpi_nfit_interleave *idt; |
| 164 | struct acpi_nfit_system_address *spa; |
| 165 | } mmio[2]; |
| 166 | struct nd_region *nd_region; |
| 167 | u64 bdw_offset; /* post interleave offset */ |
| 168 | u64 stat_offset; |
| 169 | u64 cmd_offset; |
Ross Zwisler | c2ad295 | 2015-07-10 11:06:13 -0600 | [diff] [blame] | 170 | void __iomem *nvdimm_flush; |
Ross Zwisler | f0f2c07 | 2015-07-10 11:06:14 -0600 | [diff] [blame] | 171 | u32 dimm_flags; |
Ross Zwisler | c2ad295 | 2015-07-10 11:06:13 -0600 | [diff] [blame] | 172 | }; |
| 173 | |
| 174 | enum spa_map_type { |
| 175 | SPA_MAP_CONTROL, |
| 176 | SPA_MAP_APERTURE, |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 177 | }; |
| 178 | |
| 179 | struct nfit_spa_mapping { |
| 180 | struct acpi_nfit_desc *acpi_desc; |
| 181 | struct acpi_nfit_system_address *spa; |
| 182 | struct list_head list; |
| 183 | struct kref kref; |
Ross Zwisler | 67a3e8f | 2015-08-27 13:14:20 -0600 | [diff] [blame] | 184 | enum spa_map_type type; |
| 185 | struct nd_blk_addr addr; |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 186 | }; |
| 187 | |
| 188 | static inline struct nfit_spa_mapping *to_spa_map(struct kref *kref) |
| 189 | { |
| 190 | return container_of(kref, struct nfit_spa_mapping, kref); |
| 191 | } |
| 192 | |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 193 | static inline struct acpi_nfit_memory_map *__to_nfit_memdev( |
| 194 | struct nfit_mem *nfit_mem) |
| 195 | { |
| 196 | if (nfit_mem->memdev_dcr) |
| 197 | return nfit_mem->memdev_dcr; |
| 198 | return nfit_mem->memdev_pmem; |
| 199 | } |
Dan Williams | 45def22 | 2015-04-26 19:26:48 -0400 | [diff] [blame] | 200 | |
| 201 | static inline struct acpi_nfit_desc *to_acpi_desc( |
| 202 | struct nvdimm_bus_descriptor *nd_desc) |
| 203 | { |
| 204 | return container_of(nd_desc, struct acpi_nfit_desc, nd_desc); |
| 205 | } |
Dan Williams | 6bc7561 | 2015-06-17 17:23:32 -0400 | [diff] [blame] | 206 | |
| 207 | const u8 *to_nfit_uuid(enum nfit_uuids id); |
| 208 | int acpi_nfit_init(struct acpi_nfit_desc *nfit, acpi_size sz); |
Dan Williams | a61fe6f | 2016-02-19 12:29:32 -0800 | [diff] [blame] | 209 | void acpi_nfit_desc_init(struct acpi_nfit_desc *acpi_desc, struct device *dev); |
Dan Williams | b94d523 | 2015-05-19 22:54:31 -0400 | [diff] [blame] | 210 | #endif /* __NFIT_H__ */ |