blob: a940cfe040da1a4d38b253b09c948bdbdac401a9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 */
Kumar Gala5f7c6902005-09-09 15:02:25 -05004#ifndef _ASM_POWERPC_PPC_ASM_H
5#define _ASM_POWERPC_PPC_ASM_H
6
Paul Mackerras40ef8cb2005-10-10 22:50:37 +10007#include <linux/stringify.h>
David Gibson3ddfbcf2005-11-10 12:56:55 +11008#include <asm/asm-compat.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +10009
David Gibson3ddfbcf2005-11-10 12:56:55 +110010#ifndef __ASSEMBLY__
11#error __FILE__ should only be used in assembler files
12#else
13
14#define SZL (BITS_PER_LONG/8)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16/*
Paul Mackerrasc6622f62006-02-24 10:06:59 +110017 * Stuff for accurate CPU time accounting.
18 * These macros handle transitions between user and system state
19 * in exception entry and exit and accumulate time to the
20 * user_time and system_time fields in the paca.
21 */
22
23#ifndef CONFIG_VIRT_CPU_ACCOUNTING
24#define ACCOUNT_CPU_USER_ENTRY(ra, rb)
25#define ACCOUNT_CPU_USER_EXIT(ra, rb)
26#else
27#define ACCOUNT_CPU_USER_ENTRY(ra, rb) \
28 beq 2f; /* if from kernel mode */ \
29BEGIN_FTR_SECTION; \
30 mfspr ra,SPRN_PURR; /* get processor util. reg */ \
31END_FTR_SECTION_IFSET(CPU_FTR_PURR); \
32BEGIN_FTR_SECTION; \
33 mftb ra; /* or get TB if no PURR */ \
34END_FTR_SECTION_IFCLR(CPU_FTR_PURR); \
35 ld rb,PACA_STARTPURR(r13); \
36 std ra,PACA_STARTPURR(r13); \
37 subf rb,rb,ra; /* subtract start value */ \
38 ld ra,PACA_USER_TIME(r13); \
39 add ra,ra,rb; /* add on to user time */ \
40 std ra,PACA_USER_TIME(r13); \
412:
42
43#define ACCOUNT_CPU_USER_EXIT(ra, rb) \
44BEGIN_FTR_SECTION; \
45 mfspr ra,SPRN_PURR; /* get processor util. reg */ \
46END_FTR_SECTION_IFSET(CPU_FTR_PURR); \
47BEGIN_FTR_SECTION; \
48 mftb ra; /* or get TB if no PURR */ \
49END_FTR_SECTION_IFCLR(CPU_FTR_PURR); \
50 ld rb,PACA_STARTPURR(r13); \
51 std ra,PACA_STARTPURR(r13); \
52 subf rb,rb,ra; /* subtract start value */ \
53 ld ra,PACA_SYSTEM_TIME(r13); \
54 add ra,ra,rb; /* add on to user time */ \
55 std ra,PACA_SYSTEM_TIME(r13);
56#endif
57
58/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 * Macros for storing registers into and loading registers from
60 * exception frames.
61 */
Kumar Gala5f7c6902005-09-09 15:02:25 -050062#ifdef __powerpc64__
63#define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
64#define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
65#define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
66#define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
67#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
71 SAVE_10GPRS(22, base)
72#define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
73 REST_10GPRS(22, base)
Kumar Gala5f7c6902005-09-09 15:02:25 -050074#endif
75
76
77#define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
78#define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
79#define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
80#define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
81#define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
82#define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
83#define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
84#define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86#define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*(n)(base)
87#define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
88#define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
89#define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
90#define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
91#define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
92#define REST_FPR(n, base) lfd n,THREAD_FPR0+8*(n)(base)
93#define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
94#define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
95#define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
96#define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
97#define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
98
99#define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,b,base
Kumar Gala5f7c6902005-09-09 15:02:25 -0500100#define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
101#define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
102#define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
103#define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
104#define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105#define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,b,base
Kumar Gala5f7c6902005-09-09 15:02:25 -0500106#define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
107#define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
108#define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
109#define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
110#define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
112#define SAVE_EVR(n,s,base) evmergehi s,s,n; stw s,THREAD_EVR0+4*(n)(base)
Kumar Gala5f7c6902005-09-09 15:02:25 -0500113#define SAVE_2EVRS(n,s,base) SAVE_EVR(n,s,base); SAVE_EVR(n+1,s,base)
114#define SAVE_4EVRS(n,s,base) SAVE_2EVRS(n,s,base); SAVE_2EVRS(n+2,s,base)
115#define SAVE_8EVRS(n,s,base) SAVE_4EVRS(n,s,base); SAVE_4EVRS(n+4,s,base)
116#define SAVE_16EVRS(n,s,base) SAVE_8EVRS(n,s,base); SAVE_8EVRS(n+8,s,base)
117#define SAVE_32EVRS(n,s,base) SAVE_16EVRS(n,s,base); SAVE_16EVRS(n+16,s,base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#define REST_EVR(n,s,base) lwz s,THREAD_EVR0+4*(n)(base); evmergelo n,s,n
Kumar Gala5f7c6902005-09-09 15:02:25 -0500119#define REST_2EVRS(n,s,base) REST_EVR(n,s,base); REST_EVR(n+1,s,base)
120#define REST_4EVRS(n,s,base) REST_2EVRS(n,s,base); REST_2EVRS(n+2,s,base)
121#define REST_8EVRS(n,s,base) REST_4EVRS(n,s,base); REST_4EVRS(n+4,s,base)
122#define REST_16EVRS(n,s,base) REST_8EVRS(n,s,base); REST_8EVRS(n+8,s,base)
123#define REST_32EVRS(n,s,base) REST_16EVRS(n,s,base); REST_16EVRS(n+16,s,base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
Michael Ellerman8c716322005-10-24 15:07:27 +1000125/* Macros to adjust thread priority for hardware multithreading */
126#define HMT_VERY_LOW or 31,31,31 # very low priority
127#define HMT_LOW or 1,1,1
128#define HMT_MEDIUM_LOW or 6,6,6 # medium low priority
129#define HMT_MEDIUM or 2,2,2
130#define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority
131#define HMT_HIGH or 3,3,3
Kumar Gala5f7c6902005-09-09 15:02:25 -0500132
133/* handle instructions that older assemblers may not know */
134#define RFCI .long 0x4c000066 /* rfci instruction */
135#define RFDI .long 0x4c00004e /* rfdi instruction */
136#define RFMCI .long 0x4c00004c /* rfmci instruction */
137
Arnd Bergmann88ced032005-12-16 22:43:46 +0100138#ifdef __KERNEL__
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000139#ifdef CONFIG_PPC64
140
141#define XGLUE(a,b) a##b
142#define GLUE(a,b) XGLUE(a,b)
143
144#define _GLOBAL(name) \
145 .section ".text"; \
146 .align 2 ; \
147 .globl name; \
148 .globl GLUE(.,name); \
149 .section ".opd","aw"; \
150name: \
151 .quad GLUE(.,name); \
152 .quad .TOC.@tocbase; \
153 .quad 0; \
154 .previous; \
155 .type GLUE(.,name),@function; \
156GLUE(.,name):
157
158#define _KPROBE(name) \
159 .section ".kprobes.text","a"; \
160 .align 2 ; \
161 .globl name; \
162 .globl GLUE(.,name); \
163 .section ".opd","aw"; \
164name: \
165 .quad GLUE(.,name); \
166 .quad .TOC.@tocbase; \
167 .quad 0; \
168 .previous; \
169 .type GLUE(.,name),@function; \
170GLUE(.,name):
171
172#define _STATIC(name) \
173 .section ".text"; \
174 .align 2 ; \
175 .section ".opd","aw"; \
176name: \
177 .quad GLUE(.,name); \
178 .quad .TOC.@tocbase; \
179 .quad 0; \
180 .previous; \
181 .type GLUE(.,name),@function; \
182GLUE(.,name):
183
184#else /* 32-bit */
185
186#define _GLOBAL(n) \
187 .text; \
188 .stabs __stringify(n:F-1),N_FUN,0,0,n;\
189 .globl n; \
190n:
191
192#define _KPROBE(n) \
193 .section ".kprobes.text","a"; \
194 .globl n; \
195n:
196
197#endif
198
Kumar Gala5f7c6902005-09-09 15:02:25 -0500199/*
David Gibsone58c3492006-01-13 14:56:25 +1100200 * LOAD_REG_IMMEDIATE(rn, expr)
201 * Loads the value of the constant expression 'expr' into register 'rn'
202 * using immediate instructions only. Use this when it's important not
203 * to reference other data (i.e. on ppc64 when the TOC pointer is not
204 * valid).
Kumar Gala5f7c6902005-09-09 15:02:25 -0500205 *
David Gibsone58c3492006-01-13 14:56:25 +1100206 * LOAD_REG_ADDR(rn, name)
207 * Loads the address of label 'name' into register 'rn'. Use this when
208 * you don't particularly need immediate instructions only, but you need
209 * the whole address in one register (e.g. it's a structure address and
210 * you want to access various offsets within it). On ppc32 this is
211 * identical to LOAD_REG_IMMEDIATE.
212 *
213 * LOAD_REG_ADDRBASE(rn, name)
214 * ADDROFF(name)
215 * LOAD_REG_ADDRBASE loads part of the address of label 'name' into
216 * register 'rn'. ADDROFF(name) returns the remainder of the address as
217 * a constant expression. ADDROFF(name) is a signed expression < 16 bits
218 * in size, so is suitable for use directly as an offset in load and store
219 * instructions. Use this when loading/storing a single word or less as:
220 * LOAD_REG_ADDRBASE(rX, name)
221 * ld rY,ADDROFF(name)(rX)
Kumar Gala5f7c6902005-09-09 15:02:25 -0500222 */
223#ifdef __powerpc64__
David Gibsone58c3492006-01-13 14:56:25 +1100224#define LOAD_REG_IMMEDIATE(reg,expr) \
225 lis (reg),(expr)@highest; \
226 ori (reg),(reg),(expr)@higher; \
227 rldicr (reg),(reg),32,31; \
228 oris (reg),(reg),(expr)@h; \
229 ori (reg),(reg),(expr)@l;
Kumar Gala5f7c6902005-09-09 15:02:25 -0500230
David Gibsone58c3492006-01-13 14:56:25 +1100231#define LOAD_REG_ADDR(reg,name) \
232 ld (reg),name@got(r2)
Kumar Gala5f7c6902005-09-09 15:02:25 -0500233
David Gibsone58c3492006-01-13 14:56:25 +1100234#define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name)
235#define ADDROFF(name) 0
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000236
Paul Mackerrasf78541d2005-10-28 22:53:37 +1000237/* offsets for stack frame layout */
238#define LRSAVE 16
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000239
240#else /* 32-bit */
Stephen Rothwell70620182005-10-12 17:44:55 +1000241
David Gibsone58c3492006-01-13 14:56:25 +1100242#define LOAD_REG_IMMEDIATE(reg,expr) \
243 lis (reg),(expr)@ha; \
244 addi (reg),(reg),(expr)@l;
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000245
David Gibsone58c3492006-01-13 14:56:25 +1100246#define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name)
247
248#define LOAD_REG_ADDRBASE(reg, name) lis (reg),name@ha
249#define ADDROFF(name) name@l
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000250
Paul Mackerrasf78541d2005-10-28 22:53:37 +1000251/* offsets for stack frame layout */
252#define LRSAVE 4
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000253
Kumar Gala5f7c6902005-09-09 15:02:25 -0500254#endif
255
256/* various errata or part fixups */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257#ifdef CONFIG_PPC601_SYNC_FIX
258#define SYNC \
259BEGIN_FTR_SECTION \
260 sync; \
261 isync; \
262END_FTR_SECTION_IFSET(CPU_FTR_601)
263#define SYNC_601 \
264BEGIN_FTR_SECTION \
265 sync; \
266END_FTR_SECTION_IFSET(CPU_FTR_601)
267#define ISYNC_601 \
268BEGIN_FTR_SECTION \
269 isync; \
270END_FTR_SECTION_IFSET(CPU_FTR_601)
271#else
272#define SYNC
273#define SYNC_601
274#define ISYNC_601
275#endif
276
Kumar Gala5f7c6902005-09-09 15:02:25 -0500277
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278#ifndef CONFIG_SMP
279#define TLBSYNC
280#else /* CONFIG_SMP */
281/* tlbsync is not implemented on 601 */
282#define TLBSYNC \
283BEGIN_FTR_SECTION \
284 tlbsync; \
285 sync; \
286END_FTR_SECTION_IFCLR(CPU_FTR_601)
287#endif
288
Kumar Gala5f7c6902005-09-09 15:02:25 -0500289
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290/*
291 * This instruction is not implemented on the PPC 603 or 601; however, on
292 * the 403GCX and 405GP tlbia IS defined and tlbie is not.
293 * All of these instructions exist in the 8xx, they have magical powers,
294 * and they must be used.
295 */
296
297#if !defined(CONFIG_4xx) && !defined(CONFIG_8xx)
298#define tlbia \
299 li r4,1024; \
300 mtctr r4; \
301 lis r4,KERNELBASE@h; \
3020: tlbie r4; \
303 addi r4,r4,0x1000; \
304 bdnz 0b
305#endif
306
Kumar Gala5f7c6902005-09-09 15:02:25 -0500307
Kumar Gala5f7c6902005-09-09 15:02:25 -0500308#ifdef CONFIG_IBM440EP_ERR42
309#define PPC440EP_ERR42 isync
310#else
311#define PPC440EP_ERR42
312#endif
313
314
315#if defined(CONFIG_BOOKE)
Paul Mackerras63162222005-10-27 22:44:39 +1000316#define toreal(rd)
317#define fromreal(rd)
318
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319#define tophys(rd,rs) \
320 addis rd,rs,0
321
322#define tovirt(rd,rs) \
323 addis rd,rs,0
324
Kumar Gala5f7c6902005-09-09 15:02:25 -0500325#elif defined(CONFIG_PPC64)
Paul Mackerras63162222005-10-27 22:44:39 +1000326#define toreal(rd) /* we can access c000... in real mode */
327#define fromreal(rd)
328
Kumar Gala5f7c6902005-09-09 15:02:25 -0500329#define tophys(rd,rs) \
Paul Mackerras63162222005-10-27 22:44:39 +1000330 clrldi rd,rs,2
Kumar Gala5f7c6902005-09-09 15:02:25 -0500331
332#define tovirt(rd,rs) \
Paul Mackerras63162222005-10-27 22:44:39 +1000333 rotldi rd,rs,16; \
334 ori rd,rd,((KERNELBASE>>48)&0xFFFF);\
335 rotldi rd,rd,48
Kumar Gala5f7c6902005-09-09 15:02:25 -0500336#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337/*
338 * On APUS (Amiga PowerPC cpu upgrade board), we don't know the
339 * physical base address of RAM at compile time.
340 */
Paul Mackerras63162222005-10-27 22:44:39 +1000341#define toreal(rd) tophys(rd,rd)
342#define fromreal(rd) tovirt(rd,rd)
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344#define tophys(rd,rs) \
3450: addis rd,rs,-KERNELBASE@h; \
346 .section ".vtop_fixup","aw"; \
347 .align 1; \
348 .long 0b; \
349 .previous
350
351#define tovirt(rd,rs) \
3520: addis rd,rs,KERNELBASE@h; \
353 .section ".ptov_fixup","aw"; \
354 .align 1; \
355 .long 0b; \
356 .previous
Kumar Gala5f7c6902005-09-09 15:02:25 -0500357#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000359#ifdef CONFIG_PPC64
360#define RFI rfid
361#define MTMSRD(r) mtmsrd r
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
363#else
364#define FIX_SRR1(ra, rb)
365#ifndef CONFIG_40x
366#define RFI rfi
367#else
368#define RFI rfi; b . /* Prevent prefetch past rfi */
369#endif
370#define MTMSRD(r) mtmsr r
371#define CLR_TOP32(r)
Matt Porterc9cf73a2005-07-31 22:34:52 -0700372#endif
373
Arnd Bergmann88ced032005-12-16 22:43:46 +0100374#endif /* __KERNEL__ */
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376/* The boring bits... */
377
378/* Condition Register Bit Fields */
379
380#define cr0 0
381#define cr1 1
382#define cr2 2
383#define cr3 3
384#define cr4 4
385#define cr5 5
386#define cr6 6
387#define cr7 7
388
389
390/* General Purpose Registers (GPRs) */
391
392#define r0 0
393#define r1 1
394#define r2 2
395#define r3 3
396#define r4 4
397#define r5 5
398#define r6 6
399#define r7 7
400#define r8 8
401#define r9 9
402#define r10 10
403#define r11 11
404#define r12 12
405#define r13 13
406#define r14 14
407#define r15 15
408#define r16 16
409#define r17 17
410#define r18 18
411#define r19 19
412#define r20 20
413#define r21 21
414#define r22 22
415#define r23 23
416#define r24 24
417#define r25 25
418#define r26 26
419#define r27 27
420#define r28 28
421#define r29 29
422#define r30 30
423#define r31 31
424
425
426/* Floating Point Registers (FPRs) */
427
428#define fr0 0
429#define fr1 1
430#define fr2 2
431#define fr3 3
432#define fr4 4
433#define fr5 5
434#define fr6 6
435#define fr7 7
436#define fr8 8
437#define fr9 9
438#define fr10 10
439#define fr11 11
440#define fr12 12
441#define fr13 13
442#define fr14 14
443#define fr15 15
444#define fr16 16
445#define fr17 17
446#define fr18 18
447#define fr19 19
448#define fr20 20
449#define fr21 21
450#define fr22 22
451#define fr23 23
452#define fr24 24
453#define fr25 25
454#define fr26 26
455#define fr27 27
456#define fr28 28
457#define fr29 29
458#define fr30 30
459#define fr31 31
460
Kumar Gala5f7c6902005-09-09 15:02:25 -0500461/* AltiVec Registers (VPRs) */
462
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463#define vr0 0
464#define vr1 1
465#define vr2 2
466#define vr3 3
467#define vr4 4
468#define vr5 5
469#define vr6 6
470#define vr7 7
471#define vr8 8
472#define vr9 9
473#define vr10 10
474#define vr11 11
475#define vr12 12
476#define vr13 13
477#define vr14 14
478#define vr15 15
479#define vr16 16
480#define vr17 17
481#define vr18 18
482#define vr19 19
483#define vr20 20
484#define vr21 21
485#define vr22 22
486#define vr23 23
487#define vr24 24
488#define vr25 25
489#define vr26 26
490#define vr27 27
491#define vr28 28
492#define vr29 29
493#define vr30 30
494#define vr31 31
495
Kumar Gala5f7c6902005-09-09 15:02:25 -0500496/* SPE Registers (EVPRs) */
497
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498#define evr0 0
499#define evr1 1
500#define evr2 2
501#define evr3 3
502#define evr4 4
503#define evr5 5
504#define evr6 6
505#define evr7 7
506#define evr8 8
507#define evr9 9
508#define evr10 10
509#define evr11 11
510#define evr12 12
511#define evr13 13
512#define evr14 14
513#define evr15 15
514#define evr16 16
515#define evr17 17
516#define evr18 18
517#define evr19 19
518#define evr20 20
519#define evr21 21
520#define evr22 22
521#define evr23 23
522#define evr24 24
523#define evr25 25
524#define evr26 26
525#define evr27 27
526#define evr28 28
527#define evr29 29
528#define evr30 30
529#define evr31 31
530
531/* some stab codes */
532#define N_FUN 36
533#define N_RSYM 64
534#define N_SLINE 68
535#define N_SO 100
Kumar Gala5f7c6902005-09-09 15:02:25 -0500536
Kumar Gala5f7c6902005-09-09 15:02:25 -0500537#endif /* __ASSEMBLY__ */
538
539#endif /* _ASM_POWERPC_PPC_ASM_H */