blob: 79c4f14c4d3ef61f156e7e156324e89518132e80 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
2 * Copyright (c) 2013, Mellanox Technologies inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
45
46#define mlx5_ib_dbg(dev, format, arg...) \
47pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
48 __LINE__, current->pid, ##arg)
49
50#define mlx5_ib_err(dev, format, arg...) \
51pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
52 __LINE__, current->pid, ##arg)
53
54#define mlx5_ib_warn(dev, format, arg...) \
55pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
56 __LINE__, current->pid, ##arg)
57
58enum {
59 MLX5_IB_MMAP_CMD_SHIFT = 8,
60 MLX5_IB_MMAP_CMD_MASK = 0xff,
61};
62
63enum mlx5_ib_mmap_cmd {
64 MLX5_IB_MMAP_REGULAR_PAGE = 0,
65 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1, /* always last */
66};
67
68enum {
69 MLX5_RES_SCAT_DATA32_CQE = 0x1,
70 MLX5_RES_SCAT_DATA64_CQE = 0x2,
71 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
72 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
73};
74
75enum mlx5_ib_latency_class {
76 MLX5_IB_LATENCY_CLASS_LOW,
77 MLX5_IB_LATENCY_CLASS_MEDIUM,
78 MLX5_IB_LATENCY_CLASS_HIGH,
79 MLX5_IB_LATENCY_CLASS_FAST_PATH
80};
81
82enum mlx5_ib_mad_ifc_flags {
83 MLX5_MAD_IFC_IGNORE_MKEY = 1,
84 MLX5_MAD_IFC_IGNORE_BKEY = 2,
85 MLX5_MAD_IFC_NET_VIEW = 4,
86};
87
88struct mlx5_ib_ucontext {
89 struct ib_ucontext ibucontext;
90 struct list_head db_page_list;
91
92 /* protect doorbell record alloc/free
93 */
94 struct mutex db_page_mutex;
95 struct mlx5_uuar_info uuari;
96};
97
98static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
99{
100 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
101}
102
103struct mlx5_ib_pd {
104 struct ib_pd ibpd;
105 u32 pdn;
106 u32 pa_lkey;
107};
108
109/* Use macros here so that don't have to duplicate
110 * enum ib_send_flags and enum ib_qp_type for low-level driver
111 */
112
113#define MLX5_IB_SEND_UMR_UNREG IB_SEND_RESERVED_START
114#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
115#define MLX5_IB_WR_UMR IB_WR_RESERVED1
116
117struct wr_list {
118 u16 opcode;
119 u16 next;
120};
121
122struct mlx5_ib_wq {
123 u64 *wrid;
124 u32 *wr_data;
125 struct wr_list *w_list;
126 unsigned *wqe_head;
127 u16 unsig_count;
128
129 /* serialize post to the work queue
130 */
131 spinlock_t lock;
132 int wqe_cnt;
133 int max_post;
134 int max_gs;
135 int offset;
136 int wqe_shift;
137 unsigned head;
138 unsigned tail;
139 u16 cur_post;
140 u16 last_poll;
141 void *qend;
142};
143
144enum {
145 MLX5_QP_USER,
146 MLX5_QP_KERNEL,
147 MLX5_QP_EMPTY
148};
149
150struct mlx5_ib_qp {
151 struct ib_qp ibqp;
152 struct mlx5_core_qp mqp;
153 struct mlx5_buf buf;
154
155 struct mlx5_db db;
156 struct mlx5_ib_wq rq;
157
158 u32 doorbell_qpn;
159 u8 sq_signal_bits;
160 u8 fm_cache;
161 int sq_max_wqes_per_wr;
162 int sq_spare_wqes;
163 struct mlx5_ib_wq sq;
164
165 struct ib_umem *umem;
166 int buf_size;
167
168 /* serialize qp state modifications
169 */
170 struct mutex mutex;
171 u16 xrcdn;
172 u32 flags;
173 u8 port;
174 u8 alt_port;
175 u8 atomic_rd_en;
176 u8 resp_depth;
177 u8 state;
178 int mlx_type;
179 int wq_sig;
180 int scat_cqe;
181 int max_inline_data;
182 struct mlx5_bf *bf;
183 int has_rq;
184
185 /* only for user space QPs. For kernel
186 * we have it from the bf object
187 */
188 int uuarn;
189
190 int create_type;
191 u32 pa_lkey;
192};
193
194struct mlx5_ib_cq_buf {
195 struct mlx5_buf buf;
196 struct ib_umem *umem;
197 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200198 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300199};
200
201enum mlx5_ib_qp_flags {
202 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = 1 << 0,
203 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 1,
204};
205
206struct mlx5_shared_mr_info {
207 int mr_id;
208 struct ib_umem *umem;
209};
210
211struct mlx5_ib_cq {
212 struct ib_cq ibcq;
213 struct mlx5_core_cq mcq;
214 struct mlx5_ib_cq_buf buf;
215 struct mlx5_db db;
216
217 /* serialize access to the CQ
218 */
219 spinlock_t lock;
220
221 /* protect resize cq
222 */
223 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200224 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300225 struct ib_umem *resize_umem;
226 int cqe_size;
227};
228
229struct mlx5_ib_srq {
230 struct ib_srq ibsrq;
231 struct mlx5_core_srq msrq;
232 struct mlx5_buf buf;
233 struct mlx5_db db;
234 u64 *wrid;
235 /* protect SRQ hanlding
236 */
237 spinlock_t lock;
238 int head;
239 int tail;
240 u16 wqe_ctr;
241 struct ib_umem *umem;
242 /* serialize arming a SRQ
243 */
244 struct mutex mutex;
245 int wq_sig;
246};
247
248struct mlx5_ib_xrcd {
249 struct ib_xrcd ibxrcd;
250 u32 xrcdn;
251};
252
253struct mlx5_ib_mr {
254 struct ib_mr ibmr;
255 struct mlx5_core_mr mmr;
256 struct ib_umem *umem;
257 struct mlx5_shared_mr_info *smr_info;
258 struct list_head list;
259 int order;
260 int umred;
261 __be64 *pas;
262 dma_addr_t dma;
263 int npages;
264 struct completion done;
265 enum ib_wc_status status;
Eli Cohen746b5582013-10-23 09:53:14 +0300266 struct mlx5_ib_dev *dev;
267 struct mlx5_create_mkey_mbox_out out;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200268 struct mlx5_core_sig_ctx *sig;
Eli Cohene126ba92013-07-07 17:25:49 +0300269};
270
271struct mlx5_ib_fast_reg_page_list {
272 struct ib_fast_reg_page_list ibfrpl;
273 __be64 *mapped_page_list;
274 dma_addr_t map;
275};
276
277struct umr_common {
278 struct ib_pd *pd;
279 struct ib_cq *cq;
280 struct ib_qp *qp;
281 struct ib_mr *mr;
282 /* control access to UMR QP
283 */
284 struct semaphore sem;
285};
286
287enum {
288 MLX5_FMR_INVALID,
289 MLX5_FMR_VALID,
290 MLX5_FMR_BUSY,
291};
292
293struct mlx5_ib_fmr {
294 struct ib_fmr ibfmr;
295 struct mlx5_core_mr mr;
296 int access_flags;
297 int state;
298 /* protect fmr state
299 */
300 spinlock_t lock;
301 u64 wrid;
302 struct ib_send_wr wr[2];
303 u8 page_shift;
304 struct ib_fast_reg_page_list page_list;
305};
306
307struct mlx5_cache_ent {
308 struct list_head head;
309 /* sync access to the cahce entry
310 */
311 spinlock_t lock;
312
313
314 struct dentry *dir;
315 char name[4];
316 u32 order;
317 u32 size;
318 u32 cur;
319 u32 miss;
320 u32 limit;
321
322 struct dentry *fsize;
323 struct dentry *fcur;
324 struct dentry *fmiss;
325 struct dentry *flimit;
326
327 struct mlx5_ib_dev *dev;
328 struct work_struct work;
329 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300330 int pending;
Eli Cohene126ba92013-07-07 17:25:49 +0300331};
332
333struct mlx5_mr_cache {
334 struct workqueue_struct *wq;
335 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
336 int stopped;
337 struct dentry *root;
338 unsigned long last_add;
339};
340
341struct mlx5_ib_resources {
342 struct ib_cq *c0;
343 struct ib_xrcd *x0;
344 struct ib_xrcd *x1;
345 struct ib_pd *p0;
346 struct ib_srq *s0;
347};
348
349struct mlx5_ib_dev {
350 struct ib_device ib_dev;
351 struct mlx5_core_dev mdev;
352 MLX5_DECLARE_DOORBELL_LOCK(uar_lock);
353 struct list_head eqs_list;
354 int num_ports;
355 int num_comp_vectors;
356 /* serialize update of capability mask
357 */
358 struct mutex cap_mask_mutex;
359 bool ib_active;
360 struct umr_common umrc;
361 /* sync used page count stats
362 */
363 spinlock_t mr_lock;
364 struct mlx5_ib_resources devr;
365 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300366 struct timer_list delay_timer;
367 int fill_delay;
Eli Cohene126ba92013-07-07 17:25:49 +0300368};
369
370static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
371{
372 return container_of(mcq, struct mlx5_ib_cq, mcq);
373}
374
375static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
376{
377 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
378}
379
380static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
381{
382 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
383}
384
385static inline struct mlx5_ib_fmr *to_mfmr(struct ib_fmr *ibfmr)
386{
387 return container_of(ibfmr, struct mlx5_ib_fmr, ibfmr);
388}
389
390static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
391{
392 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
393}
394
395static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
396{
397 return container_of(mqp, struct mlx5_ib_qp, mqp);
398}
399
400static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
401{
402 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
403}
404
405static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
406{
407 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
408}
409
410static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
411{
412 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
413}
414
415static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
416{
417 return container_of(msrq, struct mlx5_ib_srq, msrq);
418}
419
420static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
421{
422 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
423}
424
425static inline struct mlx5_ib_fast_reg_page_list *to_mfrpl(struct ib_fast_reg_page_list *ibfrpl)
426{
427 return container_of(ibfrpl, struct mlx5_ib_fast_reg_page_list, ibfrpl);
428}
429
430struct mlx5_ib_ah {
431 struct ib_ah ibah;
432 struct mlx5_av av;
433};
434
435static inline struct mlx5_ib_ah *to_mah(struct ib_ah *ibah)
436{
437 return container_of(ibah, struct mlx5_ib_ah, ibah);
438}
439
440static inline struct mlx5_ib_dev *mlx5_core2ibdev(struct mlx5_core_dev *dev)
441{
442 return container_of(dev, struct mlx5_ib_dev, mdev);
443}
444
445static inline struct mlx5_ib_dev *mlx5_pci2ibdev(struct pci_dev *pdev)
446{
447 return mlx5_core2ibdev(pci2mlx5_core_dev(pdev));
448}
449
450int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
451 struct mlx5_db *db);
452void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
453void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
454void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
455void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
456int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
457 int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
458 void *in_mad, void *response_mad);
459struct ib_ah *create_ib_ah(struct ib_ah_attr *ah_attr,
460 struct mlx5_ib_ah *ah);
461struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct ib_ah_attr *ah_attr);
462int mlx5_ib_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr);
463int mlx5_ib_destroy_ah(struct ib_ah *ah);
464struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
465 struct ib_srq_init_attr *init_attr,
466 struct ib_udata *udata);
467int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
468 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
469int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
470int mlx5_ib_destroy_srq(struct ib_srq *srq);
471int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
472 struct ib_recv_wr **bad_wr);
473struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
474 struct ib_qp_init_attr *init_attr,
475 struct ib_udata *udata);
476int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
477 int attr_mask, struct ib_udata *udata);
478int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
479 struct ib_qp_init_attr *qp_init_attr);
480int mlx5_ib_destroy_qp(struct ib_qp *qp);
481int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
482 struct ib_send_wr **bad_wr);
483int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
484 struct ib_recv_wr **bad_wr);
485void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
486struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev, int entries,
487 int vector, struct ib_ucontext *context,
488 struct ib_udata *udata);
489int mlx5_ib_destroy_cq(struct ib_cq *cq);
490int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
491int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
492int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
493int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
494struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
495struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
496 u64 virt_addr, int access_flags,
497 struct ib_udata *udata);
498int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200499int mlx5_ib_destroy_mr(struct ib_mr *ibmr);
500struct ib_mr *mlx5_ib_create_mr(struct ib_pd *pd,
501 struct ib_mr_init_attr *mr_init_attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300502struct ib_mr *mlx5_ib_alloc_fast_reg_mr(struct ib_pd *pd,
503 int max_page_list_len);
504struct ib_fast_reg_page_list *mlx5_ib_alloc_fast_reg_page_list(struct ib_device *ibdev,
505 int page_list_len);
506void mlx5_ib_free_fast_reg_page_list(struct ib_fast_reg_page_list *page_list);
507struct ib_fmr *mlx5_ib_fmr_alloc(struct ib_pd *pd, int acc,
508 struct ib_fmr_attr *fmr_attr);
509int mlx5_ib_map_phys_fmr(struct ib_fmr *ibfmr, u64 *page_list,
510 int npages, u64 iova);
511int mlx5_ib_unmap_fmr(struct list_head *fmr_list);
512int mlx5_ib_fmr_dealloc(struct ib_fmr *ibfmr);
513int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
514 struct ib_wc *in_wc, struct ib_grh *in_grh,
515 struct ib_mad *in_mad, struct ib_mad *out_mad);
516struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
517 struct ib_ucontext *context,
518 struct ib_udata *udata);
519int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
520int mlx5_vector2eqn(struct mlx5_ib_dev *dev, int vector, int *eqn, int *irqn);
521int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
522int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
523int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
524 struct ib_port_attr *props);
525int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
526void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
527void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift,
528 int *ncont, int *order);
529void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
530 int page_shift, __be64 *pas, int umr);
531void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
532int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
533int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
534int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
535int mlx5_mr_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift);
536void mlx5_umr_cq_handler(struct ib_cq *cq, void *cq_context);
537
538static inline void init_query_mad(struct ib_smp *mad)
539{
540 mad->base_version = 1;
541 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
542 mad->class_version = 1;
543 mad->method = IB_MGMT_METHOD_GET;
544}
545
546static inline u8 convert_access(int acc)
547{
548 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
549 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
550 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
551 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
552 MLX5_PERM_LOCAL_READ;
553}
554
555#endif /* MLX5_IB_H */