blob: 205854e9c662809b49576b1ea8c3eb213e44ce72 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
Tom Duffycd4e8fb2005-06-27 14:36:37 -07003 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
Roland Dreier4885bf62006-01-30 14:31:33 -08004 * Copyright (c) 2005, 2006 Cisco Systems, Inc. All rights reserved.
Roland Dreier2a1d9b72005-08-10 23:03:10 -07005 * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
6 * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This software is available to you under a choice of one of two
9 * licenses. You may choose to be licensed under the terms of the GNU
10 * General Public License (GPL) Version 2, available from the file
11 * COPYING in the main directory of this source tree, or the
12 * OpenIB.org BSD license below:
13 *
14 * Redistribution and use in source and binary forms, with or
15 * without modification, are permitted provided that the following
16 * conditions are met:
17 *
18 * - Redistributions of source code must retain the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer.
21 *
22 * - Redistributions in binary form must reproduce the above
23 * copyright notice, this list of conditions and the following
24 * disclaimer in the documentation and/or other materials
25 * provided with the distribution.
26 *
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 * SOFTWARE.
35 *
36 * $Id: mthca_cq.c 1369 2004-12-20 16:17:07Z roland $
37 */
38
39#include <linux/init.h>
40#include <linux/hardirq.h>
41
Roland Dreiera4d61e82005-08-25 13:40:04 -070042#include <rdma/ib_pack.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44#include "mthca_dev.h"
45#include "mthca_cmd.h"
46#include "mthca_memfree.h"
47
48enum {
49 MTHCA_MAX_DIRECT_CQ_SIZE = 4 * PAGE_SIZE
50};
51
52enum {
53 MTHCA_CQ_ENTRY_SIZE = 0x20
54};
55
56/*
57 * Must be packed because start is 64 bits but only aligned to 32 bits.
58 */
59struct mthca_cq_context {
Sean Hefty97f52eb2005-08-13 21:05:57 -070060 __be32 flags;
61 __be64 start;
62 __be32 logsize_usrpage;
63 __be32 error_eqn; /* Tavor only */
64 __be32 comp_eqn;
65 __be32 pd;
66 __be32 lkey;
67 __be32 last_notified_index;
68 __be32 solicit_producer_index;
69 __be32 consumer_index;
70 __be32 producer_index;
71 __be32 cqn;
72 __be32 ci_db; /* Arbel only */
73 __be32 state_db; /* Arbel only */
74 u32 reserved;
Linus Torvalds1da177e2005-04-16 15:20:36 -070075} __attribute__((packed));
76
77#define MTHCA_CQ_STATUS_OK ( 0 << 28)
78#define MTHCA_CQ_STATUS_OVERFLOW ( 9 << 28)
79#define MTHCA_CQ_STATUS_WRITE_FAIL (10 << 28)
80#define MTHCA_CQ_FLAG_TR ( 1 << 18)
81#define MTHCA_CQ_FLAG_OI ( 1 << 17)
82#define MTHCA_CQ_STATE_DISARMED ( 0 << 8)
83#define MTHCA_CQ_STATE_ARMED ( 1 << 8)
84#define MTHCA_CQ_STATE_ARMED_SOL ( 4 << 8)
85#define MTHCA_EQ_STATE_FIRED (10 << 8)
86
87enum {
88 MTHCA_ERROR_CQE_OPCODE_MASK = 0xfe
89};
90
91enum {
92 SYNDROME_LOCAL_LENGTH_ERR = 0x01,
93 SYNDROME_LOCAL_QP_OP_ERR = 0x02,
94 SYNDROME_LOCAL_EEC_OP_ERR = 0x03,
95 SYNDROME_LOCAL_PROT_ERR = 0x04,
96 SYNDROME_WR_FLUSH_ERR = 0x05,
97 SYNDROME_MW_BIND_ERR = 0x06,
98 SYNDROME_BAD_RESP_ERR = 0x10,
99 SYNDROME_LOCAL_ACCESS_ERR = 0x11,
100 SYNDROME_REMOTE_INVAL_REQ_ERR = 0x12,
101 SYNDROME_REMOTE_ACCESS_ERR = 0x13,
102 SYNDROME_REMOTE_OP_ERR = 0x14,
103 SYNDROME_RETRY_EXC_ERR = 0x15,
104 SYNDROME_RNR_RETRY_EXC_ERR = 0x16,
105 SYNDROME_LOCAL_RDD_VIOL_ERR = 0x20,
106 SYNDROME_REMOTE_INVAL_RD_REQ_ERR = 0x21,
107 SYNDROME_REMOTE_ABORTED_ERR = 0x22,
108 SYNDROME_INVAL_EECN_ERR = 0x23,
109 SYNDROME_INVAL_EEC_STATE_ERR = 0x24
110};
111
112struct mthca_cqe {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700113 __be32 my_qpn;
114 __be32 my_ee;
115 __be32 rqpn;
116 __be16 sl_g_mlpath;
117 __be16 rlid;
118 __be32 imm_etype_pkey_eec;
119 __be32 byte_cnt;
120 __be32 wqe;
121 u8 opcode;
122 u8 is_send;
123 u8 reserved;
124 u8 owner;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125};
126
127struct mthca_err_cqe {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700128 __be32 my_qpn;
129 u32 reserved1[3];
130 u8 syndrome;
Michael S. Tsirkin0f8e8f92006-01-06 13:13:32 -0800131 u8 vendor_err;
Sean Hefty97f52eb2005-08-13 21:05:57 -0700132 __be16 db_cnt;
Michael S. Tsirkin0f8e8f92006-01-06 13:13:32 -0800133 u32 reserved2;
Sean Hefty97f52eb2005-08-13 21:05:57 -0700134 __be32 wqe;
135 u8 opcode;
Michael S. Tsirkin0f8e8f92006-01-06 13:13:32 -0800136 u8 reserved3[2];
Sean Hefty97f52eb2005-08-13 21:05:57 -0700137 u8 owner;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138};
139
140#define MTHCA_CQ_ENTRY_OWNER_SW (0 << 7)
141#define MTHCA_CQ_ENTRY_OWNER_HW (1 << 7)
142
143#define MTHCA_TAVOR_CQ_DB_INC_CI (1 << 24)
144#define MTHCA_TAVOR_CQ_DB_REQ_NOT (2 << 24)
145#define MTHCA_TAVOR_CQ_DB_REQ_NOT_SOL (3 << 24)
146#define MTHCA_TAVOR_CQ_DB_SET_CI (4 << 24)
147#define MTHCA_TAVOR_CQ_DB_REQ_NOT_MULT (5 << 24)
148
149#define MTHCA_ARBEL_CQ_DB_REQ_NOT_SOL (1 << 24)
150#define MTHCA_ARBEL_CQ_DB_REQ_NOT (2 << 24)
151#define MTHCA_ARBEL_CQ_DB_REQ_NOT_MULT (3 << 24)
152
Roland Dreier4885bf62006-01-30 14:31:33 -0800153static inline struct mthca_cqe *get_cqe_from_buf(struct mthca_cq_buf *buf,
154 int entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155{
Roland Dreier4885bf62006-01-30 14:31:33 -0800156 if (buf->is_direct)
157 return buf->queue.direct.buf + (entry * MTHCA_CQ_ENTRY_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 else
Roland Dreier4885bf62006-01-30 14:31:33 -0800159 return buf->queue.page_list[entry * MTHCA_CQ_ENTRY_SIZE / PAGE_SIZE].buf
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 + (entry * MTHCA_CQ_ENTRY_SIZE) % PAGE_SIZE;
161}
162
Roland Dreier4885bf62006-01-30 14:31:33 -0800163static inline struct mthca_cqe *get_cqe(struct mthca_cq *cq, int entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164{
Roland Dreier4885bf62006-01-30 14:31:33 -0800165 return get_cqe_from_buf(&cq->buf, entry);
166}
167
168static inline struct mthca_cqe *cqe_sw(struct mthca_cqe *cqe)
169{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 return MTHCA_CQ_ENTRY_OWNER_HW & cqe->owner ? NULL : cqe;
171}
172
173static inline struct mthca_cqe *next_cqe_sw(struct mthca_cq *cq)
174{
Roland Dreier4885bf62006-01-30 14:31:33 -0800175 return cqe_sw(get_cqe(cq, cq->cons_index & cq->ibcq.cqe));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176}
177
178static inline void set_cqe_hw(struct mthca_cqe *cqe)
179{
180 cqe->owner = MTHCA_CQ_ENTRY_OWNER_HW;
181}
182
Roland Dreierbb2af782005-06-27 14:36:39 -0700183static void dump_cqe(struct mthca_dev *dev, void *cqe_ptr)
184{
185 __be32 *cqe = cqe_ptr;
186
187 (void) cqe; /* avoid warning if mthca_dbg compiled away... */
188 mthca_dbg(dev, "CQE contents %08x %08x %08x %08x %08x %08x %08x %08x\n",
189 be32_to_cpu(cqe[0]), be32_to_cpu(cqe[1]), be32_to_cpu(cqe[2]),
190 be32_to_cpu(cqe[3]), be32_to_cpu(cqe[4]), be32_to_cpu(cqe[5]),
191 be32_to_cpu(cqe[6]), be32_to_cpu(cqe[7]));
192}
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194/*
195 * incr is ignored in native Arbel (mem-free) mode, so cq->cons_index
196 * should be correct before calling update_cons_index().
197 */
198static inline void update_cons_index(struct mthca_dev *dev, struct mthca_cq *cq,
199 int incr)
200{
Sean Hefty97f52eb2005-08-13 21:05:57 -0700201 __be32 doorbell[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700203 if (mthca_is_memfree(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 *cq->set_ci_db = cpu_to_be32(cq->cons_index);
205 wmb();
206 } else {
207 doorbell[0] = cpu_to_be32(MTHCA_TAVOR_CQ_DB_INC_CI | cq->cqn);
208 doorbell[1] = cpu_to_be32(incr - 1);
209
210 mthca_write64(doorbell,
211 dev->kar + MTHCA_CQ_DOORBELL,
212 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
213 }
214}
215
Michael S. Tsirkinaffcd502005-10-29 07:39:42 -0700216void mthca_cq_completion(struct mthca_dev *dev, u32 cqn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217{
218 struct mthca_cq *cq;
219
220 cq = mthca_array_get(&dev->cq_table.cq, cqn & (dev->limits.num_cqs - 1));
221
222 if (!cq) {
223 mthca_warn(dev, "Completion event for bogus CQ %08x\n", cqn);
224 return;
225 }
226
227 ++cq->arm_sn;
228
229 cq->ibcq.comp_handler(&cq->ibcq, cq->ibcq.cq_context);
230}
231
Michael S. Tsirkinaffcd502005-10-29 07:39:42 -0700232void mthca_cq_event(struct mthca_dev *dev, u32 cqn,
233 enum ib_event_type event_type)
234{
235 struct mthca_cq *cq;
236 struct ib_event event;
237
238 spin_lock(&dev->cq_table.lock);
239
240 cq = mthca_array_get(&dev->cq_table.cq, cqn & (dev->limits.num_cqs - 1));
Michael S. Tsirkinaffcd502005-10-29 07:39:42 -0700241 if (cq)
Roland Dreiera3285aa2006-05-09 10:50:29 -0700242 ++cq->refcount;
243
Michael S. Tsirkinaffcd502005-10-29 07:39:42 -0700244 spin_unlock(&dev->cq_table.lock);
245
246 if (!cq) {
247 mthca_warn(dev, "Async event for bogus CQ %08x\n", cqn);
248 return;
249 }
250
251 event.device = &dev->ib_dev;
252 event.event = event_type;
253 event.element.cq = &cq->ibcq;
254 if (cq->ibcq.event_handler)
255 cq->ibcq.event_handler(&event, cq->ibcq.cq_context);
256
Roland Dreiera3285aa2006-05-09 10:50:29 -0700257 spin_lock(&dev->cq_table.lock);
258 if (!--cq->refcount)
Michael S. Tsirkinaffcd502005-10-29 07:39:42 -0700259 wake_up(&cq->wait);
Roland Dreiera3285aa2006-05-09 10:50:29 -0700260 spin_unlock(&dev->cq_table.lock);
Michael S. Tsirkinaffcd502005-10-29 07:39:42 -0700261}
262
Jack Morgenstein576d2e42005-12-15 14:20:23 -0800263static inline int is_recv_cqe(struct mthca_cqe *cqe)
264{
265 if ((cqe->opcode & MTHCA_ERROR_CQE_OPCODE_MASK) ==
266 MTHCA_ERROR_CQE_OPCODE_MASK)
267 return !(cqe->opcode & 0x01);
268 else
269 return !(cqe->is_send & 0x80);
270}
271
Roland Dreiera3285aa2006-05-09 10:50:29 -0700272void mthca_cq_clean(struct mthca_dev *dev, struct mthca_cq *cq, u32 qpn,
Roland Dreierec34a922005-08-19 10:59:31 -0700273 struct mthca_srq *srq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 struct mthca_cqe *cqe;
Roland Dreier64044bc2005-11-09 12:23:17 -0800276 u32 prod_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 int nfreed = 0;
278
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 spin_lock_irq(&cq->lock);
280
281 /*
282 * First we need to find the current producer index, so we
283 * know where to start cleaning from. It doesn't matter if HW
284 * adds new entries after this loop -- the QP we're worried
285 * about is already in RESET, so the new entries won't come
286 * from our QP and therefore don't need to be checked.
287 */
288 for (prod_index = cq->cons_index;
Roland Dreier4885bf62006-01-30 14:31:33 -0800289 cqe_sw(get_cqe(cq, prod_index & cq->ibcq.cqe));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 ++prod_index)
291 if (prod_index == cq->cons_index + cq->ibcq.cqe)
292 break;
293
294 if (0)
295 mthca_dbg(dev, "Cleaning QPN %06x from CQN %06x; ci %d, pi %d\n",
Roland Dreiera3285aa2006-05-09 10:50:29 -0700296 qpn, cq->cqn, cq->cons_index, prod_index);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298 /*
299 * Now sweep backwards through the CQ, removing CQ entries
300 * that match our QP by copying older entries on top of them.
301 */
Roland Dreier64044bc2005-11-09 12:23:17 -0800302 while ((int) --prod_index - (int) cq->cons_index >= 0) {
303 cqe = get_cqe(cq, prod_index & cq->ibcq.cqe);
Roland Dreierec34a922005-08-19 10:59:31 -0700304 if (cqe->my_qpn == cpu_to_be32(qpn)) {
Jack Morgenstein576d2e42005-12-15 14:20:23 -0800305 if (srq && is_recv_cqe(cqe))
Roland Dreierec34a922005-08-19 10:59:31 -0700306 mthca_free_srq_wqe(srq, be32_to_cpu(cqe->wqe));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 ++nfreed;
Roland Dreier64044bc2005-11-09 12:23:17 -0800308 } else if (nfreed)
309 memcpy(get_cqe(cq, (prod_index + nfreed) & cq->ibcq.cqe),
310 cqe, MTHCA_CQ_ENTRY_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 }
312
313 if (nfreed) {
314 wmb();
315 cq->cons_index += nfreed;
316 update_cons_index(dev, cq, nfreed);
317 }
318
319 spin_unlock_irq(&cq->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320}
321
Roland Dreier4885bf62006-01-30 14:31:33 -0800322void mthca_cq_resize_copy_cqes(struct mthca_cq *cq)
323{
324 int i;
325
326 /*
327 * In Tavor mode, the hardware keeps the consumer and producer
328 * indices mod the CQ size. Since we might be making the CQ
329 * bigger, we need to deal with the case where the producer
330 * index wrapped around before the CQ was resized.
331 */
332 if (!mthca_is_memfree(to_mdev(cq->ibcq.device)) &&
333 cq->ibcq.cqe < cq->resize_buf->cqe) {
334 cq->cons_index &= cq->ibcq.cqe;
335 if (cqe_sw(get_cqe(cq, cq->ibcq.cqe)))
336 cq->cons_index -= cq->ibcq.cqe + 1;
337 }
338
339 for (i = cq->cons_index; cqe_sw(get_cqe(cq, i & cq->ibcq.cqe)); ++i)
340 memcpy(get_cqe_from_buf(&cq->resize_buf->buf,
341 i & cq->resize_buf->cqe),
342 get_cqe(cq, i & cq->ibcq.cqe), MTHCA_CQ_ENTRY_SIZE);
343}
344
345int mthca_alloc_cq_buf(struct mthca_dev *dev, struct mthca_cq_buf *buf, int nent)
346{
347 int ret;
348 int i;
349
350 ret = mthca_buf_alloc(dev, nent * MTHCA_CQ_ENTRY_SIZE,
351 MTHCA_MAX_DIRECT_CQ_SIZE,
352 &buf->queue, &buf->is_direct,
353 &dev->driver_pd, 1, &buf->mr);
354 if (ret)
355 return ret;
356
357 for (i = 0; i < nent; ++i)
358 set_cqe_hw(get_cqe_from_buf(buf, i));
359
360 return 0;
361}
362
363void mthca_free_cq_buf(struct mthca_dev *dev, struct mthca_cq_buf *buf, int cqe)
364{
365 mthca_buf_free(dev, (cqe + 1) * MTHCA_CQ_ENTRY_SIZE, &buf->queue,
366 buf->is_direct, &buf->mr);
367}
368
Roland Dreierd9b98b02006-01-31 20:45:51 -0800369static void handle_error_cqe(struct mthca_dev *dev, struct mthca_cq *cq,
370 struct mthca_qp *qp, int wqe_index, int is_send,
371 struct mthca_err_cqe *cqe,
372 struct ib_wc *entry, int *free_cqe)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 int dbd;
Sean Hefty97f52eb2005-08-13 21:05:57 -0700375 __be32 new_wqe;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
Roland Dreierbb2af782005-06-27 14:36:39 -0700377 if (cqe->syndrome == SYNDROME_LOCAL_QP_OP_ERR) {
378 mthca_dbg(dev, "local QP operation err "
379 "(QPN %06x, WQE @ %08x, CQN %06x, index %d)\n",
380 be32_to_cpu(cqe->my_qpn), be32_to_cpu(cqe->wqe),
381 cq->cqn, cq->cons_index);
382 dump_cqe(dev, cqe);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 }
384
385 /*
Michael S. Tsirkin0f8e8f92006-01-06 13:13:32 -0800386 * For completions in error, only work request ID, status, vendor error
387 * (and freed resource count for RD) have to be set.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 */
389 switch (cqe->syndrome) {
390 case SYNDROME_LOCAL_LENGTH_ERR:
391 entry->status = IB_WC_LOC_LEN_ERR;
392 break;
393 case SYNDROME_LOCAL_QP_OP_ERR:
394 entry->status = IB_WC_LOC_QP_OP_ERR;
395 break;
396 case SYNDROME_LOCAL_EEC_OP_ERR:
397 entry->status = IB_WC_LOC_EEC_OP_ERR;
398 break;
399 case SYNDROME_LOCAL_PROT_ERR:
400 entry->status = IB_WC_LOC_PROT_ERR;
401 break;
402 case SYNDROME_WR_FLUSH_ERR:
403 entry->status = IB_WC_WR_FLUSH_ERR;
404 break;
405 case SYNDROME_MW_BIND_ERR:
406 entry->status = IB_WC_MW_BIND_ERR;
407 break;
408 case SYNDROME_BAD_RESP_ERR:
409 entry->status = IB_WC_BAD_RESP_ERR;
410 break;
411 case SYNDROME_LOCAL_ACCESS_ERR:
412 entry->status = IB_WC_LOC_ACCESS_ERR;
413 break;
414 case SYNDROME_REMOTE_INVAL_REQ_ERR:
415 entry->status = IB_WC_REM_INV_REQ_ERR;
416 break;
417 case SYNDROME_REMOTE_ACCESS_ERR:
418 entry->status = IB_WC_REM_ACCESS_ERR;
419 break;
420 case SYNDROME_REMOTE_OP_ERR:
421 entry->status = IB_WC_REM_OP_ERR;
422 break;
423 case SYNDROME_RETRY_EXC_ERR:
424 entry->status = IB_WC_RETRY_EXC_ERR;
425 break;
426 case SYNDROME_RNR_RETRY_EXC_ERR:
427 entry->status = IB_WC_RNR_RETRY_EXC_ERR;
428 break;
429 case SYNDROME_LOCAL_RDD_VIOL_ERR:
430 entry->status = IB_WC_LOC_RDD_VIOL_ERR;
431 break;
432 case SYNDROME_REMOTE_INVAL_RD_REQ_ERR:
433 entry->status = IB_WC_REM_INV_RD_REQ_ERR;
434 break;
435 case SYNDROME_REMOTE_ABORTED_ERR:
436 entry->status = IB_WC_REM_ABORT_ERR;
437 break;
438 case SYNDROME_INVAL_EECN_ERR:
439 entry->status = IB_WC_INV_EECN_ERR;
440 break;
441 case SYNDROME_INVAL_EEC_STATE_ERR:
442 entry->status = IB_WC_INV_EEC_STATE_ERR;
443 break;
444 default:
445 entry->status = IB_WC_GENERAL_ERR;
446 break;
447 }
448
Michael S. Tsirkin0f8e8f92006-01-06 13:13:32 -0800449 entry->vendor_err = cqe->vendor_err;
450
Roland Dreier288bdeb2005-08-19 09:19:05 -0700451 /*
452 * Mem-free HCAs always generate one CQE per WQE, even in the
453 * error case, so we don't have to check the doorbell count, etc.
454 */
455 if (mthca_is_memfree(dev))
Roland Dreierd9b98b02006-01-31 20:45:51 -0800456 return;
Roland Dreier288bdeb2005-08-19 09:19:05 -0700457
Roland Dreierd9b98b02006-01-31 20:45:51 -0800458 mthca_free_err_wqe(dev, qp, is_send, wqe_index, &dbd, &new_wqe);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
460 /*
461 * If we're at the end of the WQE chain, or we've used up our
462 * doorbell count, free the CQE. Otherwise just update it for
463 * the next poll operation.
464 */
Roland Dreier288bdeb2005-08-19 09:19:05 -0700465 if (!(new_wqe & cpu_to_be32(0x3f)) || (!cqe->db_cnt && dbd))
Roland Dreierd9b98b02006-01-31 20:45:51 -0800466 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
468 cqe->db_cnt = cpu_to_be16(be16_to_cpu(cqe->db_cnt) - dbd);
469 cqe->wqe = new_wqe;
470 cqe->syndrome = SYNDROME_WR_FLUSH_ERR;
471
472 *free_cqe = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473}
474
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475static inline int mthca_poll_one(struct mthca_dev *dev,
476 struct mthca_cq *cq,
477 struct mthca_qp **cur_qp,
478 int *freed,
479 struct ib_wc *entry)
480{
481 struct mthca_wq *wq;
482 struct mthca_cqe *cqe;
483 int wqe_index;
484 int is_error;
485 int is_send;
486 int free_cqe = 1;
487 int err = 0;
488
489 cqe = next_cqe_sw(cq);
490 if (!cqe)
491 return -EAGAIN;
492
493 /*
494 * Make sure we read CQ entry contents after we've checked the
495 * ownership bit.
496 */
497 rmb();
498
499 if (0) {
500 mthca_dbg(dev, "%x/%d: CQE -> QPN %06x, WQE @ %08x\n",
501 cq->cqn, cq->cons_index, be32_to_cpu(cqe->my_qpn),
502 be32_to_cpu(cqe->wqe));
Roland Dreierbb2af782005-06-27 14:36:39 -0700503 dump_cqe(dev, cqe);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 }
505
506 is_error = (cqe->opcode & MTHCA_ERROR_CQE_OPCODE_MASK) ==
507 MTHCA_ERROR_CQE_OPCODE_MASK;
508 is_send = is_error ? cqe->opcode & 0x01 : cqe->is_send & 0x80;
509
510 if (!*cur_qp || be32_to_cpu(cqe->my_qpn) != (*cur_qp)->qpn) {
511 /*
512 * We do not have to take the QP table lock here,
513 * because CQs will be locked while QPs are removed
514 * from the table.
515 */
516 *cur_qp = mthca_array_get(&dev->qp_table.qp,
517 be32_to_cpu(cqe->my_qpn) &
518 (dev->limits.num_qps - 1));
519 if (!*cur_qp) {
520 mthca_warn(dev, "CQ entry for unknown QP %06x\n",
521 be32_to_cpu(cqe->my_qpn) & 0xffffff);
522 err = -EINVAL;
523 goto out;
524 }
525 }
526
527 entry->qp_num = (*cur_qp)->qpn;
528
529 if (is_send) {
530 wq = &(*cur_qp)->sq;
531 wqe_index = ((be32_to_cpu(cqe->wqe) - (*cur_qp)->send_wqe_offset)
532 >> wq->wqe_shift);
533 entry->wr_id = (*cur_qp)->wrid[wqe_index +
534 (*cur_qp)->rq.max];
Roland Dreierec34a922005-08-19 10:59:31 -0700535 } else if ((*cur_qp)->ibqp.srq) {
536 struct mthca_srq *srq = to_msrq((*cur_qp)->ibqp.srq);
537 u32 wqe = be32_to_cpu(cqe->wqe);
538 wq = NULL;
539 wqe_index = wqe >> srq->wqe_shift;
540 entry->wr_id = srq->wrid[wqe_index];
541 mthca_free_srq_wqe(srq, wqe);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 } else {
543 wq = &(*cur_qp)->rq;
544 wqe_index = be32_to_cpu(cqe->wqe) >> wq->wqe_shift;
545 entry->wr_id = (*cur_qp)->wrid[wqe_index];
546 }
547
Roland Dreierec34a922005-08-19 10:59:31 -0700548 if (wq) {
549 if (wq->last_comp < wqe_index)
550 wq->tail += wqe_index - wq->last_comp;
551 else
552 wq->tail += wqe_index + wq->max - wq->last_comp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
Roland Dreierec34a922005-08-19 10:59:31 -0700554 wq->last_comp = wqe_index;
555 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
557 if (is_error) {
Roland Dreierd9b98b02006-01-31 20:45:51 -0800558 handle_error_cqe(dev, cq, *cur_qp, wqe_index, is_send,
559 (struct mthca_err_cqe *) cqe,
560 entry, &free_cqe);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 goto out;
562 }
563
564 if (is_send) {
Michael S. Tsirkin2a4443a2005-04-16 15:26:25 -0700565 entry->wc_flags = 0;
566 switch (cqe->opcode) {
567 case MTHCA_OPCODE_RDMA_WRITE:
568 entry->opcode = IB_WC_RDMA_WRITE;
569 break;
570 case MTHCA_OPCODE_RDMA_WRITE_IMM:
571 entry->opcode = IB_WC_RDMA_WRITE;
572 entry->wc_flags |= IB_WC_WITH_IMM;
573 break;
574 case MTHCA_OPCODE_SEND:
575 entry->opcode = IB_WC_SEND;
576 break;
577 case MTHCA_OPCODE_SEND_IMM:
578 entry->opcode = IB_WC_SEND;
579 entry->wc_flags |= IB_WC_WITH_IMM;
580 break;
581 case MTHCA_OPCODE_RDMA_READ:
582 entry->opcode = IB_WC_RDMA_READ;
583 entry->byte_len = be32_to_cpu(cqe->byte_cnt);
584 break;
585 case MTHCA_OPCODE_ATOMIC_CS:
586 entry->opcode = IB_WC_COMP_SWAP;
587 entry->byte_len = be32_to_cpu(cqe->byte_cnt);
588 break;
589 case MTHCA_OPCODE_ATOMIC_FA:
590 entry->opcode = IB_WC_FETCH_ADD;
591 entry->byte_len = be32_to_cpu(cqe->byte_cnt);
592 break;
593 case MTHCA_OPCODE_BIND_MW:
594 entry->opcode = IB_WC_BIND_MW;
595 break;
596 default:
597 entry->opcode = MTHCA_OPCODE_INVALID;
598 break;
599 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 } else {
601 entry->byte_len = be32_to_cpu(cqe->byte_cnt);
602 switch (cqe->opcode & 0x1f) {
603 case IB_OPCODE_SEND_LAST_WITH_IMMEDIATE:
604 case IB_OPCODE_SEND_ONLY_WITH_IMMEDIATE:
605 entry->wc_flags = IB_WC_WITH_IMM;
606 entry->imm_data = cqe->imm_etype_pkey_eec;
607 entry->opcode = IB_WC_RECV;
608 break;
609 case IB_OPCODE_RDMA_WRITE_LAST_WITH_IMMEDIATE:
610 case IB_OPCODE_RDMA_WRITE_ONLY_WITH_IMMEDIATE:
611 entry->wc_flags = IB_WC_WITH_IMM;
612 entry->imm_data = cqe->imm_etype_pkey_eec;
613 entry->opcode = IB_WC_RECV_RDMA_WITH_IMM;
614 break;
615 default:
616 entry->wc_flags = 0;
617 entry->opcode = IB_WC_RECV;
618 break;
619 }
620 entry->slid = be16_to_cpu(cqe->rlid);
621 entry->sl = be16_to_cpu(cqe->sl_g_mlpath) >> 12;
622 entry->src_qp = be32_to_cpu(cqe->rqpn) & 0xffffff;
623 entry->dlid_path_bits = be16_to_cpu(cqe->sl_g_mlpath) & 0x7f;
624 entry->pkey_index = be32_to_cpu(cqe->imm_etype_pkey_eec) >> 16;
625 entry->wc_flags |= be16_to_cpu(cqe->sl_g_mlpath) & 0x80 ?
626 IB_WC_GRH : 0;
627 }
628
629 entry->status = IB_WC_SUCCESS;
630
631 out:
632 if (likely(free_cqe)) {
633 set_cqe_hw(cqe);
634 ++(*freed);
635 ++cq->cons_index;
636 }
637
638 return err;
639}
640
641int mthca_poll_cq(struct ib_cq *ibcq, int num_entries,
642 struct ib_wc *entry)
643{
644 struct mthca_dev *dev = to_mdev(ibcq->device);
645 struct mthca_cq *cq = to_mcq(ibcq);
646 struct mthca_qp *qp = NULL;
647 unsigned long flags;
648 int err = 0;
649 int freed = 0;
650 int npolled;
651
652 spin_lock_irqsave(&cq->lock, flags);
653
Roland Dreier4885bf62006-01-30 14:31:33 -0800654 npolled = 0;
655repoll:
656 while (npolled < num_entries) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 err = mthca_poll_one(dev, cq, &qp,
658 &freed, entry + npolled);
659 if (err)
660 break;
Roland Dreier4885bf62006-01-30 14:31:33 -0800661 ++npolled;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 }
663
664 if (freed) {
665 wmb();
666 update_cons_index(dev, cq, freed);
667 }
668
Roland Dreier4885bf62006-01-30 14:31:33 -0800669 /*
670 * If a CQ resize is in progress and we discovered that the
671 * old buffer is empty, then peek in the new buffer, and if
672 * it's not empty, switch to the new buffer and continue
673 * polling there.
674 */
675 if (unlikely(err == -EAGAIN && cq->resize_buf &&
676 cq->resize_buf->state == CQ_RESIZE_READY)) {
677 /*
678 * In Tavor mode, the hardware keeps the producer
679 * index modulo the CQ size. Since we might be making
680 * the CQ bigger, we need to mask our consumer index
681 * using the size of the old CQ buffer before looking
682 * in the new CQ buffer.
683 */
684 if (!mthca_is_memfree(dev))
685 cq->cons_index &= cq->ibcq.cqe;
686
687 if (cqe_sw(get_cqe_from_buf(&cq->resize_buf->buf,
688 cq->cons_index & cq->resize_buf->cqe))) {
689 struct mthca_cq_buf tbuf;
690 int tcqe;
691
692 tbuf = cq->buf;
693 tcqe = cq->ibcq.cqe;
694 cq->buf = cq->resize_buf->buf;
695 cq->ibcq.cqe = cq->resize_buf->cqe;
696
697 cq->resize_buf->buf = tbuf;
698 cq->resize_buf->cqe = tcqe;
699 cq->resize_buf->state = CQ_RESIZE_SWAPPED;
700
701 goto repoll;
702 }
703 }
704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 spin_unlock_irqrestore(&cq->lock, flags);
706
707 return err == 0 || err == -EAGAIN ? npolled : err;
708}
709
710int mthca_tavor_arm_cq(struct ib_cq *cq, enum ib_cq_notify notify)
711{
Sean Hefty97f52eb2005-08-13 21:05:57 -0700712 __be32 doorbell[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
714 doorbell[0] = cpu_to_be32((notify == IB_CQ_SOLICITED ?
715 MTHCA_TAVOR_CQ_DB_REQ_NOT_SOL :
716 MTHCA_TAVOR_CQ_DB_REQ_NOT) |
717 to_mcq(cq)->cqn);
Sean Hefty97f52eb2005-08-13 21:05:57 -0700718 doorbell[1] = (__force __be32) 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
720 mthca_write64(doorbell,
721 to_mdev(cq->device)->kar + MTHCA_CQ_DOORBELL,
722 MTHCA_GET_DOORBELL_LOCK(&to_mdev(cq->device)->doorbell_lock));
723
724 return 0;
725}
726
727int mthca_arbel_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify notify)
728{
729 struct mthca_cq *cq = to_mcq(ibcq);
Sean Hefty97f52eb2005-08-13 21:05:57 -0700730 __be32 doorbell[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 u32 sn;
Sean Hefty97f52eb2005-08-13 21:05:57 -0700732 __be32 ci;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
734 sn = cq->arm_sn & 3;
735 ci = cpu_to_be32(cq->cons_index);
736
737 doorbell[0] = ci;
738 doorbell[1] = cpu_to_be32((cq->cqn << 8) | (2 << 5) | (sn << 3) |
739 (notify == IB_CQ_SOLICITED ? 1 : 2));
740
741 mthca_write_db_rec(doorbell, cq->arm_db);
742
743 /*
744 * Make sure that the doorbell record in host memory is
745 * written before ringing the doorbell via PCI MMIO.
746 */
747 wmb();
748
749 doorbell[0] = cpu_to_be32((sn << 28) |
750 (notify == IB_CQ_SOLICITED ?
751 MTHCA_ARBEL_CQ_DB_REQ_NOT_SOL :
752 MTHCA_ARBEL_CQ_DB_REQ_NOT) |
753 cq->cqn);
754 doorbell[1] = ci;
755
756 mthca_write64(doorbell,
757 to_mdev(ibcq->device)->kar + MTHCA_CQ_DOORBELL,
758 MTHCA_GET_DOORBELL_LOCK(&to_mdev(ibcq->device)->doorbell_lock));
759
760 return 0;
761}
762
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763int mthca_init_cq(struct mthca_dev *dev, int nent,
Roland Dreier74c21742005-07-07 17:57:19 -0700764 struct mthca_ucontext *ctx, u32 pdn,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 struct mthca_cq *cq)
766{
Roland Dreiered878452005-06-27 14:36:45 -0700767 struct mthca_mailbox *mailbox;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 struct mthca_cq_context *cq_context;
769 int err = -ENOMEM;
770 u8 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
Roland Dreier74c21742005-07-07 17:57:19 -0700772 cq->ibcq.cqe = nent - 1;
773 cq->is_kernel = !ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
775 cq->cqn = mthca_alloc(&dev->cq_table.alloc);
776 if (cq->cqn == -1)
777 return -ENOMEM;
778
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700779 if (mthca_is_memfree(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 err = mthca_table_get(dev, dev->cq_table.table, cq->cqn);
781 if (err)
782 goto err_out;
783
Roland Dreier74c21742005-07-07 17:57:19 -0700784 if (cq->is_kernel) {
785 cq->arm_sn = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
Roland Dreier74c21742005-07-07 17:57:19 -0700787 err = -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
Roland Dreier74c21742005-07-07 17:57:19 -0700789 cq->set_ci_db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_CQ_SET_CI,
790 cq->cqn, &cq->set_ci_db);
791 if (cq->set_ci_db_index < 0)
792 goto err_out_icm;
793
794 cq->arm_db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_CQ_ARM,
795 cq->cqn, &cq->arm_db);
796 if (cq->arm_db_index < 0)
797 goto err_out_ci;
798 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 }
800
Roland Dreiered878452005-06-27 14:36:45 -0700801 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
802 if (IS_ERR(mailbox))
803 goto err_out_arm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
Roland Dreiered878452005-06-27 14:36:45 -0700805 cq_context = mailbox->buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Roland Dreier74c21742005-07-07 17:57:19 -0700807 if (cq->is_kernel) {
Roland Dreier4885bf62006-01-30 14:31:33 -0800808 err = mthca_alloc_cq_buf(dev, &cq->buf, nent);
Roland Dreier74c21742005-07-07 17:57:19 -0700809 if (err)
810 goto err_out_mailbox;
Roland Dreier74c21742005-07-07 17:57:19 -0700811 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812
813 spin_lock_init(&cq->lock);
Roland Dreiera3285aa2006-05-09 10:50:29 -0700814 cq->refcount = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 init_waitqueue_head(&cq->wait);
816
817 memset(cq_context, 0, sizeof *cq_context);
818 cq_context->flags = cpu_to_be32(MTHCA_CQ_STATUS_OK |
819 MTHCA_CQ_STATE_DISARMED |
820 MTHCA_CQ_FLAG_TR);
Roland Dreier74c21742005-07-07 17:57:19 -0700821 cq_context->logsize_usrpage = cpu_to_be32((ffs(nent) - 1) << 24);
822 if (ctx)
823 cq_context->logsize_usrpage |= cpu_to_be32(ctx->uar.index);
824 else
825 cq_context->logsize_usrpage |= cpu_to_be32(dev->driver_uar.index);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 cq_context->error_eqn = cpu_to_be32(dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn);
827 cq_context->comp_eqn = cpu_to_be32(dev->eq_table.eq[MTHCA_EQ_COMP].eqn);
Roland Dreier74c21742005-07-07 17:57:19 -0700828 cq_context->pd = cpu_to_be32(pdn);
Roland Dreier4885bf62006-01-30 14:31:33 -0800829 cq_context->lkey = cpu_to_be32(cq->buf.mr.ibmr.lkey);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 cq_context->cqn = cpu_to_be32(cq->cqn);
831
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700832 if (mthca_is_memfree(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 cq_context->ci_db = cpu_to_be32(cq->set_ci_db_index);
834 cq_context->state_db = cpu_to_be32(cq->arm_db_index);
835 }
836
Roland Dreiered878452005-06-27 14:36:45 -0700837 err = mthca_SW2HW_CQ(dev, mailbox, cq->cqn, &status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 if (err) {
839 mthca_warn(dev, "SW2HW_CQ failed (%d)\n", err);
840 goto err_out_free_mr;
841 }
842
843 if (status) {
844 mthca_warn(dev, "SW2HW_CQ returned status 0x%02x\n",
845 status);
846 err = -EINVAL;
847 goto err_out_free_mr;
848 }
849
850 spin_lock_irq(&dev->cq_table.lock);
851 if (mthca_array_set(&dev->cq_table.cq,
852 cq->cqn & (dev->limits.num_cqs - 1),
853 cq)) {
854 spin_unlock_irq(&dev->cq_table.lock);
855 goto err_out_free_mr;
856 }
857 spin_unlock_irq(&dev->cq_table.lock);
858
859 cq->cons_index = 0;
860
Roland Dreiered878452005-06-27 14:36:45 -0700861 mthca_free_mailbox(dev, mailbox);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
863 return 0;
864
865err_out_free_mr:
Roland Dreier87b81672005-08-18 13:39:31 -0700866 if (cq->is_kernel)
Roland Dreier4885bf62006-01-30 14:31:33 -0800867 mthca_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
869err_out_mailbox:
Roland Dreiered878452005-06-27 14:36:45 -0700870 mthca_free_mailbox(dev, mailbox);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
Roland Dreiered878452005-06-27 14:36:45 -0700872err_out_arm:
Roland Dreier74c21742005-07-07 17:57:19 -0700873 if (cq->is_kernel && mthca_is_memfree(dev))
Roland Dreierb635fa22005-04-16 15:26:21 -0700874 mthca_free_db(dev, MTHCA_DB_TYPE_CQ_ARM, cq->arm_db_index);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
876err_out_ci:
Roland Dreier74c21742005-07-07 17:57:19 -0700877 if (cq->is_kernel && mthca_is_memfree(dev))
Roland Dreierb635fa22005-04-16 15:26:21 -0700878 mthca_free_db(dev, MTHCA_DB_TYPE_CQ_SET_CI, cq->set_ci_db_index);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
880err_out_icm:
881 mthca_table_put(dev, dev->cq_table.table, cq->cqn);
882
883err_out:
884 mthca_free(&dev->cq_table.alloc, cq->cqn);
885
886 return err;
887}
888
Roland Dreiera3285aa2006-05-09 10:50:29 -0700889static inline int get_cq_refcount(struct mthca_dev *dev, struct mthca_cq *cq)
890{
891 int c;
892
893 spin_lock_irq(&dev->cq_table.lock);
894 c = cq->refcount;
895 spin_unlock_irq(&dev->cq_table.lock);
896
897 return c;
898}
899
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900void mthca_free_cq(struct mthca_dev *dev,
901 struct mthca_cq *cq)
902{
Roland Dreiered878452005-06-27 14:36:45 -0700903 struct mthca_mailbox *mailbox;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 int err;
905 u8 status;
906
Roland Dreiered878452005-06-27 14:36:45 -0700907 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
908 if (IS_ERR(mailbox)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 mthca_warn(dev, "No memory for mailbox to free CQ.\n");
910 return;
911 }
912
Roland Dreiered878452005-06-27 14:36:45 -0700913 err = mthca_HW2SW_CQ(dev, mailbox, cq->cqn, &status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 if (err)
915 mthca_warn(dev, "HW2SW_CQ failed (%d)\n", err);
916 else if (status)
Roland Dreiered878452005-06-27 14:36:45 -0700917 mthca_warn(dev, "HW2SW_CQ returned status 0x%02x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
919 if (0) {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700920 __be32 *ctx = mailbox->buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 int j;
922
923 printk(KERN_ERR "context for CQN %x (cons index %x, next sw %d)\n",
Roland Dreier74c21742005-07-07 17:57:19 -0700924 cq->cqn, cq->cons_index,
925 cq->is_kernel ? !!next_cqe_sw(cq) : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 for (j = 0; j < 16; ++j)
927 printk(KERN_ERR "[%2x] %08x\n", j * 4, be32_to_cpu(ctx[j]));
928 }
929
930 spin_lock_irq(&dev->cq_table.lock);
931 mthca_array_clear(&dev->cq_table.cq,
932 cq->cqn & (dev->limits.num_cqs - 1));
Roland Dreiera3285aa2006-05-09 10:50:29 -0700933 --cq->refcount;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 spin_unlock_irq(&dev->cq_table.lock);
935
936 if (dev->mthca_flags & MTHCA_FLAG_MSI_X)
937 synchronize_irq(dev->eq_table.eq[MTHCA_EQ_COMP].msi_x_vector);
938 else
939 synchronize_irq(dev->pdev->irq);
940
Roland Dreiera3285aa2006-05-09 10:50:29 -0700941 wait_event(cq->wait, !get_cq_refcount(dev, cq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942
Roland Dreier74c21742005-07-07 17:57:19 -0700943 if (cq->is_kernel) {
Roland Dreier4885bf62006-01-30 14:31:33 -0800944 mthca_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
Roland Dreier74c21742005-07-07 17:57:19 -0700945 if (mthca_is_memfree(dev)) {
946 mthca_free_db(dev, MTHCA_DB_TYPE_CQ_ARM, cq->arm_db_index);
947 mthca_free_db(dev, MTHCA_DB_TYPE_CQ_SET_CI, cq->set_ci_db_index);
948 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 }
950
Roland Dreiera03a5a62005-06-27 14:36:43 -0700951 mthca_table_put(dev, dev->cq_table.table, cq->cqn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 mthca_free(&dev->cq_table.alloc, cq->cqn);
Roland Dreiered878452005-06-27 14:36:45 -0700953 mthca_free_mailbox(dev, mailbox);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954}
955
956int __devinit mthca_init_cq_table(struct mthca_dev *dev)
957{
958 int err;
959
960 spin_lock_init(&dev->cq_table.lock);
961
962 err = mthca_alloc_init(&dev->cq_table.alloc,
963 dev->limits.num_cqs,
964 (1 << 24) - 1,
965 dev->limits.reserved_cqs);
966 if (err)
967 return err;
968
969 err = mthca_array_init(&dev->cq_table.cq,
970 dev->limits.num_cqs);
971 if (err)
972 mthca_alloc_cleanup(&dev->cq_table.alloc);
973
974 return err;
975}
976
Roland Dreiere1f78682006-03-29 09:36:46 -0800977void mthca_cleanup_cq_table(struct mthca_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978{
979 mthca_array_cleanup(&dev->cq_table.cq, dev->limits.num_cqs);
980 mthca_alloc_cleanup(&dev->cq_table.alloc);
981}