blob: 691dc840dcc06ee15ad125aec428c6093413ad66 [file] [log] [blame]
Steve Tothb79cb652006-01-09 15:25:07 -02001/*
2 Conexant cx24123/cx24109 - DVB QPSK Satellite demod/tuner driver
3
4 Copyright (C) 2005 Steven Toth <stoth@hauppauge.com>
5
Vadim Catana1c956a32006-01-09 15:25:08 -02006 Support for KWorld DVB-S 100 by Vadim Catana <skystar@moldova.cc>
7
Steve Tothb79cb652006-01-09 15:25:07 -02008 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21*/
22
23#include <linux/slab.h>
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/moduleparam.h>
27#include <linux/init.h>
28
29#include "dvb_frontend.h"
30#include "cx24123.h"
31
Vadim Catanaa74b51f2006-04-13 10:19:52 -030032#define XTAL 10111000
33
Yeasah Pell70047f92006-04-13 17:26:22 -030034static int force_band;
Steve Tothb79cb652006-01-09 15:25:07 -020035static int debug;
36#define dprintk(args...) \
37 do { \
38 if (debug) printk (KERN_DEBUG "cx24123: " args); \
39 } while (0)
40
Johannes Stezenbache3b152b2006-01-09 15:25:08 -020041struct cx24123_state
42{
Steve Tothb79cb652006-01-09 15:25:07 -020043 struct i2c_adapter* i2c;
44 struct dvb_frontend_ops ops;
45 const struct cx24123_config* config;
46
47 struct dvb_frontend frontend;
48
49 u32 lastber;
50 u16 snr;
51 u8 lnbreg;
52
53 /* Some PLL specifics for tuning */
54 u32 VCAarg;
55 u32 VGAarg;
56 u32 bandselectarg;
57 u32 pllarg;
Vadim Catanaa74b51f2006-04-13 10:19:52 -030058 u32 FILTune;
Steve Tothb79cb652006-01-09 15:25:07 -020059
60 /* The Demod/Tuner can't easily provide these, we cache them */
61 u32 currentfreq;
62 u32 currentsymbolrate;
63};
64
Johannes Stezenbache3b152b2006-01-09 15:25:08 -020065/* Various tuner defaults need to be established for a given symbol rate Sps */
66static struct
67{
68 u32 symbolrate_low;
69 u32 symbolrate_high;
Johannes Stezenbache3b152b2006-01-09 15:25:08 -020070 u32 VCAprogdata;
71 u32 VGAprogdata;
Vadim Catanaa74b51f2006-04-13 10:19:52 -030072 u32 FILTune;
Johannes Stezenbache3b152b2006-01-09 15:25:08 -020073} cx24123_AGC_vals[] =
74{
75 {
76 .symbolrate_low = 1000000,
77 .symbolrate_high = 4999999,
Vadim Catanaa74b51f2006-04-13 10:19:52 -030078 /* the specs recommend other values for VGA offsets,
79 but tests show they are wrong */
Yeasah Pell0e4558a2006-04-13 17:24:13 -030080 .VGAprogdata = (1 << 19) | (0x180 << 9) | 0x1e0,
81 .VCAprogdata = (2 << 19) | (0x07 << 9) | 0x07,
82 .FILTune = 0x27f /* 0.41 V */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -020083 },
84 {
85 .symbolrate_low = 5000000,
86 .symbolrate_high = 14999999,
Yeasah Pell0e4558a2006-04-13 17:24:13 -030087 .VGAprogdata = (1 << 19) | (0x180 << 9) | 0x1e0,
88 .VCAprogdata = (2 << 19) | (0x07 << 9) | 0x1f,
Vadim Catanaa74b51f2006-04-13 10:19:52 -030089 .FILTune = 0x317 /* 0.90 V */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -020090 },
91 {
92 .symbolrate_low = 15000000,
93 .symbolrate_high = 45000000,
Yeasah Pell0e4558a2006-04-13 17:24:13 -030094 .VGAprogdata = (1 << 19) | (0x100 << 9) | 0x180,
95 .VCAprogdata = (2 << 19) | (0x07 << 9) | 0x3f,
96 .FILTune = 0x145 /* 2.70 V */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -020097 },
98};
99
100/*
101 * Various tuner defaults need to be established for a given frequency kHz.
102 * fixme: The bounds on the bands do not match the doc in real life.
103 * fixme: Some of them have been moved, other might need adjustment.
104 */
105static struct
106{
107 u32 freq_low;
108 u32 freq_high;
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200109 u32 VCOdivider;
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200110 u32 progdata;
111} cx24123_bandselect_vals[] =
112{
Yeasah Pell70047f92006-04-13 17:26:22 -0300113 /* band 1 */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200114 {
115 .freq_low = 950000,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200116 .freq_high = 1074999,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200117 .VCOdivider = 4,
Yeasah Pell70047f92006-04-13 17:26:22 -0300118 .progdata = (0 << 19) | (0 << 9) | 0x40,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200119 },
Yeasah Pell70047f92006-04-13 17:26:22 -0300120
121 /* band 2 */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200122 {
123 .freq_low = 1075000,
Yeasah Pell70047f92006-04-13 17:26:22 -0300124 .freq_high = 1177999,
125 .VCOdivider = 4,
126 .progdata = (0 << 19) | (0 << 9) | 0x80,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200127 },
Yeasah Pell70047f92006-04-13 17:26:22 -0300128
129 /* band 3 */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200130 {
Yeasah Pell70047f92006-04-13 17:26:22 -0300131 .freq_low = 1178000,
132 .freq_high = 1295999,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200133 .VCOdivider = 2,
Yeasah Pell70047f92006-04-13 17:26:22 -0300134 .progdata = (0 << 19) | (1 << 9) | 0x01,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200135 },
Yeasah Pell70047f92006-04-13 17:26:22 -0300136
137 /* band 4 */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200138 {
Yeasah Pell70047f92006-04-13 17:26:22 -0300139 .freq_low = 1296000,
140 .freq_high = 1431999,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200141 .VCOdivider = 2,
Yeasah Pell70047f92006-04-13 17:26:22 -0300142 .progdata = (0 << 19) | (1 << 9) | 0x02,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200143 },
Yeasah Pell70047f92006-04-13 17:26:22 -0300144
145 /* band 5 */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200146 {
Yeasah Pell70047f92006-04-13 17:26:22 -0300147 .freq_low = 1432000,
148 .freq_high = 1575999,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200149 .VCOdivider = 2,
Yeasah Pell70047f92006-04-13 17:26:22 -0300150 .progdata = (0 << 19) | (1 << 9) | 0x04,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200151 },
Yeasah Pell70047f92006-04-13 17:26:22 -0300152
153 /* band 6 */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200154 {
Yeasah Pell70047f92006-04-13 17:26:22 -0300155 .freq_low = 1576000,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200156 .freq_high = 1717999,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200157 .VCOdivider = 2,
Yeasah Pell70047f92006-04-13 17:26:22 -0300158 .progdata = (0 << 19) | (1 << 9) | 0x08,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200159 },
Yeasah Pell70047f92006-04-13 17:26:22 -0300160
161 /* band 7 */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200162 {
163 .freq_low = 1718000,
164 .freq_high = 1855999,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200165 .VCOdivider = 2,
Yeasah Pell70047f92006-04-13 17:26:22 -0300166 .progdata = (0 << 19) | (1 << 9) | 0x10,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200167 },
Yeasah Pell70047f92006-04-13 17:26:22 -0300168
169 /* band 8 */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200170 {
171 .freq_low = 1856000,
172 .freq_high = 2035999,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200173 .VCOdivider = 2,
Yeasah Pell70047f92006-04-13 17:26:22 -0300174 .progdata = (0 << 19) | (1 << 9) | 0x20,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200175 },
Yeasah Pell70047f92006-04-13 17:26:22 -0300176
177 /* band 9 */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200178 {
179 .freq_low = 2036000,
Yeasah Pell70047f92006-04-13 17:26:22 -0300180 .freq_high = 2150000,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200181 .VCOdivider = 2,
Yeasah Pell70047f92006-04-13 17:26:22 -0300182 .progdata = (0 << 19) | (1 << 9) | 0x40,
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200183 },
184};
185
Steve Tothb79cb652006-01-09 15:25:07 -0200186static struct {
187 u8 reg;
188 u8 data;
189} cx24123_regdata[] =
190{
191 {0x00, 0x03}, /* Reset system */
192 {0x00, 0x00}, /* Clear reset */
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300193 {0x03, 0x07}, /* QPSK, DVB, Auto Acquisition (default) */
194 {0x04, 0x10}, /* MPEG */
195 {0x05, 0x04}, /* MPEG */
196 {0x06, 0x31}, /* MPEG (default) */
197 {0x0b, 0x00}, /* Freq search start point (default) */
198 {0x0c, 0x00}, /* Demodulator sample gain (default) */
199 {0x0d, 0x02}, /* Frequency search range = Fsymbol / 4 (default) */
200 {0x0e, 0x03}, /* Default non-inverted, FEC 3/4 (default) */
201 {0x0f, 0xfe}, /* FEC search mask (all supported codes) */
202 {0x10, 0x01}, /* Default search inversion, no repeat (default) */
203 {0x16, 0x00}, /* Enable reading of frequency */
204 {0x17, 0x01}, /* Enable EsNO Ready Counter */
205 {0x1c, 0x80}, /* Enable error counter */
206 {0x20, 0x00}, /* Tuner burst clock rate = 500KHz */
207 {0x21, 0x15}, /* Tuner burst mode, word length = 0x15 */
208 {0x28, 0x00}, /* Enable FILTERV with positive pol., DiSEqC 2.x off */
209 {0x29, 0x00}, /* DiSEqC LNB_DC off */
210 {0x2a, 0xb0}, /* DiSEqC Parameters (default) */
211 {0x2b, 0x73}, /* DiSEqC Tone Frequency (default) */
212 {0x2c, 0x00}, /* DiSEqC Message (0x2c - 0x31) */
Steve Tothb79cb652006-01-09 15:25:07 -0200213 {0x2d, 0x00},
214 {0x2e, 0x00},
215 {0x2f, 0x00},
216 {0x30, 0x00},
217 {0x31, 0x00},
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300218 {0x32, 0x8c}, /* DiSEqC Parameters (default) */
219 {0x33, 0x00}, /* Interrupts off (0x33 - 0x34) */
Steve Tothb79cb652006-01-09 15:25:07 -0200220 {0x34, 0x00},
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300221 {0x35, 0x03}, /* DiSEqC Tone Amplitude (default) */
222 {0x36, 0x02}, /* DiSEqC Parameters (default) */
223 {0x37, 0x3a}, /* DiSEqC Parameters (default) */
224 {0x3a, 0x00}, /* Enable AGC accumulator (for signal strength) */
225 {0x44, 0x00}, /* Constellation (default) */
226 {0x45, 0x00}, /* Symbol count (default) */
227 {0x46, 0x0d}, /* Symbol rate estimator on (default) */
228 {0x56, 0x41}, /* Various (default) */
229 {0x57, 0xff}, /* Error Counter Window (default) */
230 {0x67, 0x83}, /* Non-DCII symbol clock */
Steve Tothb79cb652006-01-09 15:25:07 -0200231};
232
233static int cx24123_writereg(struct cx24123_state* state, int reg, int data)
234{
235 u8 buf[] = { reg, data };
236 struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = buf, .len = 2 };
237 int err;
238
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300239 if (debug>1)
240 printk("cx24123: %s: write reg 0x%02x, value 0x%02x\n",
241 __FUNCTION__,reg, data);
242
Steve Tothb79cb652006-01-09 15:25:07 -0200243 if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {
244 printk("%s: writereg error(err == %i, reg == 0x%02x,"
245 " data == 0x%02x)\n", __FUNCTION__, err, reg, data);
246 return -EREMOTEIO;
247 }
248
249 return 0;
250}
251
252static int cx24123_writelnbreg(struct cx24123_state* state, int reg, int data)
253{
254 u8 buf[] = { reg, data };
255 /* fixme: put the intersil addr int the config */
256 struct i2c_msg msg = { .addr = 0x08, .flags = 0, .buf = buf, .len = 2 };
257 int err;
258
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300259 if (debug>1)
260 printk("cx24123: %s: writeln addr=0x08, reg 0x%02x, value 0x%02x\n",
261 __FUNCTION__,reg, data);
262
Steve Tothb79cb652006-01-09 15:25:07 -0200263 if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {
264 printk("%s: writelnbreg error (err == %i, reg == 0x%02x,"
265 " data == 0x%02x)\n", __FUNCTION__, err, reg, data);
266 return -EREMOTEIO;
267 }
268
269 /* cache the write, no way to read back */
270 state->lnbreg = data;
271
272 return 0;
273}
274
275static int cx24123_readreg(struct cx24123_state* state, u8 reg)
276{
277 int ret;
278 u8 b0[] = { reg };
279 u8 b1[] = { 0 };
280 struct i2c_msg msg[] = {
281 { .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 1 },
282 { .addr = state->config->demod_address, .flags = I2C_M_RD, .buf = b1, .len = 1 }
283 };
284
285 ret = i2c_transfer(state->i2c, msg, 2);
286
287 if (ret != 2) {
288 printk("%s: reg=0x%x (error=%d)\n", __FUNCTION__, reg, ret);
289 return ret;
290 }
291
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300292 if (debug>1)
293 printk("cx24123: read reg 0x%02x, value 0x%02x\n",reg, ret);
294
Steve Tothb79cb652006-01-09 15:25:07 -0200295 return b1[0];
296}
297
298static int cx24123_readlnbreg(struct cx24123_state* state, u8 reg)
299{
300 return state->lnbreg;
301}
302
303static int cx24123_set_inversion(struct cx24123_state* state, fe_spectral_inversion_t inversion)
304{
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300305 u8 nom_reg = cx24123_readreg(state, 0x0e);
306 u8 auto_reg = cx24123_readreg(state, 0x10);
307
Steve Tothb79cb652006-01-09 15:25:07 -0200308 switch (inversion) {
309 case INVERSION_OFF:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300310 dprintk("%s: inversion off\n",__FUNCTION__);
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300311 cx24123_writereg(state, 0x0e, nom_reg & ~0x80);
312 cx24123_writereg(state, 0x10, auto_reg | 0x80);
Steve Tothb79cb652006-01-09 15:25:07 -0200313 break;
314 case INVERSION_ON:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300315 dprintk("%s: inversion on\n",__FUNCTION__);
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300316 cx24123_writereg(state, 0x0e, nom_reg | 0x80);
317 cx24123_writereg(state, 0x10, auto_reg | 0x80);
Steve Tothb79cb652006-01-09 15:25:07 -0200318 break;
319 case INVERSION_AUTO:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300320 dprintk("%s: inversion auto\n",__FUNCTION__);
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300321 cx24123_writereg(state, 0x10, auto_reg & ~0x80);
Steve Tothb79cb652006-01-09 15:25:07 -0200322 break;
323 default:
324 return -EINVAL;
325 }
326
327 return 0;
328}
329
330static int cx24123_get_inversion(struct cx24123_state* state, fe_spectral_inversion_t *inversion)
331{
332 u8 val;
333
334 val = cx24123_readreg(state, 0x1b) >> 7;
335
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300336 if (val == 0) {
337 dprintk("%s: read inversion off\n",__FUNCTION__);
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200338 *inversion = INVERSION_OFF;
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300339 } else {
340 dprintk("%s: read inversion on\n",__FUNCTION__);
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200341 *inversion = INVERSION_ON;
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300342 }
Steve Tothb79cb652006-01-09 15:25:07 -0200343
344 return 0;
345}
346
347static int cx24123_set_fec(struct cx24123_state* state, fe_code_rate_t fec)
348{
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300349 u8 nom_reg = cx24123_readreg(state, 0x0e) & ~0x07;
350
Steve Tothb79cb652006-01-09 15:25:07 -0200351 if ( (fec < FEC_NONE) || (fec > FEC_AUTO) )
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200352 fec = FEC_AUTO;
Steve Tothb79cb652006-01-09 15:25:07 -0200353
Steve Tothb79cb652006-01-09 15:25:07 -0200354 switch (fec) {
Steve Tothb79cb652006-01-09 15:25:07 -0200355 case FEC_1_2:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300356 dprintk("%s: set FEC to 1/2\n",__FUNCTION__);
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300357 cx24123_writereg(state, 0x0e, nom_reg | 0x01);
358 cx24123_writereg(state, 0x0f, 0x02);
359 break;
Steve Tothb79cb652006-01-09 15:25:07 -0200360 case FEC_2_3:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300361 dprintk("%s: set FEC to 2/3\n",__FUNCTION__);
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300362 cx24123_writereg(state, 0x0e, nom_reg | 0x02);
363 cx24123_writereg(state, 0x0f, 0x04);
364 break;
Steve Tothb79cb652006-01-09 15:25:07 -0200365 case FEC_3_4:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300366 dprintk("%s: set FEC to 3/4\n",__FUNCTION__);
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300367 cx24123_writereg(state, 0x0e, nom_reg | 0x03);
368 cx24123_writereg(state, 0x0f, 0x08);
369 break;
370 case FEC_4_5:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300371 dprintk("%s: set FEC to 4/5\n",__FUNCTION__);
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300372 cx24123_writereg(state, 0x0e, nom_reg | 0x04);
373 cx24123_writereg(state, 0x0f, 0x10);
374 break;
375 case FEC_5_6:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300376 dprintk("%s: set FEC to 5/6\n",__FUNCTION__);
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300377 cx24123_writereg(state, 0x0e, nom_reg | 0x05);
378 cx24123_writereg(state, 0x0f, 0x20);
379 break;
380 case FEC_6_7:
381 dprintk("%s: set FEC to 6/7\n",__FUNCTION__);
382 cx24123_writereg(state, 0x0e, nom_reg | 0x06);
383 cx24123_writereg(state, 0x0f, 0x40);
384 break;
385 case FEC_7_8:
386 dprintk("%s: set FEC to 7/8\n",__FUNCTION__);
387 cx24123_writereg(state, 0x0e, nom_reg | 0x07);
388 cx24123_writereg(state, 0x0f, 0x80);
389 break;
Steve Tothb79cb652006-01-09 15:25:07 -0200390 case FEC_AUTO:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300391 dprintk("%s: set FEC to auto\n",__FUNCTION__);
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300392 cx24123_writereg(state, 0x0f, 0xfe);
393 break;
Steve Tothb79cb652006-01-09 15:25:07 -0200394 default:
395 return -EOPNOTSUPP;
396 }
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300397
398 return 0;
Steve Tothb79cb652006-01-09 15:25:07 -0200399}
400
401static int cx24123_get_fec(struct cx24123_state* state, fe_code_rate_t *fec)
402{
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200403 int ret;
Steve Tothb79cb652006-01-09 15:25:07 -0200404
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200405 ret = cx24123_readreg (state, 0x1b);
406 if (ret < 0)
407 return ret;
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300408 ret = ret & 0x07;
409
410 switch (ret) {
Steve Tothb79cb652006-01-09 15:25:07 -0200411 case 1:
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200412 *fec = FEC_1_2;
413 break;
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300414 case 2:
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200415 *fec = FEC_2_3;
416 break;
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300417 case 3:
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200418 *fec = FEC_3_4;
419 break;
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300420 case 4:
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200421 *fec = FEC_4_5;
422 break;
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300423 case 5:
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200424 *fec = FEC_5_6;
425 break;
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300426 case 6:
427 *fec = FEC_6_7;
428 break;
Steve Tothb79cb652006-01-09 15:25:07 -0200429 case 7:
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200430 *fec = FEC_7_8;
431 break;
Steve Tothb79cb652006-01-09 15:25:07 -0200432 default:
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300433 /* this can happen when there's no lock */
434 *fec = FEC_NONE;
Steve Tothb79cb652006-01-09 15:25:07 -0200435 }
436
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200437 return 0;
Steve Tothb79cb652006-01-09 15:25:07 -0200438}
439
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300440/* Approximation of closest integer of log2(a/b). It actually gives the
441 lowest integer i such that 2^i >= round(a/b) */
442static u32 cx24123_int_log2(u32 a, u32 b)
443{
444 u32 exp, nearest = 0;
445 u32 div = a / b;
446 if(a % b >= b / 2) ++div;
447 if(div < (1 << 31))
448 {
449 for(exp = 1; div > exp; nearest++)
450 exp += exp;
451 }
452 return nearest;
453}
454
Steve Tothb79cb652006-01-09 15:25:07 -0200455static int cx24123_set_symbolrate(struct cx24123_state* state, u32 srate)
456{
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300457 u32 tmp, sample_rate, ratio, sample_gain;
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300458 u8 pll_mult;
Steve Tothb79cb652006-01-09 15:25:07 -0200459
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300460 /* check if symbol rate is within limits */
461 if ((srate > state->ops.info.symbol_rate_max) ||
462 (srate < state->ops.info.symbol_rate_min))
463 return -EOPNOTSUPP;;
Steve Tothb79cb652006-01-09 15:25:07 -0200464
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300465 /* choose the sampling rate high enough for the required operation,
466 while optimizing the power consumed by the demodulator */
467 if (srate < (XTAL*2)/2)
468 pll_mult = 2;
469 else if (srate < (XTAL*3)/2)
470 pll_mult = 3;
471 else if (srate < (XTAL*4)/2)
472 pll_mult = 4;
473 else if (srate < (XTAL*5)/2)
474 pll_mult = 5;
475 else if (srate < (XTAL*6)/2)
476 pll_mult = 6;
477 else if (srate < (XTAL*7)/2)
478 pll_mult = 7;
479 else if (srate < (XTAL*8)/2)
480 pll_mult = 8;
481 else
482 pll_mult = 9;
Steve Tothb79cb652006-01-09 15:25:07 -0200483
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300484
485 sample_rate = pll_mult * XTAL;
486
487 /*
488 SYSSymbolRate[21:0] = (srate << 23) / sample_rate
489
490 We have to use 32 bit unsigned arithmetic without precision loss.
491 The maximum srate is 45000000 or 0x02AEA540. This number has
492 only 6 clear bits on top, hence we can shift it left only 6 bits
493 at a time. Borrowed from cx24110.c
494 */
495
496 tmp = srate << 6;
497 ratio = tmp / sample_rate;
498
499 tmp = (tmp % sample_rate) << 6;
500 ratio = (ratio << 6) + (tmp / sample_rate);
501
502 tmp = (tmp % sample_rate) << 6;
503 ratio = (ratio << 6) + (tmp / sample_rate);
504
505 tmp = (tmp % sample_rate) << 5;
506 ratio = (ratio << 5) + (tmp / sample_rate);
507
508
509 cx24123_writereg(state, 0x01, pll_mult * 6);
510
511 cx24123_writereg(state, 0x08, (ratio >> 16) & 0x3f );
512 cx24123_writereg(state, 0x09, (ratio >> 8) & 0xff );
513 cx24123_writereg(state, 0x0a, (ratio ) & 0xff );
514
Yeasah Pell0e4558a2006-04-13 17:24:13 -0300515 /* also set the demodulator sample gain */
516 sample_gain = cx24123_int_log2(sample_rate, srate);
517 tmp = cx24123_readreg(state, 0x0c) & ~0xe0;
518 cx24123_writereg(state, 0x0c, tmp | sample_gain << 5);
519
520 dprintk("%s: srate=%d, ratio=0x%08x, sample_rate=%i sample_gain=%d\n", __FUNCTION__, srate, ratio, sample_rate, sample_gain);
Steve Tothb79cb652006-01-09 15:25:07 -0200521
522 return 0;
523}
524
525/*
526 * Based on the required frequency and symbolrate, the tuner AGC has to be configured
527 * and the correct band selected. Calculate those values
528 */
529static int cx24123_pll_calculate(struct dvb_frontend* fe, struct dvb_frontend_parameters *p)
530{
531 struct cx24123_state *state = fe->demodulator_priv;
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200532 u32 ndiv = 0, adiv = 0, vco_div = 0;
533 int i = 0;
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300534 int pump = 2;
Yeasah Pell70047f92006-04-13 17:26:22 -0300535 int band = 0;
536 int num_bands = sizeof(cx24123_bandselect_vals) / sizeof(cx24123_bandselect_vals[0]);
Steve Tothb79cb652006-01-09 15:25:07 -0200537
538 /* Defaults for low freq, low rate */
539 state->VCAarg = cx24123_AGC_vals[0].VCAprogdata;
540 state->VGAarg = cx24123_AGC_vals[0].VGAprogdata;
541 state->bandselectarg = cx24123_bandselect_vals[0].progdata;
542 vco_div = cx24123_bandselect_vals[0].VCOdivider;
543
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300544 /* For the given symbol rate, determine the VCA, VGA and FILTUNE programming bits */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200545 for (i = 0; i < sizeof(cx24123_AGC_vals) / sizeof(cx24123_AGC_vals[0]); i++)
Steve Tothb79cb652006-01-09 15:25:07 -0200546 {
547 if ((cx24123_AGC_vals[i].symbolrate_low <= p->u.qpsk.symbol_rate) &&
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300548 (cx24123_AGC_vals[i].symbolrate_high >= p->u.qpsk.symbol_rate) ) {
Steve Tothb79cb652006-01-09 15:25:07 -0200549 state->VCAarg = cx24123_AGC_vals[i].VCAprogdata;
550 state->VGAarg = cx24123_AGC_vals[i].VGAprogdata;
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300551 state->FILTune = cx24123_AGC_vals[i].FILTune;
Steve Tothb79cb652006-01-09 15:25:07 -0200552 }
553 }
554
Yeasah Pell70047f92006-04-13 17:26:22 -0300555 /* determine the band to use */
556 if(force_band < 1 || force_band > num_bands)
Steve Tothb79cb652006-01-09 15:25:07 -0200557 {
Yeasah Pell70047f92006-04-13 17:26:22 -0300558 for (i = 0; i < num_bands; i++)
559 {
560 if ((cx24123_bandselect_vals[i].freq_low <= p->frequency) &&
561 (cx24123_bandselect_vals[i].freq_high >= p->frequency) )
562 band = i;
Steve Tothb79cb652006-01-09 15:25:07 -0200563 }
564 }
Yeasah Pell70047f92006-04-13 17:26:22 -0300565 else
566 band = force_band - 1;
567
568 state->bandselectarg = cx24123_bandselect_vals[band].progdata;
569 vco_div = cx24123_bandselect_vals[band].VCOdivider;
570
571 /* determine the charge pump current */
572 if ( p->frequency < (cx24123_bandselect_vals[band].freq_low + cx24123_bandselect_vals[band].freq_high)/2 )
573 pump = 0x01;
574 else
575 pump = 0x02;
Steve Tothb79cb652006-01-09 15:25:07 -0200576
577 /* Determine the N/A dividers for the requested lband freq (in kHz). */
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300578 /* Note: the reference divider R=10, frequency is in KHz, XTAL is in Hz */
579 ndiv = ( ((p->frequency * vco_div * 10) / (2 * XTAL / 1000)) / 32) & 0x1ff;
580 adiv = ( ((p->frequency * vco_div * 10) / (2 * XTAL / 1000)) % 32) & 0x1f;
Steve Tothb79cb652006-01-09 15:25:07 -0200581
582 if (adiv == 0)
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300583 ndiv++;
Steve Tothb79cb652006-01-09 15:25:07 -0200584
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300585 /* control bits 11, refdiv 11, charge pump polarity 1, charge pump current, ndiv, adiv */
586 state->pllarg = (3 << 19) | (3 << 17) | (1 << 16) | (pump << 14) | (ndiv << 5) | adiv;
Steve Tothb79cb652006-01-09 15:25:07 -0200587
588 return 0;
589}
590
591/*
592 * Tuner data is 21 bits long, must be left-aligned in data.
593 * Tuner cx24109 is written through a dedicated 3wire interface on the demod chip.
594 */
595static int cx24123_pll_writereg(struct dvb_frontend* fe, struct dvb_frontend_parameters *p, u32 data)
596{
597 struct cx24123_state *state = fe->demodulator_priv;
Steven Toth0144f3142006-01-09 15:25:22 -0200598 unsigned long timeout;
Steve Tothb79cb652006-01-09 15:25:07 -0200599
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300600 dprintk("%s: pll writereg called, data=0x%08x\n",__FUNCTION__,data);
601
Steve Tothb79cb652006-01-09 15:25:07 -0200602 /* align the 21 bytes into to bit23 boundary */
603 data = data << 3;
604
605 /* Reset the demod pll word length to 0x15 bits */
606 cx24123_writereg(state, 0x21, 0x15);
607
Steve Tothb79cb652006-01-09 15:25:07 -0200608 /* write the msb 8 bits, wait for the send to be completed */
Steven Toth0144f3142006-01-09 15:25:22 -0200609 timeout = jiffies + msecs_to_jiffies(40);
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200610 cx24123_writereg(state, 0x22, (data >> 16) & 0xff);
Steven Toth0144f3142006-01-09 15:25:22 -0200611 while ((cx24123_readreg(state, 0x20) & 0x40) == 0) {
612 if (time_after(jiffies, timeout)) {
613 printk("%s: demodulator is not responding, possibly hung, aborting.\n", __FUNCTION__);
Steve Tothb79cb652006-01-09 15:25:07 -0200614 return -EREMOTEIO;
615 }
Steven Toth0144f3142006-01-09 15:25:22 -0200616 msleep(10);
Steve Tothb79cb652006-01-09 15:25:07 -0200617 }
618
Steve Tothb79cb652006-01-09 15:25:07 -0200619 /* send another 8 bytes, wait for the send to be completed */
Steven Toth0144f3142006-01-09 15:25:22 -0200620 timeout = jiffies + msecs_to_jiffies(40);
Steve Tothb79cb652006-01-09 15:25:07 -0200621 cx24123_writereg(state, 0x22, (data>>8) & 0xff );
Steven Toth0144f3142006-01-09 15:25:22 -0200622 while ((cx24123_readreg(state, 0x20) & 0x40) == 0) {
623 if (time_after(jiffies, timeout)) {
624 printk("%s: demodulator is not responding, possibly hung, aborting.\n", __FUNCTION__);
Steve Tothb79cb652006-01-09 15:25:07 -0200625 return -EREMOTEIO;
626 }
Steven Toth0144f3142006-01-09 15:25:22 -0200627 msleep(10);
Steve Tothb79cb652006-01-09 15:25:07 -0200628 }
629
Steve Tothb79cb652006-01-09 15:25:07 -0200630 /* send the lower 5 bits of this byte, padded with 3 LBB, wait for the send to be completed */
Steven Toth0144f3142006-01-09 15:25:22 -0200631 timeout = jiffies + msecs_to_jiffies(40);
Steve Tothb79cb652006-01-09 15:25:07 -0200632 cx24123_writereg(state, 0x22, (data) & 0xff );
Steven Toth0144f3142006-01-09 15:25:22 -0200633 while ((cx24123_readreg(state, 0x20) & 0x80)) {
634 if (time_after(jiffies, timeout)) {
635 printk("%s: demodulator is not responding, possibly hung, aborting.\n", __FUNCTION__);
Steve Tothb79cb652006-01-09 15:25:07 -0200636 return -EREMOTEIO;
637 }
Steven Toth0144f3142006-01-09 15:25:22 -0200638 msleep(10);
Steve Tothb79cb652006-01-09 15:25:07 -0200639 }
640
641 /* Trigger the demod to configure the tuner */
642 cx24123_writereg(state, 0x20, cx24123_readreg(state, 0x20) | 2);
643 cx24123_writereg(state, 0x20, cx24123_readreg(state, 0x20) & 0xfd);
644
645 return 0;
646}
647
648static int cx24123_pll_tune(struct dvb_frontend* fe, struct dvb_frontend_parameters *p)
649{
650 struct cx24123_state *state = fe->demodulator_priv;
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300651 u8 val;
652
653 dprintk("frequency=%i\n", p->frequency);
Steve Tothb79cb652006-01-09 15:25:07 -0200654
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200655 if (cx24123_pll_calculate(fe, p) != 0) {
Steve Tothb79cb652006-01-09 15:25:07 -0200656 printk("%s: cx24123_pll_calcutate failed\n",__FUNCTION__);
657 return -EINVAL;
658 }
659
660 /* Write the new VCO/VGA */
661 cx24123_pll_writereg(fe, p, state->VCAarg);
662 cx24123_pll_writereg(fe, p, state->VGAarg);
663
664 /* Write the new bandselect and pll args */
665 cx24123_pll_writereg(fe, p, state->bandselectarg);
666 cx24123_pll_writereg(fe, p, state->pllarg);
667
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300668 /* set the FILTUNE voltage */
669 val = cx24123_readreg(state, 0x28) & ~0x3;
670 cx24123_writereg(state, 0x27, state->FILTune >> 2);
671 cx24123_writereg(state, 0x28, val | (state->FILTune & 0x3));
672
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300673 dprintk("%s: pll tune VCA=%d, band=%d, pll=%d\n",__FUNCTION__,state->VCAarg,
674 state->bandselectarg,state->pllarg);
675
Steve Tothb79cb652006-01-09 15:25:07 -0200676 return 0;
677}
678
679static int cx24123_initfe(struct dvb_frontend* fe)
680{
681 struct cx24123_state *state = fe->demodulator_priv;
682 int i;
683
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300684 dprintk("%s: init frontend\n",__FUNCTION__);
685
Steve Tothb79cb652006-01-09 15:25:07 -0200686 /* Configure the demod to a good set of defaults */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200687 for (i = 0; i < sizeof(cx24123_regdata) / sizeof(cx24123_regdata[0]); i++)
Steve Tothb79cb652006-01-09 15:25:07 -0200688 cx24123_writereg(state, cx24123_regdata[i].reg, cx24123_regdata[i].data);
689
690 if (state->config->pll_init)
691 state->config->pll_init(fe);
692
693 /* Configure the LNB for 14V */
Vadim Catana1c956a32006-01-09 15:25:08 -0200694 if (state->config->use_isl6421)
695 cx24123_writelnbreg(state, 0x0, 0x2a);
Steve Tothb79cb652006-01-09 15:25:07 -0200696
697 return 0;
698}
699
700static int cx24123_set_voltage(struct dvb_frontend* fe, fe_sec_voltage_t voltage)
701{
702 struct cx24123_state *state = fe->demodulator_priv;
703 u8 val;
704
Vadim Catana1c956a32006-01-09 15:25:08 -0200705 switch (state->config->use_isl6421) {
Steve Tothb79cb652006-01-09 15:25:07 -0200706
Vadim Catana1c956a32006-01-09 15:25:08 -0200707 case 1:
708
709 val = cx24123_readlnbreg(state, 0x0);
710
711 switch (voltage) {
712 case SEC_VOLTAGE_13:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300713 dprintk("%s: isl6421 voltage = 13V\n",__FUNCTION__);
Vadim Catana1c956a32006-01-09 15:25:08 -0200714 return cx24123_writelnbreg(state, 0x0, val & 0x32); /* V 13v */
715 case SEC_VOLTAGE_18:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300716 dprintk("%s: isl6421 voltage = 18V\n",__FUNCTION__);
Vadim Catana1c956a32006-01-09 15:25:08 -0200717 return cx24123_writelnbreg(state, 0x0, val | 0x04); /* H 18v */
718 case SEC_VOLTAGE_OFF:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300719 dprintk("%s: isl5421 voltage off\n",__FUNCTION__);
Vadim Catana1c956a32006-01-09 15:25:08 -0200720 return cx24123_writelnbreg(state, 0x0, val & 0x30);
721 default:
722 return -EINVAL;
723 };
724
725 case 0:
726
727 val = cx24123_readreg(state, 0x29);
728
729 switch (voltage) {
730 case SEC_VOLTAGE_13:
731 dprintk("%s: setting voltage 13V\n", __FUNCTION__);
732 if (state->config->enable_lnb_voltage)
733 state->config->enable_lnb_voltage(fe, 1);
734 return cx24123_writereg(state, 0x29, val | 0x80);
735 case SEC_VOLTAGE_18:
736 dprintk("%s: setting voltage 18V\n", __FUNCTION__);
737 if (state->config->enable_lnb_voltage)
738 state->config->enable_lnb_voltage(fe, 1);
739 return cx24123_writereg(state, 0x29, val & 0x7f);
740 case SEC_VOLTAGE_OFF:
741 dprintk("%s: setting voltage off\n", __FUNCTION__);
742 if (state->config->enable_lnb_voltage)
743 state->config->enable_lnb_voltage(fe, 0);
744 return 0;
745 default:
746 return -EINVAL;
747 };
748 }
749
750 return 0;
Steve Tothb79cb652006-01-09 15:25:07 -0200751}
752
Yeasah Pelldce1dfc2006-04-13 11:40:59 -0300753/* wait for diseqc queue to become ready (or timeout) */
754static void cx24123_wait_for_diseqc(struct cx24123_state *state)
755{
756 unsigned long timeout = jiffies + msecs_to_jiffies(200);
757 while (!(cx24123_readreg(state, 0x29) & 0x40)) {
758 if(time_after(jiffies, timeout)) {
759 printk("%s: diseqc queue not ready, command may be lost.\n", __FUNCTION__);
760 break;
761 }
762 msleep(10);
763 }
764}
765
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300766static int cx24123_send_diseqc_msg(struct dvb_frontend* fe, struct dvb_diseqc_master_cmd *cmd)
Steve Tothb79cb652006-01-09 15:25:07 -0200767{
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300768 struct cx24123_state *state = fe->demodulator_priv;
769 int i, val;
Steve Tothb79cb652006-01-09 15:25:07 -0200770
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300771 dprintk("%s:\n",__FUNCTION__);
772
Yeasah Pelldce1dfc2006-04-13 11:40:59 -0300773 /* check if continuous tone has been stopped */
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300774 if (state->config->use_isl6421)
775 val = cx24123_readlnbreg(state, 0x00) & 0x10;
776 else
777 val = cx24123_readreg(state, 0x29) & 0x10;
778
779
780 if (val) {
781 printk("%s: ERROR: attempt to send diseqc command before tone is off\n", __FUNCTION__);
782 return -ENOTSUPP;
783 }
784
Yeasah Pelldce1dfc2006-04-13 11:40:59 -0300785 /* wait for diseqc queue ready */
786 cx24123_wait_for_diseqc(state);
787
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300788 /* select tone mode */
789 cx24123_writereg(state, 0x2a, cx24123_readreg(state, 0x2a) & 0xf8);
790
791 for (i = 0; i < cmd->msg_len; i++)
792 cx24123_writereg(state, 0x2C + i, cmd->msg[i]);
793
794 val = cx24123_readreg(state, 0x29);
795 cx24123_writereg(state, 0x29, ((val & 0x90) | 0x40) | ((cmd->msg_len-3) & 3));
796
Yeasah Pelldce1dfc2006-04-13 11:40:59 -0300797 /* wait for diseqc message to finish sending */
798 cx24123_wait_for_diseqc(state);
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300799
800 return 0;
801}
802
803static int cx24123_diseqc_send_burst(struct dvb_frontend* fe, fe_sec_mini_cmd_t burst)
804{
805 struct cx24123_state *state = fe->demodulator_priv;
806 int val;
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300807
808 dprintk("%s:\n", __FUNCTION__);
809
810 /* check if continuous tone has been stoped */
811 if (state->config->use_isl6421)
812 val = cx24123_readlnbreg(state, 0x00) & 0x10;
813 else
814 val = cx24123_readreg(state, 0x29) & 0x10;
815
816
817 if (val) {
818 printk("%s: ERROR: attempt to send diseqc command before tone is off\n", __FUNCTION__);
819 return -ENOTSUPP;
820 }
821
Yeasah Pelldce1dfc2006-04-13 11:40:59 -0300822 cx24123_wait_for_diseqc(state);
823
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300824 /* select tone mode */
825 val = cx24123_readreg(state, 0x2a) & 0xf8;
826 cx24123_writereg(state, 0x2a, val | 0x04);
827
828 val = cx24123_readreg(state, 0x29);
829
830 if (burst == SEC_MINI_A)
831 cx24123_writereg(state, 0x29, ((val & 0x90) | 0x40 | 0x00));
832 else if (burst == SEC_MINI_B)
833 cx24123_writereg(state, 0x29, ((val & 0x90) | 0x40 | 0x08));
834 else
835 return -EINVAL;
836
Yeasah Pelldce1dfc2006-04-13 11:40:59 -0300837 cx24123_wait_for_diseqc(state);
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300838
839 return 0;
Steve Tothb79cb652006-01-09 15:25:07 -0200840}
841
842static int cx24123_read_status(struct dvb_frontend* fe, fe_status_t* status)
843{
844 struct cx24123_state *state = fe->demodulator_priv;
845
846 int sync = cx24123_readreg(state, 0x14);
847 int lock = cx24123_readreg(state, 0x20);
848
849 *status = 0;
850 if (lock & 0x01)
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300851 *status |= FE_HAS_SIGNAL;
852 if (sync & 0x02)
853 *status |= FE_HAS_CARRIER;
Steve Tothb79cb652006-01-09 15:25:07 -0200854 if (sync & 0x04)
855 *status |= FE_HAS_VITERBI;
856 if (sync & 0x08)
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300857 *status |= FE_HAS_SYNC;
Steve Tothb79cb652006-01-09 15:25:07 -0200858 if (sync & 0x80)
Vadim Catanaa74b51f2006-04-13 10:19:52 -0300859 *status |= FE_HAS_LOCK;
Steve Tothb79cb652006-01-09 15:25:07 -0200860
861 return 0;
862}
863
864/*
865 * Configured to return the measurement of errors in blocks, because no UCBLOCKS value
866 * is available, so this value doubles up to satisfy both measurements
867 */
868static int cx24123_read_ber(struct dvb_frontend* fe, u32* ber)
869{
870 struct cx24123_state *state = fe->demodulator_priv;
871
872 state->lastber =
873 ((cx24123_readreg(state, 0x1c) & 0x3f) << 16) |
874 (cx24123_readreg(state, 0x1d) << 8 |
875 cx24123_readreg(state, 0x1e));
876
877 /* Do the signal quality processing here, it's derived from the BER. */
878 /* Scale the BER from a 24bit to a SNR 16 bit where higher = better */
879 if (state->lastber < 5000)
880 state->snr = 655*100;
881 else if ( (state->lastber >= 5000) && (state->lastber < 55000) )
882 state->snr = 655*90;
883 else if ( (state->lastber >= 55000) && (state->lastber < 150000) )
884 state->snr = 655*80;
885 else if ( (state->lastber >= 150000) && (state->lastber < 250000) )
886 state->snr = 655*70;
887 else if ( (state->lastber >= 250000) && (state->lastber < 450000) )
888 state->snr = 655*65;
889 else
890 state->snr = 0;
891
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300892 dprintk("%s: BER = %d, S/N index = %d\n",__FUNCTION__,state->lastber, state->snr);
893
Steve Tothb79cb652006-01-09 15:25:07 -0200894 *ber = state->lastber;
895
896 return 0;
897}
898
899static int cx24123_read_signal_strength(struct dvb_frontend* fe, u16* signal_strength)
900{
901 struct cx24123_state *state = fe->demodulator_priv;
902 *signal_strength = cx24123_readreg(state, 0x3b) << 8; /* larger = better */
903
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300904 dprintk("%s: Signal strength = %d\n",__FUNCTION__,*signal_strength);
905
Steve Tothb79cb652006-01-09 15:25:07 -0200906 return 0;
907}
908
909static int cx24123_read_snr(struct dvb_frontend* fe, u16* snr)
910{
911 struct cx24123_state *state = fe->demodulator_priv;
912 *snr = state->snr;
913
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300914 dprintk("%s: read S/N index = %d\n",__FUNCTION__,*snr);
915
Steve Tothb79cb652006-01-09 15:25:07 -0200916 return 0;
917}
918
919static int cx24123_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
920{
921 struct cx24123_state *state = fe->demodulator_priv;
922 *ucblocks = state->lastber;
923
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300924 dprintk("%s: ucblocks (ber) = %d\n",__FUNCTION__,*ucblocks);
925
Steve Tothb79cb652006-01-09 15:25:07 -0200926 return 0;
927}
928
929static int cx24123_set_frontend(struct dvb_frontend* fe, struct dvb_frontend_parameters *p)
930{
931 struct cx24123_state *state = fe->demodulator_priv;
932
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300933 dprintk("%s: set_frontend\n",__FUNCTION__);
934
Steve Tothb79cb652006-01-09 15:25:07 -0200935 if (state->config->set_ts_params)
936 state->config->set_ts_params(fe, 0);
937
938 state->currentfreq=p->frequency;
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200939 state->currentsymbolrate = p->u.qpsk.symbol_rate;
Steve Tothb79cb652006-01-09 15:25:07 -0200940
941 cx24123_set_inversion(state, p->inversion);
942 cx24123_set_fec(state, p->u.qpsk.fec_inner);
943 cx24123_set_symbolrate(state, p->u.qpsk.symbol_rate);
944 cx24123_pll_tune(fe, p);
945
946 /* Enable automatic aquisition and reset cycle */
Johannes Stezenbache3b152b2006-01-09 15:25:08 -0200947 cx24123_writereg(state, 0x03, (cx24123_readreg(state, 0x03) | 0x07));
Steve Tothb79cb652006-01-09 15:25:07 -0200948 cx24123_writereg(state, 0x00, 0x10);
949 cx24123_writereg(state, 0x00, 0);
950
951 return 0;
952}
953
954static int cx24123_get_frontend(struct dvb_frontend* fe, struct dvb_frontend_parameters *p)
955{
956 struct cx24123_state *state = fe->demodulator_priv;
957
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300958 dprintk("%s: get_frontend\n",__FUNCTION__);
959
Steve Tothb79cb652006-01-09 15:25:07 -0200960 if (cx24123_get_inversion(state, &p->inversion) != 0) {
961 printk("%s: Failed to get inversion status\n",__FUNCTION__);
962 return -EREMOTEIO;
963 }
964 if (cx24123_get_fec(state, &p->u.qpsk.fec_inner) != 0) {
965 printk("%s: Failed to get fec status\n",__FUNCTION__);
966 return -EREMOTEIO;
967 }
968 p->frequency = state->currentfreq;
969 p->u.qpsk.symbol_rate = state->currentsymbolrate;
970
971 return 0;
972}
973
974static int cx24123_set_tone(struct dvb_frontend* fe, fe_sec_tone_mode_t tone)
975{
976 struct cx24123_state *state = fe->demodulator_priv;
977 u8 val;
978
Vadim Catana1c956a32006-01-09 15:25:08 -0200979 switch (state->config->use_isl6421) {
980 case 1:
Steve Tothb79cb652006-01-09 15:25:07 -0200981
Vadim Catana1c956a32006-01-09 15:25:08 -0200982 val = cx24123_readlnbreg(state, 0x0);
983
984 switch (tone) {
985 case SEC_TONE_ON:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300986 dprintk("%s: isl6421 sec tone on\n",__FUNCTION__);
Vadim Catana1c956a32006-01-09 15:25:08 -0200987 return cx24123_writelnbreg(state, 0x0, val | 0x10);
988 case SEC_TONE_OFF:
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -0300989 dprintk("%s: isl6421 sec tone off\n",__FUNCTION__);
Vadim Catana1c956a32006-01-09 15:25:08 -0200990 return cx24123_writelnbreg(state, 0x0, val & 0x2f);
991 default:
992 printk("%s: CASE reached default with tone=%d\n", __FUNCTION__, tone);
993 return -EINVAL;
994 }
995
996 case 0:
997
998 val = cx24123_readreg(state, 0x29);
999
1000 switch (tone) {
1001 case SEC_TONE_ON:
1002 dprintk("%s: setting tone on\n", __FUNCTION__);
1003 return cx24123_writereg(state, 0x29, val | 0x10);
1004 case SEC_TONE_OFF:
1005 dprintk("%s: setting tone off\n",__FUNCTION__);
1006 return cx24123_writereg(state, 0x29, val & 0xef);
1007 default:
1008 printk("%s: CASE reached default with tone=%d\n", __FUNCTION__, tone);
1009 return -EINVAL;
1010 }
Steve Tothb79cb652006-01-09 15:25:07 -02001011 }
Vadim Catana1c956a32006-01-09 15:25:08 -02001012
1013 return 0;
Steve Tothb79cb652006-01-09 15:25:07 -02001014}
1015
1016static void cx24123_release(struct dvb_frontend* fe)
1017{
1018 struct cx24123_state* state = fe->demodulator_priv;
1019 dprintk("%s\n",__FUNCTION__);
1020 kfree(state);
1021}
1022
1023static struct dvb_frontend_ops cx24123_ops;
1024
Johannes Stezenbache3b152b2006-01-09 15:25:08 -02001025struct dvb_frontend* cx24123_attach(const struct cx24123_config* config,
1026 struct i2c_adapter* i2c)
Steve Tothb79cb652006-01-09 15:25:07 -02001027{
1028 struct cx24123_state* state = NULL;
1029 int ret;
1030
1031 dprintk("%s\n",__FUNCTION__);
1032
1033 /* allocate memory for the internal state */
1034 state = kmalloc(sizeof(struct cx24123_state), GFP_KERNEL);
1035 if (state == NULL) {
1036 printk("Unable to kmalloc\n");
1037 goto error;
1038 }
1039
1040 /* setup the state */
1041 state->config = config;
1042 state->i2c = i2c;
1043 memcpy(&state->ops, &cx24123_ops, sizeof(struct dvb_frontend_ops));
1044 state->lastber = 0;
1045 state->snr = 0;
1046 state->lnbreg = 0;
1047 state->VCAarg = 0;
1048 state->VGAarg = 0;
1049 state->bandselectarg = 0;
1050 state->pllarg = 0;
1051 state->currentfreq = 0;
1052 state->currentsymbolrate = 0;
1053
1054 /* check if the demod is there */
1055 ret = cx24123_readreg(state, 0x00);
1056 if ((ret != 0xd1) && (ret != 0xe1)) {
1057 printk("Version != d1 or e1\n");
1058 goto error;
1059 }
1060
1061 /* create dvb_frontend */
1062 state->frontend.ops = &state->ops;
1063 state->frontend.demodulator_priv = state;
1064 return &state->frontend;
1065
1066error:
1067 kfree(state);
1068
1069 return NULL;
1070}
1071
1072static struct dvb_frontend_ops cx24123_ops = {
1073
1074 .info = {
1075 .name = "Conexant CX24123/CX24109",
1076 .type = FE_QPSK,
1077 .frequency_min = 950000,
1078 .frequency_max = 2150000,
1079 .frequency_stepsize = 1011, /* kHz for QPSK frontends */
Yeasah Pell0e4558a2006-04-13 17:24:13 -03001080 .frequency_tolerance = 5000,
Steve Tothb79cb652006-01-09 15:25:07 -02001081 .symbol_rate_min = 1000000,
1082 .symbol_rate_max = 45000000,
1083 .caps = FE_CAN_INVERSION_AUTO |
1084 FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
Yeasah Pell0e4558a2006-04-13 17:24:13 -03001085 FE_CAN_FEC_4_5 | FE_CAN_FEC_5_6 | FE_CAN_FEC_6_7 |
1086 FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
Steve Tothb79cb652006-01-09 15:25:07 -02001087 FE_CAN_QPSK | FE_CAN_RECOVER
1088 },
1089
1090 .release = cx24123_release,
1091
1092 .init = cx24123_initfe,
1093 .set_frontend = cx24123_set_frontend,
1094 .get_frontend = cx24123_get_frontend,
1095 .read_status = cx24123_read_status,
1096 .read_ber = cx24123_read_ber,
1097 .read_signal_strength = cx24123_read_signal_strength,
1098 .read_snr = cx24123_read_snr,
1099 .read_ucblocks = cx24123_read_ucblocks,
1100 .diseqc_send_master_cmd = cx24123_send_diseqc_msg,
Vadim Catanaa74b51f2006-04-13 10:19:52 -03001101 .diseqc_send_burst = cx24123_diseqc_send_burst,
Steve Tothb79cb652006-01-09 15:25:07 -02001102 .set_tone = cx24123_set_tone,
1103 .set_voltage = cx24123_set_voltage,
1104};
1105
1106module_param(debug, int, 0644);
Mauro Carvalho Chehabcaf970e2006-04-13 11:29:13 -03001107MODULE_PARM_DESC(debug, "Activates frontend debugging (default:0)");
Steve Tothb79cb652006-01-09 15:25:07 -02001108
Yeasah Pell70047f92006-04-13 17:26:22 -03001109module_param(force_band, int, 0644);
1110MODULE_PARM_DESC(force_band, "Force a specific band select (1-9, default:off).");
1111
Steve Tothb79cb652006-01-09 15:25:07 -02001112MODULE_DESCRIPTION("DVB Frontend module for Conexant cx24123/cx24109 hardware");
1113MODULE_AUTHOR("Steven Toth");
1114MODULE_LICENSE("GPL");
1115
1116EXPORT_SYMBOL(cx24123_attach);