blob: b59520e56fc7fee72bc8262a08c9af2d8d690985 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/asm-arm/arch-ixp4xx/io.h
3 *
4 * Author: Deepak Saxena <dsaxena@plexity.net>
5 *
Deepak Saxena450008b2005-07-06 23:06:05 +01006 * Copyright (C) 2002-2005 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __ASM_ARM_ARCH_IO_H
14#define __ASM_ARM_ARCH_IO_H
15
16#include <asm/hardware.h>
17
18#define IO_SPACE_LIMIT 0xffff0000
19
20#define BIT(x) ((1)<<(x))
21
22
23extern int (*ixp4xx_pci_read)(u32 addr, u32 cmd, u32* data);
24extern int ixp4xx_pci_write(u32 addr, u32 cmd, u32 data);
25
26
27/*
28 * IXP4xx provides two methods of accessing PCI memory space:
29 *
30 * 1) A direct mapped window from 0x48000000 to 0x4bffffff (64MB).
31 * To access PCI via this space, we simply ioremap() the BAR
32 * into the kernel and we can use the standard read[bwl]/write[bwl]
33 * macros. This is the preffered method due to speed but it
34 * limits the system to just 64MB of PCI memory. This can be
35 * problamatic if using video cards and other memory-heavy
36 * targets.
37 *
38 * 2) If > 64MB of memory space is required, the IXP4xx can be configured
39 * to use indirect registers to access PCI (as we do below for I/O
40 * transactions). This allows for up to 128MB (0x48000000 to 0x4fffffff)
41 * of memory on the bus. The disadvantadge of this is that every
42 * PCI access requires three local register accesses plus a spinlock,
43 * but in some cases the performance hit is acceptable. In addition,
44 * you cannot mmap() PCI devices in this case.
45 *
46 */
47#ifndef CONFIG_IXP4XX_INDIRECT_PCI
48
49#define __mem_pci(a) (a)
50
51#else
52
53#include <linux/mm.h>
54
55/*
56 * In the case of using indirect PCI, we simply return the actual PCI
57 * address and our read/write implementation use that to drive the
58 * access registers. If something outside of PCI is ioremap'd, we
59 * fallback to the default.
60 */
61static inline void __iomem *
Russell King67a19012005-11-17 16:48:00 +000062__ixp4xx_ioremap(unsigned long addr, size_t size, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -070063{
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 if((addr < 0x48000000) || (addr > 0x4fffffff))
Russell King67a19012005-11-17 16:48:00 +000065 return __ioremap(addr, size, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
67 return (void *)addr;
68}
69
70static inline void
71__ixp4xx_iounmap(void __iomem *addr)
72{
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 if ((u32)addr >= VMALLOC_START)
74 __iounmap(addr);
75}
76
Russell King67a19012005-11-17 16:48:00 +000077#define __arch_ioremap(a, s, f) __ixp4xx_ioremap(a, s, f)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#define __arch_iounmap(a) __ixp4xx_iounmap(a)
79
John Bowlerbfca9452005-11-02 11:55:12 +000080#define writeb(v, p) __ixp4xx_writeb(v, p)
81#define writew(v, p) __ixp4xx_writew(v, p)
82#define writel(v, p) __ixp4xx_writel(v, p)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84#define writesb(p, v, l) __ixp4xx_writesb(p, v, l)
85#define writesw(p, v, l) __ixp4xx_writesw(p, v, l)
86#define writesl(p, v, l) __ixp4xx_writesl(p, v, l)
87
88#define readb(p) __ixp4xx_readb(p)
89#define readw(p) __ixp4xx_readw(p)
90#define readl(p) __ixp4xx_readl(p)
91
92#define readsb(p, v, l) __ixp4xx_readsb(p, v, l)
93#define readsw(p, v, l) __ixp4xx_readsw(p, v, l)
94#define readsl(p, v, l) __ixp4xx_readsl(p, v, l)
95
96static inline void
John Bowlerbfca9452005-11-02 11:55:12 +000097__ixp4xx_writeb(u8 value, volatile void __iomem *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -070098{
John Bowlerbfca9452005-11-02 11:55:12 +000099 u32 addr = (u32)p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 u32 n, byte_enables, data;
101
102 if (addr >= VMALLOC_START) {
103 __raw_writeb(value, addr);
104 return;
105 }
106
107 n = addr % 4;
108 byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
109 data = value << (8*n);
110 ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
111}
112
113static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000114__ixp4xx_writesb(volatile void __iomem *bus_addr, const u8 *vaddr, int count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115{
116 while (count--)
117 writeb(*vaddr++, bus_addr);
118}
119
120static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000121__ixp4xx_writew(u16 value, volatile void __iomem *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122{
John Bowlerbfca9452005-11-02 11:55:12 +0000123 u32 addr = (u32)p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 u32 n, byte_enables, data;
125
126 if (addr >= VMALLOC_START) {
127 __raw_writew(value, addr);
128 return;
129 }
130
131 n = addr % 4;
132 byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
133 data = value << (8*n);
134 ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
135}
136
137static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000138__ixp4xx_writesw(volatile void __iomem *bus_addr, const u16 *vaddr, int count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139{
140 while (count--)
141 writew(*vaddr++, bus_addr);
142}
143
144static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000145__ixp4xx_writel(u32 value, volatile void __iomem *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146{
John Bowlerbfca9452005-11-02 11:55:12 +0000147 u32 addr = (u32)p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 if (addr >= VMALLOC_START) {
149 __raw_writel(value, addr);
150 return;
151 }
152
153 ixp4xx_pci_write(addr, NP_CMD_MEMWRITE, value);
154}
155
156static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000157__ixp4xx_writesl(volatile void __iomem *bus_addr, const u32 *vaddr, int count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158{
159 while (count--)
160 writel(*vaddr++, bus_addr);
161}
162
163static inline unsigned char
John Bowlerbfca9452005-11-02 11:55:12 +0000164__ixp4xx_readb(const volatile void __iomem *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165{
John Bowlerbfca9452005-11-02 11:55:12 +0000166 u32 addr = (u32)p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 u32 n, byte_enables, data;
168
169 if (addr >= VMALLOC_START)
170 return __raw_readb(addr);
171
172 n = addr % 4;
173 byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
174 if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
175 return 0xff;
176
177 return data >> (8*n);
178}
179
180static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000181__ixp4xx_readsb(const volatile void __iomem *bus_addr, u8 *vaddr, u32 count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182{
183 while (count--)
184 *vaddr++ = readb(bus_addr);
185}
186
187static inline unsigned short
John Bowlerbfca9452005-11-02 11:55:12 +0000188__ixp4xx_readw(const volatile void __iomem *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
John Bowlerbfca9452005-11-02 11:55:12 +0000190 u32 addr = (u32)p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 u32 n, byte_enables, data;
192
193 if (addr >= VMALLOC_START)
194 return __raw_readw(addr);
195
196 n = addr % 4;
197 byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
198 if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
199 return 0xffff;
200
201 return data>>(8*n);
202}
203
204static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000205__ixp4xx_readsw(const volatile void __iomem *bus_addr, u16 *vaddr, u32 count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206{
207 while (count--)
208 *vaddr++ = readw(bus_addr);
209}
210
211static inline unsigned long
John Bowlerbfca9452005-11-02 11:55:12 +0000212__ixp4xx_readl(const volatile void __iomem *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213{
John Bowlerbfca9452005-11-02 11:55:12 +0000214 u32 addr = (u32)p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 u32 data;
216
217 if (addr >= VMALLOC_START)
218 return __raw_readl(addr);
219
220 if (ixp4xx_pci_read(addr, NP_CMD_MEMREAD, &data))
221 return 0xffffffff;
222
223 return data;
224}
225
226static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000227__ixp4xx_readsl(const volatile void __iomem *bus_addr, u32 *vaddr, u32 count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228{
229 while (count--)
230 *vaddr++ = readl(bus_addr);
231}
232
233
234/*
235 * We can use the built-in functions b/c they end up calling writeb/readb
236 */
237#define memset_io(c,v,l) _memset_io((c),(v),(l))
238#define memcpy_fromio(a,c,l) _memcpy_fromio((a),(c),(l))
239#define memcpy_toio(c,a,l) _memcpy_toio((c),(a),(l))
240
241#define eth_io_copy_and_sum(s,c,l,b) \
242 eth_copy_and_sum((s),__mem_pci(c),(l),(b))
243
244static inline int
John Bowlerbfca9452005-11-02 11:55:12 +0000245check_signature(const unsigned char __iomem *bus_addr, const unsigned char *signature,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 int length)
247{
248 int retval = 0;
249 do {
250 if (readb(bus_addr) != *signature)
251 goto out;
252 bus_addr++;
253 signature++;
254 length--;
255 } while (length);
256 retval = 1;
257out:
258 return retval;
259}
260
261#endif
262
Deepak Saxena76bbb002006-04-30 15:34:29 +0100263#ifndef CONFIG_PCI
264
265#define __io(v) v
266
267#else
268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269/*
270 * IXP4xx does not have a transparent cpu -> PCI I/O translation
271 * window. Instead, it has a set of registers that must be tweaked
272 * with the proper byte lanes, command types, and address for the
273 * transaction. This means that we need to override the default
274 * I/O functions.
275 */
276#define outb(p, v) __ixp4xx_outb(p, v)
277#define outw(p, v) __ixp4xx_outw(p, v)
278#define outl(p, v) __ixp4xx_outl(p, v)
279
280#define outsb(p, v, l) __ixp4xx_outsb(p, v, l)
281#define outsw(p, v, l) __ixp4xx_outsw(p, v, l)
282#define outsl(p, v, l) __ixp4xx_outsl(p, v, l)
283
284#define inb(p) __ixp4xx_inb(p)
285#define inw(p) __ixp4xx_inw(p)
286#define inl(p) __ixp4xx_inl(p)
287
288#define insb(p, v, l) __ixp4xx_insb(p, v, l)
289#define insw(p, v, l) __ixp4xx_insw(p, v, l)
290#define insl(p, v, l) __ixp4xx_insl(p, v, l)
291
292
293static inline void
294__ixp4xx_outb(u8 value, u32 addr)
295{
296 u32 n, byte_enables, data;
297 n = addr % 4;
298 byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
299 data = value << (8*n);
300 ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
301}
302
303static inline void
304__ixp4xx_outsb(u32 io_addr, const u8 *vaddr, u32 count)
305{
306 while (count--)
307 outb(*vaddr++, io_addr);
308}
309
310static inline void
311__ixp4xx_outw(u16 value, u32 addr)
312{
313 u32 n, byte_enables, data;
314 n = addr % 4;
315 byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
316 data = value << (8*n);
317 ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
318}
319
320static inline void
321__ixp4xx_outsw(u32 io_addr, const u16 *vaddr, u32 count)
322{
323 while (count--)
324 outw(cpu_to_le16(*vaddr++), io_addr);
325}
326
327static inline void
328__ixp4xx_outl(u32 value, u32 addr)
329{
330 ixp4xx_pci_write(addr, NP_CMD_IOWRITE, value);
331}
332
333static inline void
334__ixp4xx_outsl(u32 io_addr, const u32 *vaddr, u32 count)
335{
336 while (count--)
337 outl(*vaddr++, io_addr);
338}
339
340static inline u8
341__ixp4xx_inb(u32 addr)
342{
343 u32 n, byte_enables, data;
344 n = addr % 4;
345 byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
346 if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
347 return 0xff;
348
349 return data >> (8*n);
350}
351
352static inline void
353__ixp4xx_insb(u32 io_addr, u8 *vaddr, u32 count)
354{
355 while (count--)
356 *vaddr++ = inb(io_addr);
357}
358
359static inline u16
360__ixp4xx_inw(u32 addr)
361{
362 u32 n, byte_enables, data;
363 n = addr % 4;
364 byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
365 if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
366 return 0xffff;
367
368 return data>>(8*n);
369}
370
371static inline void
372__ixp4xx_insw(u32 io_addr, u16 *vaddr, u32 count)
373{
374 while (count--)
375 *vaddr++ = le16_to_cpu(inw(io_addr));
376}
377
378static inline u32
379__ixp4xx_inl(u32 addr)
380{
381 u32 data;
382 if (ixp4xx_pci_read(addr, NP_CMD_IOREAD, &data))
383 return 0xffffffff;
384
385 return data;
386}
387
388static inline void
389__ixp4xx_insl(u32 io_addr, u32 *vaddr, u32 count)
390{
391 while (count--)
392 *vaddr++ = inl(io_addr);
393}
394
David Vrabel147056f2005-08-31 21:45:14 +0100395#define PIO_OFFSET 0x10000UL
396#define PIO_MASK 0x0ffffUL
397
398#define __is_io_address(p) (((unsigned long)p >= PIO_OFFSET) && \
399 ((unsigned long)p <= (PIO_MASK + PIO_OFFSET)))
Deepak Saxena450008b2005-07-06 23:06:05 +0100400static inline unsigned int
John Bowlerbfca9452005-11-02 11:55:12 +0000401__ixp4xx_ioread8(const void __iomem *addr)
Deepak Saxena450008b2005-07-06 23:06:05 +0100402{
David Vrabel147056f2005-08-31 21:45:14 +0100403 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100404 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100405 return (unsigned int)__ixp4xx_inb(port & PIO_MASK);
Deepak Saxena450008b2005-07-06 23:06:05 +0100406 else
407#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100408 return (unsigned int)__raw_readb(port);
Deepak Saxena450008b2005-07-06 23:06:05 +0100409#else
John Bowlerbfca9452005-11-02 11:55:12 +0000410 return (unsigned int)__ixp4xx_readb(addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100411#endif
412}
413
414static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000415__ixp4xx_ioread8_rep(const void __iomem *addr, void *vaddr, u32 count)
Deepak Saxena450008b2005-07-06 23:06:05 +0100416{
David Vrabel147056f2005-08-31 21:45:14 +0100417 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100418 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100419 __ixp4xx_insb(port & PIO_MASK, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100420 else
421#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100422 __raw_readsb(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100423#else
John Bowlerbfca9452005-11-02 11:55:12 +0000424 __ixp4xx_readsb(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100425#endif
426}
427
428static inline unsigned int
John Bowlerbfca9452005-11-02 11:55:12 +0000429__ixp4xx_ioread16(const void __iomem *addr)
Deepak Saxena450008b2005-07-06 23:06:05 +0100430{
David Vrabel147056f2005-08-31 21:45:14 +0100431 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100432 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100433 return (unsigned int)__ixp4xx_inw(port & PIO_MASK);
Deepak Saxena450008b2005-07-06 23:06:05 +0100434 else
435#ifndef CONFIG_IXP4XX_INDIRECT_PCI
436 return le16_to_cpu(__raw_readw((u32)port));
437#else
John Bowlerbfca9452005-11-02 11:55:12 +0000438 return (unsigned int)__ixp4xx_readw(addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100439#endif
440}
441
442static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000443__ixp4xx_ioread16_rep(const void __iomem *addr, void *vaddr, u32 count)
Deepak Saxena450008b2005-07-06 23:06:05 +0100444{
David Vrabel147056f2005-08-31 21:45:14 +0100445 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100446 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100447 __ixp4xx_insw(port & PIO_MASK, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100448 else
449#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100450 __raw_readsw(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100451#else
John Bowlerbfca9452005-11-02 11:55:12 +0000452 __ixp4xx_readsw(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100453#endif
454}
455
456static inline unsigned int
John Bowlerbfca9452005-11-02 11:55:12 +0000457__ixp4xx_ioread32(const void __iomem *addr)
Deepak Saxena450008b2005-07-06 23:06:05 +0100458{
David Vrabel147056f2005-08-31 21:45:14 +0100459 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100460 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100461 return (unsigned int)__ixp4xx_inl(port & PIO_MASK);
Deepak Saxena450008b2005-07-06 23:06:05 +0100462 else {
463#ifndef CONFIG_IXP4XX_INDIRECT_PCI
464 return le32_to_cpu(__raw_readl((u32)port));
465#else
John Bowlerbfca9452005-11-02 11:55:12 +0000466 return (unsigned int)__ixp4xx_readl(addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100467#endif
468 }
469}
470
471static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000472__ixp4xx_ioread32_rep(const void __iomem *addr, void *vaddr, u32 count)
Deepak Saxena450008b2005-07-06 23:06:05 +0100473{
David Vrabel147056f2005-08-31 21:45:14 +0100474 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100475 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100476 __ixp4xx_insl(port & PIO_MASK, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100477 else
478#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100479 __raw_readsl(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100480#else
John Bowlerbfca9452005-11-02 11:55:12 +0000481 __ixp4xx_readsl(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100482#endif
483}
484
485static inline void
David Vrabel147056f2005-08-31 21:45:14 +0100486__ixp4xx_iowrite8(u8 value, void __iomem *addr)
Deepak Saxena450008b2005-07-06 23:06:05 +0100487{
David Vrabel147056f2005-08-31 21:45:14 +0100488 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100489 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100490 __ixp4xx_outb(value, port & PIO_MASK);
Deepak Saxena450008b2005-07-06 23:06:05 +0100491 else
492#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100493 __raw_writeb(value, port);
Deepak Saxena450008b2005-07-06 23:06:05 +0100494#else
John Bowlerbfca9452005-11-02 11:55:12 +0000495 __ixp4xx_writeb(value, addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100496#endif
497}
498
499static inline void
David Vrabel147056f2005-08-31 21:45:14 +0100500__ixp4xx_iowrite8_rep(void __iomem *addr, const void *vaddr, u32 count)
Deepak Saxena450008b2005-07-06 23:06:05 +0100501{
David Vrabel147056f2005-08-31 21:45:14 +0100502 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100503 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100504 __ixp4xx_outsb(port & PIO_MASK, vaddr, count);
505 else
Deepak Saxena450008b2005-07-06 23:06:05 +0100506#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100507 __raw_writesb(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100508#else
John Bowlerbfca9452005-11-02 11:55:12 +0000509 __ixp4xx_writesb(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100510#endif
511}
512
513static inline void
David Vrabel147056f2005-08-31 21:45:14 +0100514__ixp4xx_iowrite16(u16 value, void __iomem *addr)
Deepak Saxena450008b2005-07-06 23:06:05 +0100515{
David Vrabel147056f2005-08-31 21:45:14 +0100516 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100517 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100518 __ixp4xx_outw(value, port & PIO_MASK);
Deepak Saxena450008b2005-07-06 23:06:05 +0100519 else
520#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100521 __raw_writew(cpu_to_le16(value), addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100522#else
John Bowlerbfca9452005-11-02 11:55:12 +0000523 __ixp4xx_writew(value, addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100524#endif
525}
526
527static inline void
David Vrabel147056f2005-08-31 21:45:14 +0100528__ixp4xx_iowrite16_rep(void __iomem *addr, const void *vaddr, u32 count)
Deepak Saxena450008b2005-07-06 23:06:05 +0100529{
David Vrabel147056f2005-08-31 21:45:14 +0100530 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100531 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100532 __ixp4xx_outsw(port & PIO_MASK, vaddr, count);
533 else
Deepak Saxena450008b2005-07-06 23:06:05 +0100534#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100535 __raw_writesw(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100536#else
John Bowlerbfca9452005-11-02 11:55:12 +0000537 __ixp4xx_writesw(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100538#endif
539}
540
541static inline void
David Vrabel147056f2005-08-31 21:45:14 +0100542__ixp4xx_iowrite32(u32 value, void __iomem *addr)
Deepak Saxena450008b2005-07-06 23:06:05 +0100543{
David Vrabel147056f2005-08-31 21:45:14 +0100544 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100545 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100546 __ixp4xx_outl(value, port & PIO_MASK);
Deepak Saxena450008b2005-07-06 23:06:05 +0100547 else
548#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100549 __raw_writel(cpu_to_le32(value), port);
Deepak Saxena450008b2005-07-06 23:06:05 +0100550#else
John Bowlerbfca9452005-11-02 11:55:12 +0000551 __ixp4xx_writel(value, addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100552#endif
553}
554
555static inline void
David Vrabel147056f2005-08-31 21:45:14 +0100556__ixp4xx_iowrite32_rep(void __iomem *addr, const void *vaddr, u32 count)
Deepak Saxena450008b2005-07-06 23:06:05 +0100557{
David Vrabel147056f2005-08-31 21:45:14 +0100558 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100559 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100560 __ixp4xx_outsl(port & PIO_MASK, vaddr, count);
561 else
Deepak Saxena450008b2005-07-06 23:06:05 +0100562#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100563 __raw_writesl(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100564#else
John Bowlerbfca9452005-11-02 11:55:12 +0000565 __ixp4xx_writesl(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100566#endif
567}
568
569#define ioread8(p) __ixp4xx_ioread8(p)
570#define ioread16(p) __ixp4xx_ioread16(p)
571#define ioread32(p) __ixp4xx_ioread32(p)
572
573#define ioread8_rep(p, v, c) __ixp4xx_ioread8_rep(p, v, c)
574#define ioread16_rep(p, v, c) __ixp4xx_ioread16_rep(p, v, c)
575#define ioread32_rep(p, v, c) __ixp4xx_ioread32_rep(p, v, c)
576
577#define iowrite8(v,p) __ixp4xx_iowrite8(v,p)
578#define iowrite16(v,p) __ixp4xx_iowrite16(v,p)
579#define iowrite32(v,p) __ixp4xx_iowrite32(v,p)
580
581#define iowrite8_rep(p, v, c) __ixp4xx_iowrite8_rep(p, v, c)
582#define iowrite16_rep(p, v, c) __ixp4xx_iowrite16_rep(p, v, c)
583#define iowrite32_rep(p, v, c) __ixp4xx_iowrite32_rep(p, v, c)
584
David Vrabel147056f2005-08-31 21:45:14 +0100585#define ioport_map(port, nr) ((void __iomem*)(port + PIO_OFFSET))
Deepak Saxena450008b2005-07-06 23:06:05 +0100586#define ioport_unmap(addr)
Deepak Saxena76bbb002006-04-30 15:34:29 +0100587#endif // !CONFIG_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
589#endif // __ASM_ARM_ARCH_IO_H
590