blob: 674174365f787ccb3f5139a1a1afff2defefc82f [file] [log] [blame]
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001/*
2 * GPMC support functions
3 *
4 * Copyright (C) 2005-2006 Nokia Corporation
5 *
6 * Author: Juha Yrjola
7 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07008 * Copyright (C) 2009 Texas Instruments
9 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
10 *
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030015#undef DEBUG
16
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053017#include <linux/irq.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070018#include <linux/kernel.h>
19#include <linux/init.h>
20#include <linux/err.h>
21#include <linux/clk.h>
Imre Deakf37e4582006-09-25 12:41:33 +030022#include <linux/ioport.h>
23#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030025#include <linux/module.h>
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053026#include <linux/interrupt.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070027
Kyungmin Park7f245162006-12-29 16:48:51 -080028#include <asm/mach-types.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070029#include <plat/gpmc.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070030
Tony Lindgrence491cf2009-10-20 09:40:47 -070031#include <plat/sdrc.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070032
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030033/* GPMC register offsets */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070034#define GPMC_REVISION 0x00
35#define GPMC_SYSCONFIG 0x10
36#define GPMC_SYSSTATUS 0x14
37#define GPMC_IRQSTATUS 0x18
38#define GPMC_IRQENABLE 0x1c
39#define GPMC_TIMEOUT_CONTROL 0x40
40#define GPMC_ERR_ADDRESS 0x44
41#define GPMC_ERR_TYPE 0x48
42#define GPMC_CONFIG 0x50
43#define GPMC_STATUS 0x54
44#define GPMC_PREFETCH_CONFIG1 0x1e0
45#define GPMC_PREFETCH_CONFIG2 0x1e4
Thara Gopinath15e02a32008-04-28 16:55:01 +053046#define GPMC_PREFETCH_CONTROL 0x1ec
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070047#define GPMC_PREFETCH_STATUS 0x1f0
48#define GPMC_ECC_CONFIG 0x1f4
49#define GPMC_ECC_CONTROL 0x1f8
50#define GPMC_ECC_SIZE_CONFIG 0x1fc
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000051#define GPMC_ECC1_RESULT 0x200
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070052
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000053#define GPMC_CS0_OFFSET 0x60
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070054#define GPMC_CS_SIZE 0x30
55
Imre Deakf37e4582006-09-25 12:41:33 +030056#define GPMC_MEM_START 0x00000000
57#define GPMC_MEM_END 0x3FFFFFFF
58#define BOOT_ROM_SPACE 0x100000 /* 1MB */
59
60#define GPMC_CHUNK_SHIFT 24 /* 16 MB */
61#define GPMC_SECTION_SHIFT 28 /* 128 MB */
62
vimal singh59e9c5a2009-07-13 16:26:24 +053063#define CS_NUM_SHIFT 24
64#define ENABLE_PREFETCH (0x1 << 7)
65#define DMA_MPU_MODE 2
66
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +053067/* Structure to save gpmc cs context */
68struct gpmc_cs_config {
69 u32 config1;
70 u32 config2;
71 u32 config3;
72 u32 config4;
73 u32 config5;
74 u32 config6;
75 u32 config7;
76 int is_valid;
77};
78
79/*
80 * Structure to save/restore gpmc context
81 * to support core off on OMAP3
82 */
83struct omap3_gpmc_regs {
84 u32 sysconfig;
85 u32 irqenable;
86 u32 timeout_ctrl;
87 u32 config;
88 u32 prefetch_config1;
89 u32 prefetch_config2;
90 u32 prefetch_control;
91 struct gpmc_cs_config cs_context[GPMC_CS_NUM];
92};
93
Imre Deakf37e4582006-09-25 12:41:33 +030094static struct resource gpmc_mem_root;
95static struct resource gpmc_cs_mem[GPMC_CS_NUM];
Thomas Gleixner87b247c2007-05-10 22:33:04 -070096static DEFINE_SPINLOCK(gpmc_mem_lock);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000097static unsigned int gpmc_cs_map; /* flag for cs which are initialized */
98static int gpmc_ecc_used = -EINVAL; /* cs using ecc engine */
Imre Deakf37e4582006-09-25 12:41:33 +030099
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300100static void __iomem *gpmc_base;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700101
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300102static struct clk *gpmc_l3_clk;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700103
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530104static irqreturn_t gpmc_handle_irq(int irq, void *dev);
105
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700106static void gpmc_write_reg(int idx, u32 val)
107{
108 __raw_writel(val, gpmc_base + idx);
109}
110
111static u32 gpmc_read_reg(int idx)
112{
113 return __raw_readl(gpmc_base + idx);
114}
115
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000116static void gpmc_cs_write_byte(int cs, int idx, u8 val)
117{
118 void __iomem *reg_addr;
119
120 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
121 __raw_writeb(val, reg_addr);
122}
123
124static u8 gpmc_cs_read_byte(int cs, int idx)
125{
126 void __iomem *reg_addr;
127
128 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
129 return __raw_readb(reg_addr);
130}
131
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700132void gpmc_cs_write_reg(int cs, int idx, u32 val)
133{
134 void __iomem *reg_addr;
135
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000136 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700137 __raw_writel(val, reg_addr);
138}
139
140u32 gpmc_cs_read_reg(int cs, int idx)
141{
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300142 void __iomem *reg_addr;
143
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000144 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300145 return __raw_readl(reg_addr);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700146}
147
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300148/* TODO: Add support for gpmc_fck to clock framework and use it */
David Brownell1c22cc12006-12-06 17:13:55 -0800149unsigned long gpmc_get_fclk_period(void)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700150{
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300151 unsigned long rate = clk_get_rate(gpmc_l3_clk);
152
153 if (rate == 0) {
154 printk(KERN_WARNING "gpmc_l3_clk not enabled\n");
155 return 0;
156 }
157
158 rate /= 1000;
159 rate = 1000000000 / rate; /* In picoseconds */
160
161 return rate;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700162}
163
164unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
165{
166 unsigned long tick_ps;
167
168 /* Calculate in picosecs to yield more exact results */
169 tick_ps = gpmc_get_fclk_period();
170
171 return (time_ns * 1000 + tick_ps - 1) / tick_ps;
172}
173
Adrian Huntera3551f52010-12-09 10:48:27 +0200174unsigned int gpmc_ps_to_ticks(unsigned int time_ps)
175{
176 unsigned long tick_ps;
177
178 /* Calculate in picosecs to yield more exact results */
179 tick_ps = gpmc_get_fclk_period();
180
181 return (time_ps + tick_ps - 1) / tick_ps;
182}
183
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300184unsigned int gpmc_ticks_to_ns(unsigned int ticks)
185{
186 return ticks * gpmc_get_fclk_period() / 1000;
187}
188
Kai Svahn23300592007-01-26 12:29:40 -0800189unsigned int gpmc_round_ns_to_ticks(unsigned int time_ns)
190{
191 unsigned long ticks = gpmc_ns_to_ticks(time_ns);
192
193 return ticks * gpmc_get_fclk_period() / 1000;
194}
195
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700196#ifdef DEBUG
197static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
Juha Yrjola2aab6462006-06-26 16:16:21 -0700198 int time, const char *name)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700199#else
200static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
201 int time)
202#endif
203{
204 u32 l;
205 int ticks, mask, nr_bits;
206
207 if (time == 0)
208 ticks = 0;
209 else
210 ticks = gpmc_ns_to_ticks(time);
211 nr_bits = end_bit - st_bit + 1;
David Brownell1c22cc12006-12-06 17:13:55 -0800212 if (ticks >= 1 << nr_bits) {
213#ifdef DEBUG
214 printk(KERN_INFO "GPMC CS%d: %-10s* %3d ns, %3d ticks >= %d\n",
215 cs, name, time, ticks, 1 << nr_bits);
216#endif
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700217 return -1;
David Brownell1c22cc12006-12-06 17:13:55 -0800218 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700219
220 mask = (1 << nr_bits) - 1;
221 l = gpmc_cs_read_reg(cs, reg);
222#ifdef DEBUG
David Brownell1c22cc12006-12-06 17:13:55 -0800223 printk(KERN_INFO
224 "GPMC CS%d: %-10s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
Juha Yrjola2aab6462006-06-26 16:16:21 -0700225 cs, name, ticks, gpmc_get_fclk_period() * ticks / 1000,
David Brownell1c22cc12006-12-06 17:13:55 -0800226 (l >> st_bit) & mask, time);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700227#endif
228 l &= ~(mask << st_bit);
229 l |= ticks << st_bit;
230 gpmc_cs_write_reg(cs, reg, l);
231
232 return 0;
233}
234
235#ifdef DEBUG
236#define GPMC_SET_ONE(reg, st, end, field) \
237 if (set_gpmc_timing_reg(cs, (reg), (st), (end), \
238 t->field, #field) < 0) \
239 return -1
240#else
241#define GPMC_SET_ONE(reg, st, end, field) \
242 if (set_gpmc_timing_reg(cs, (reg), (st), (end), t->field) < 0) \
243 return -1
244#endif
245
246int gpmc_cs_calc_divider(int cs, unsigned int sync_clk)
247{
248 int div;
249 u32 l;
250
Adrian Huntera3551f52010-12-09 10:48:27 +0200251 l = sync_clk + (gpmc_get_fclk_period() - 1);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700252 div = l / gpmc_get_fclk_period();
253 if (div > 4)
254 return -1;
David Brownell1c22cc12006-12-06 17:13:55 -0800255 if (div <= 0)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700256 div = 1;
257
258 return div;
259}
260
261int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t)
262{
263 int div;
264 u32 l;
265
266 div = gpmc_cs_calc_divider(cs, t->sync_clk);
267 if (div < 0)
268 return -1;
269
270 GPMC_SET_ONE(GPMC_CS_CONFIG2, 0, 3, cs_on);
271 GPMC_SET_ONE(GPMC_CS_CONFIG2, 8, 12, cs_rd_off);
272 GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
273
274 GPMC_SET_ONE(GPMC_CS_CONFIG3, 0, 3, adv_on);
275 GPMC_SET_ONE(GPMC_CS_CONFIG3, 8, 12, adv_rd_off);
276 GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
277
278 GPMC_SET_ONE(GPMC_CS_CONFIG4, 0, 3, oe_on);
279 GPMC_SET_ONE(GPMC_CS_CONFIG4, 8, 12, oe_off);
280 GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
281 GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
282
283 GPMC_SET_ONE(GPMC_CS_CONFIG5, 0, 4, rd_cycle);
284 GPMC_SET_ONE(GPMC_CS_CONFIG5, 8, 12, wr_cycle);
285 GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
286
287 GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
288
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300289 if (cpu_is_omap34xx()) {
290 GPMC_SET_ONE(GPMC_CS_CONFIG6, 16, 19, wr_data_mux_bus);
291 GPMC_SET_ONE(GPMC_CS_CONFIG6, 24, 28, wr_access);
292 }
293
David Brownell1c22cc12006-12-06 17:13:55 -0800294 /* caller is expected to have initialized CONFIG1 to cover
295 * at least sync vs async
296 */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700297 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
David Brownell1c22cc12006-12-06 17:13:55 -0800298 if (l & (GPMC_CONFIG1_READTYPE_SYNC | GPMC_CONFIG1_WRITETYPE_SYNC)) {
299#ifdef DEBUG
300 printk(KERN_INFO "GPMC CS%d CLK period is %lu ns (div %d)\n",
301 cs, (div * gpmc_get_fclk_period()) / 1000, div);
302#endif
303 l &= ~0x03;
304 l |= (div - 1);
305 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
306 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700307
308 return 0;
309}
310
Imre Deakf37e4582006-09-25 12:41:33 +0300311static void gpmc_cs_enable_mem(int cs, u32 base, u32 size)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700312{
Imre Deakf37e4582006-09-25 12:41:33 +0300313 u32 l;
314 u32 mask;
315
316 mask = (1 << GPMC_SECTION_SHIFT) - size;
317 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
318 l &= ~0x3f;
319 l = (base >> GPMC_CHUNK_SHIFT) & 0x3f;
320 l &= ~(0x0f << 8);
321 l |= ((mask >> GPMC_CHUNK_SHIFT) & 0x0f) << 8;
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530322 l |= GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300323 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
324}
325
326static void gpmc_cs_disable_mem(int cs)
327{
328 u32 l;
329
330 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530331 l &= ~GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300332 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
333}
334
335static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
336{
337 u32 l;
338 u32 mask;
339
340 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
341 *base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
342 mask = (l >> 8) & 0x0f;
343 *size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
344}
345
346static int gpmc_cs_mem_enabled(int cs)
347{
348 u32 l;
349
350 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530351 return l & GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300352}
353
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800354int gpmc_cs_set_reserved(int cs, int reserved)
Imre Deakf37e4582006-09-25 12:41:33 +0300355{
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800356 if (cs > GPMC_CS_NUM)
357 return -ENODEV;
358
Imre Deakf37e4582006-09-25 12:41:33 +0300359 gpmc_cs_map &= ~(1 << cs);
360 gpmc_cs_map |= (reserved ? 1 : 0) << cs;
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800361
362 return 0;
Imre Deakf37e4582006-09-25 12:41:33 +0300363}
364
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800365int gpmc_cs_reserved(int cs)
Imre Deakf37e4582006-09-25 12:41:33 +0300366{
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800367 if (cs > GPMC_CS_NUM)
368 return -ENODEV;
369
Imre Deakf37e4582006-09-25 12:41:33 +0300370 return gpmc_cs_map & (1 << cs);
371}
372
373static unsigned long gpmc_mem_align(unsigned long size)
374{
375 int order;
376
377 size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
378 order = GPMC_CHUNK_SHIFT - 1;
379 do {
380 size >>= 1;
381 order++;
382 } while (size);
383 size = 1 << order;
384 return size;
385}
386
387static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
388{
389 struct resource *res = &gpmc_cs_mem[cs];
390 int r;
391
392 size = gpmc_mem_align(size);
393 spin_lock(&gpmc_mem_lock);
394 res->start = base;
395 res->end = base + size - 1;
396 r = request_resource(&gpmc_mem_root, res);
397 spin_unlock(&gpmc_mem_lock);
398
399 return r;
400}
401
402int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
403{
404 struct resource *res = &gpmc_cs_mem[cs];
405 int r = -1;
406
407 if (cs > GPMC_CS_NUM)
408 return -ENODEV;
409
410 size = gpmc_mem_align(size);
411 if (size > (1 << GPMC_SECTION_SHIFT))
412 return -ENOMEM;
413
414 spin_lock(&gpmc_mem_lock);
415 if (gpmc_cs_reserved(cs)) {
416 r = -EBUSY;
417 goto out;
418 }
419 if (gpmc_cs_mem_enabled(cs))
420 r = adjust_resource(res, res->start & ~(size - 1), size);
421 if (r < 0)
422 r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
423 size, NULL, NULL);
424 if (r < 0)
425 goto out;
426
Tobias Klauser6d135242009-11-10 18:55:19 -0800427 gpmc_cs_enable_mem(cs, res->start, resource_size(res));
Imre Deakf37e4582006-09-25 12:41:33 +0300428 *base = res->start;
429 gpmc_cs_set_reserved(cs, 1);
430out:
431 spin_unlock(&gpmc_mem_lock);
432 return r;
433}
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300434EXPORT_SYMBOL(gpmc_cs_request);
Imre Deakf37e4582006-09-25 12:41:33 +0300435
436void gpmc_cs_free(int cs)
437{
438 spin_lock(&gpmc_mem_lock);
Roel Kluine7fdc602009-11-17 14:39:06 -0800439 if (cs >= GPMC_CS_NUM || cs < 0 || !gpmc_cs_reserved(cs)) {
Imre Deakf37e4582006-09-25 12:41:33 +0300440 printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
441 BUG();
442 spin_unlock(&gpmc_mem_lock);
443 return;
444 }
445 gpmc_cs_disable_mem(cs);
446 release_resource(&gpmc_cs_mem[cs]);
447 gpmc_cs_set_reserved(cs, 0);
448 spin_unlock(&gpmc_mem_lock);
449}
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300450EXPORT_SYMBOL(gpmc_cs_free);
Imre Deakf37e4582006-09-25 12:41:33 +0300451
vimal singh59e9c5a2009-07-13 16:26:24 +0530452/**
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000453 * gpmc_read_status - read access request to get the different gpmc status
454 * @cmd: command type
455 * @return status
456 */
457int gpmc_read_status(int cmd)
458{
459 int status = -EINVAL;
460 u32 regval = 0;
461
462 switch (cmd) {
463 case GPMC_GET_IRQ_STATUS:
464 status = gpmc_read_reg(GPMC_IRQSTATUS);
465 break;
466
467 case GPMC_PREFETCH_FIFO_CNT:
468 regval = gpmc_read_reg(GPMC_PREFETCH_STATUS);
469 status = GPMC_PREFETCH_STATUS_FIFO_CNT(regval);
470 break;
471
472 case GPMC_PREFETCH_COUNT:
473 regval = gpmc_read_reg(GPMC_PREFETCH_STATUS);
474 status = GPMC_PREFETCH_STATUS_COUNT(regval);
475 break;
476
477 case GPMC_STATUS_BUFFER:
478 regval = gpmc_read_reg(GPMC_STATUS);
479 /* 1 : buffer is available to write */
480 status = regval & GPMC_STATUS_BUFF_EMPTY;
481 break;
482
483 default:
484 printk(KERN_ERR "gpmc_read_status: Not supported\n");
485 }
486 return status;
487}
488EXPORT_SYMBOL(gpmc_read_status);
489
490/**
491 * gpmc_cs_configure - write request to configure gpmc
492 * @cs: chip select number
493 * @cmd: command type
494 * @wval: value to write
495 * @return status of the operation
496 */
497int gpmc_cs_configure(int cs, int cmd, int wval)
498{
499 int err = 0;
500 u32 regval = 0;
501
502 switch (cmd) {
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530503 case GPMC_ENABLE_IRQ:
504 gpmc_write_reg(GPMC_IRQENABLE, wval);
505 break;
506
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000507 case GPMC_SET_IRQ_STATUS:
508 gpmc_write_reg(GPMC_IRQSTATUS, wval);
509 break;
510
511 case GPMC_CONFIG_WP:
512 regval = gpmc_read_reg(GPMC_CONFIG);
513 if (wval)
514 regval &= ~GPMC_CONFIG_WRITEPROTECT; /* WP is ON */
515 else
516 regval |= GPMC_CONFIG_WRITEPROTECT; /* WP is OFF */
517 gpmc_write_reg(GPMC_CONFIG, regval);
518 break;
519
520 case GPMC_CONFIG_RDY_BSY:
521 regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
522 if (wval)
523 regval |= WR_RD_PIN_MONITORING;
524 else
525 regval &= ~WR_RD_PIN_MONITORING;
526 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
527 break;
528
529 case GPMC_CONFIG_DEV_SIZE:
530 regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
531 regval |= GPMC_CONFIG1_DEVICESIZE(wval);
532 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
533 break;
534
535 case GPMC_CONFIG_DEV_TYPE:
536 regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
537 regval |= GPMC_CONFIG1_DEVICETYPE(wval);
538 if (wval == GPMC_DEVICETYPE_NOR)
539 regval |= GPMC_CONFIG1_MUXADDDATA;
540 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
541 break;
542
543 default:
544 printk(KERN_ERR "gpmc_configure_cs: Not supported\n");
545 err = -EINVAL;
546 }
547
548 return err;
549}
550EXPORT_SYMBOL(gpmc_cs_configure);
551
552/**
553 * gpmc_nand_read - nand specific read access request
554 * @cs: chip select number
555 * @cmd: command type
556 */
557int gpmc_nand_read(int cs, int cmd)
558{
559 int rval = -EINVAL;
560
561 switch (cmd) {
562 case GPMC_NAND_DATA:
563 rval = gpmc_cs_read_byte(cs, GPMC_CS_NAND_DATA);
564 break;
565
566 default:
567 printk(KERN_ERR "gpmc_read_nand_ctrl: Not supported\n");
568 }
569 return rval;
570}
571EXPORT_SYMBOL(gpmc_nand_read);
572
573/**
574 * gpmc_nand_write - nand specific write request
575 * @cs: chip select number
576 * @cmd: command type
577 * @wval: value to write
578 */
579int gpmc_nand_write(int cs, int cmd, int wval)
580{
581 int err = 0;
582
583 switch (cmd) {
584 case GPMC_NAND_COMMAND:
585 gpmc_cs_write_byte(cs, GPMC_CS_NAND_COMMAND, wval);
586 break;
587
588 case GPMC_NAND_ADDRESS:
589 gpmc_cs_write_byte(cs, GPMC_CS_NAND_ADDRESS, wval);
590 break;
591
592 case GPMC_NAND_DATA:
593 gpmc_cs_write_byte(cs, GPMC_CS_NAND_DATA, wval);
594
595 default:
596 printk(KERN_ERR "gpmc_write_nand_ctrl: Not supported\n");
597 err = -EINVAL;
598 }
599 return err;
600}
601EXPORT_SYMBOL(gpmc_nand_write);
602
603
604
605/**
vimal singh59e9c5a2009-07-13 16:26:24 +0530606 * gpmc_prefetch_enable - configures and starts prefetch transfer
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000607 * @cs: cs (chip select) number
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530608 * @fifo_th: fifo threshold to be used for read/ write
vimal singh59e9c5a2009-07-13 16:26:24 +0530609 * @dma_mode: dma mode enable (1) or disable (0)
610 * @u32_count: number of bytes to be transferred
611 * @is_write: prefetch read(0) or write post(1) mode
612 */
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530613int gpmc_prefetch_enable(int cs, int fifo_th, int dma_mode,
vimal singh59e9c5a2009-07-13 16:26:24 +0530614 unsigned int u32_count, int is_write)
615{
vimal singh59e9c5a2009-07-13 16:26:24 +0530616
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530617 if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX) {
618 pr_err("gpmc: fifo threshold is not supported\n");
619 return -1;
620 } else if (!(gpmc_read_reg(GPMC_PREFETCH_CONTROL))) {
vimal singh59e9c5a2009-07-13 16:26:24 +0530621 /* Set the amount of bytes to be prefetched */
622 gpmc_write_reg(GPMC_PREFETCH_CONFIG2, u32_count);
623
624 /* Set dma/mpu mode, the prefetch read / post write and
625 * enable the engine. Set which cs is has requested for.
626 */
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000627 gpmc_write_reg(GPMC_PREFETCH_CONFIG1, ((cs << CS_NUM_SHIFT) |
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530628 PREFETCH_FIFOTHRESHOLD(fifo_th) |
vimal singh59e9c5a2009-07-13 16:26:24 +0530629 ENABLE_PREFETCH |
630 (dma_mode << DMA_MPU_MODE) |
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000631 (0x1 & is_write)));
632
633 /* Start the prefetch engine */
634 gpmc_write_reg(GPMC_PREFETCH_CONTROL, 0x1);
vimal singh59e9c5a2009-07-13 16:26:24 +0530635 } else {
636 return -EBUSY;
637 }
vimal singh59e9c5a2009-07-13 16:26:24 +0530638
639 return 0;
640}
641EXPORT_SYMBOL(gpmc_prefetch_enable);
642
643/**
644 * gpmc_prefetch_reset - disables and stops the prefetch engine
645 */
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000646int gpmc_prefetch_reset(int cs)
vimal singh59e9c5a2009-07-13 16:26:24 +0530647{
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000648 u32 config1;
649
650 /* check if the same module/cs is trying to reset */
651 config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
652 if (((config1 >> CS_NUM_SHIFT) & 0x7) != cs)
653 return -EINVAL;
654
vimal singh59e9c5a2009-07-13 16:26:24 +0530655 /* Stop the PFPW engine */
656 gpmc_write_reg(GPMC_PREFETCH_CONTROL, 0x0);
657
658 /* Reset/disable the PFPW engine */
659 gpmc_write_reg(GPMC_PREFETCH_CONFIG1, 0x0);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000660
661 return 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530662}
663EXPORT_SYMBOL(gpmc_prefetch_reset);
664
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300665static void __init gpmc_mem_init(void)
Imre Deakf37e4582006-09-25 12:41:33 +0300666{
667 int cs;
668 unsigned long boot_rom_space = 0;
669
Kyungmin Park7f245162006-12-29 16:48:51 -0800670 /* never allocate the first page, to facilitate bug detection;
671 * even if we didn't boot from ROM.
672 */
673 boot_rom_space = BOOT_ROM_SPACE;
674 /* In apollon the CS0 is mapped as 0x0000 0000 */
675 if (machine_is_omap_apollon())
676 boot_rom_space = 0;
Imre Deakf37e4582006-09-25 12:41:33 +0300677 gpmc_mem_root.start = GPMC_MEM_START + boot_rom_space;
678 gpmc_mem_root.end = GPMC_MEM_END;
679
680 /* Reserve all regions that has been set up by bootloader */
681 for (cs = 0; cs < GPMC_CS_NUM; cs++) {
682 u32 base, size;
683
684 if (!gpmc_cs_mem_enabled(cs))
685 continue;
686 gpmc_cs_get_memconf(cs, &base, &size);
687 if (gpmc_cs_insert_mem(cs, base, size) < 0)
688 BUG();
689 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700690}
691
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530692static int __init gpmc_init(void)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700693{
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530694 u32 l, irq;
695 int cs, ret = -EINVAL;
Kevin Hilman8d084362010-01-29 14:20:06 -0800696 char *ck = NULL;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700697
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300698 if (cpu_is_omap24xx()) {
699 ck = "core_l3_ck";
700 if (cpu_is_omap2420())
701 l = OMAP2420_GPMC_BASE;
702 else
703 l = OMAP34XX_GPMC_BASE;
704 } else if (cpu_is_omap34xx()) {
705 ck = "gpmc_fck";
706 l = OMAP34XX_GPMC_BASE;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700707 } else if (cpu_is_omap44xx()) {
Rajendra Nayakd79b1262009-12-09 00:01:44 +0530708 ck = "gpmc_ck";
Santosh Shilimkar44169072009-05-28 14:16:04 -0700709 l = OMAP44XX_GPMC_BASE;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300710 }
711
Kevin Hilman8d084362010-01-29 14:20:06 -0800712 if (WARN_ON(!ck))
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530713 return ret;
Kevin Hilman8d084362010-01-29 14:20:06 -0800714
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300715 gpmc_l3_clk = clk_get(NULL, ck);
716 if (IS_ERR(gpmc_l3_clk)) {
717 printk(KERN_ERR "Could not get GPMC clock %s\n", ck);
Sanjeev Premi85d7a072008-11-04 13:35:06 -0800718 BUG();
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300719 }
720
721 gpmc_base = ioremap(l, SZ_4K);
722 if (!gpmc_base) {
723 clk_put(gpmc_l3_clk);
724 printk(KERN_ERR "Could not get GPMC register memory\n");
Sanjeev Premi85d7a072008-11-04 13:35:06 -0800725 BUG();
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300726 }
727
Olof Johansson1daa8c12010-01-20 22:39:29 +0000728 clk_enable(gpmc_l3_clk);
729
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700730 l = gpmc_read_reg(GPMC_REVISION);
731 printk(KERN_INFO "GPMC revision %d.%d\n", (l >> 4) & 0x0f, l & 0x0f);
732 /* Set smart idle mode and automatic L3 clock gating */
733 l = gpmc_read_reg(GPMC_SYSCONFIG);
734 l &= 0x03 << 3;
735 l |= (0x02 << 3) | (1 << 0);
736 gpmc_write_reg(GPMC_SYSCONFIG, l);
Imre Deakf37e4582006-09-25 12:41:33 +0300737 gpmc_mem_init();
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530738
739 /* initalize the irq_chained */
740 irq = OMAP_GPMC_IRQ_BASE;
741 for (cs = 0; cs < GPMC_CS_NUM; cs++) {
742 set_irq_handler(irq, handle_simple_irq);
743 set_irq_flags(irq, IRQF_VALID);
744 irq++;
745 }
746
747 ret = request_irq(INT_34XX_GPMC_IRQ,
748 gpmc_handle_irq, IRQF_SHARED, "gpmc", gpmc_base);
749 if (ret)
750 pr_err("gpmc: irq-%d could not claim: err %d\n",
751 INT_34XX_GPMC_IRQ, ret);
752 return ret;
753}
754postcore_initcall(gpmc_init);
755
756static irqreturn_t gpmc_handle_irq(int irq, void *dev)
757{
758 u8 cs;
759
760 if (irq != INT_34XX_GPMC_IRQ)
761 return IRQ_HANDLED;
762 /* check cs to invoke the irq */
763 cs = ((gpmc_read_reg(GPMC_PREFETCH_CONFIG1)) >> CS_NUM_SHIFT) & 0x7;
764 if (OMAP_GPMC_IRQ_BASE+cs <= OMAP_GPMC_IRQ_END)
765 generic_handle_irq(OMAP_GPMC_IRQ_BASE+cs);
766
767 return IRQ_HANDLED;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700768}
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530769
770#ifdef CONFIG_ARCH_OMAP3
771static struct omap3_gpmc_regs gpmc_context;
772
Felipe Balbib2fa3b72010-02-15 10:03:33 -0800773void omap3_gpmc_save_context(void)
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530774{
775 int i;
Felipe Balbib2fa3b72010-02-15 10:03:33 -0800776
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530777 gpmc_context.sysconfig = gpmc_read_reg(GPMC_SYSCONFIG);
778 gpmc_context.irqenable = gpmc_read_reg(GPMC_IRQENABLE);
779 gpmc_context.timeout_ctrl = gpmc_read_reg(GPMC_TIMEOUT_CONTROL);
780 gpmc_context.config = gpmc_read_reg(GPMC_CONFIG);
781 gpmc_context.prefetch_config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
782 gpmc_context.prefetch_config2 = gpmc_read_reg(GPMC_PREFETCH_CONFIG2);
783 gpmc_context.prefetch_control = gpmc_read_reg(GPMC_PREFETCH_CONTROL);
784 for (i = 0; i < GPMC_CS_NUM; i++) {
785 gpmc_context.cs_context[i].is_valid = gpmc_cs_mem_enabled(i);
786 if (gpmc_context.cs_context[i].is_valid) {
787 gpmc_context.cs_context[i].config1 =
788 gpmc_cs_read_reg(i, GPMC_CS_CONFIG1);
789 gpmc_context.cs_context[i].config2 =
790 gpmc_cs_read_reg(i, GPMC_CS_CONFIG2);
791 gpmc_context.cs_context[i].config3 =
792 gpmc_cs_read_reg(i, GPMC_CS_CONFIG3);
793 gpmc_context.cs_context[i].config4 =
794 gpmc_cs_read_reg(i, GPMC_CS_CONFIG4);
795 gpmc_context.cs_context[i].config5 =
796 gpmc_cs_read_reg(i, GPMC_CS_CONFIG5);
797 gpmc_context.cs_context[i].config6 =
798 gpmc_cs_read_reg(i, GPMC_CS_CONFIG6);
799 gpmc_context.cs_context[i].config7 =
800 gpmc_cs_read_reg(i, GPMC_CS_CONFIG7);
801 }
802 }
803}
804
Felipe Balbib2fa3b72010-02-15 10:03:33 -0800805void omap3_gpmc_restore_context(void)
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530806{
807 int i;
Felipe Balbib2fa3b72010-02-15 10:03:33 -0800808
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530809 gpmc_write_reg(GPMC_SYSCONFIG, gpmc_context.sysconfig);
810 gpmc_write_reg(GPMC_IRQENABLE, gpmc_context.irqenable);
811 gpmc_write_reg(GPMC_TIMEOUT_CONTROL, gpmc_context.timeout_ctrl);
812 gpmc_write_reg(GPMC_CONFIG, gpmc_context.config);
813 gpmc_write_reg(GPMC_PREFETCH_CONFIG1, gpmc_context.prefetch_config1);
814 gpmc_write_reg(GPMC_PREFETCH_CONFIG2, gpmc_context.prefetch_config2);
815 gpmc_write_reg(GPMC_PREFETCH_CONTROL, gpmc_context.prefetch_control);
816 for (i = 0; i < GPMC_CS_NUM; i++) {
817 if (gpmc_context.cs_context[i].is_valid) {
818 gpmc_cs_write_reg(i, GPMC_CS_CONFIG1,
819 gpmc_context.cs_context[i].config1);
820 gpmc_cs_write_reg(i, GPMC_CS_CONFIG2,
821 gpmc_context.cs_context[i].config2);
822 gpmc_cs_write_reg(i, GPMC_CS_CONFIG3,
823 gpmc_context.cs_context[i].config3);
824 gpmc_cs_write_reg(i, GPMC_CS_CONFIG4,
825 gpmc_context.cs_context[i].config4);
826 gpmc_cs_write_reg(i, GPMC_CS_CONFIG5,
827 gpmc_context.cs_context[i].config5);
828 gpmc_cs_write_reg(i, GPMC_CS_CONFIG6,
829 gpmc_context.cs_context[i].config6);
830 gpmc_cs_write_reg(i, GPMC_CS_CONFIG7,
831 gpmc_context.cs_context[i].config7);
832 }
833 }
834}
835#endif /* CONFIG_ARCH_OMAP3 */
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000836
837/**
838 * gpmc_enable_hwecc - enable hardware ecc functionality
839 * @cs: chip select number
840 * @mode: read/write mode
841 * @dev_width: device bus width(1 for x16, 0 for x8)
842 * @ecc_size: bytes for which ECC will be generated
843 */
844int gpmc_enable_hwecc(int cs, int mode, int dev_width, int ecc_size)
845{
846 unsigned int val;
847
848 /* check if ecc module is in used */
849 if (gpmc_ecc_used != -EINVAL)
850 return -EINVAL;
851
852 gpmc_ecc_used = cs;
853
854 /* clear ecc and enable bits */
855 val = ((0x00000001<<8) | 0x00000001);
856 gpmc_write_reg(GPMC_ECC_CONTROL, val);
857
858 /* program ecc and result sizes */
859 val = ((((ecc_size >> 1) - 1) << 22) | (0x0000000F));
860 gpmc_write_reg(GPMC_ECC_SIZE_CONFIG, val);
861
862 switch (mode) {
863 case GPMC_ECC_READ:
864 gpmc_write_reg(GPMC_ECC_CONTROL, 0x101);
865 break;
866 case GPMC_ECC_READSYN:
867 gpmc_write_reg(GPMC_ECC_CONTROL, 0x100);
868 break;
869 case GPMC_ECC_WRITE:
870 gpmc_write_reg(GPMC_ECC_CONTROL, 0x101);
871 break;
872 default:
873 printk(KERN_INFO "Error: Unrecognized Mode[%d]!\n", mode);
874 break;
875 }
876
877 /* (ECC 16 or 8 bit col) | ( CS ) | ECC Enable */
878 val = (dev_width << 7) | (cs << 1) | (0x1);
879 gpmc_write_reg(GPMC_ECC_CONFIG, val);
880 return 0;
881}
882
883/**
884 * gpmc_calculate_ecc - generate non-inverted ecc bytes
885 * @cs: chip select number
886 * @dat: data pointer over which ecc is computed
887 * @ecc_code: ecc code buffer
888 *
889 * Using non-inverted ECC is considered ugly since writing a blank
890 * page (padding) will clear the ECC bytes. This is not a problem as long
891 * no one is trying to write data on the seemingly unused page. Reading
892 * an erased page will produce an ECC mismatch between generated and read
893 * ECC bytes that has to be dealt with separately.
894 */
895int gpmc_calculate_ecc(int cs, const u_char *dat, u_char *ecc_code)
896{
897 unsigned int val = 0x0;
898
899 if (gpmc_ecc_used != cs)
900 return -EINVAL;
901
902 /* read ecc result */
903 val = gpmc_read_reg(GPMC_ECC1_RESULT);
904 *ecc_code++ = val; /* P128e, ..., P1e */
905 *ecc_code++ = val >> 16; /* P128o, ..., P1o */
906 /* P2048o, P1024o, P512o, P256o, P2048e, P1024e, P512e, P256e */
907 *ecc_code++ = ((val >> 8) & 0x0f) | ((val >> 20) & 0xf0);
908
909 gpmc_ecc_used = -EINVAL;
910 return 0;
911}