blob: 5967ea6d60450b55e83de1fd1bfafe183d8b3660 [file] [log] [blame]
Jani Nikulaf5e11b02013-08-27 15:12:18 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef _INTEL_DSI_H
25#define _INTEL_DSI_H
26
27#include <drm/drmP.h>
28#include <drm/drm_crtc.h>
Jani Nikula7e9804f2015-01-16 14:27:23 +020029#include <drm/drm_mipi_dsi.h>
Jani Nikulaf5e11b02013-08-27 15:12:18 +030030#include "intel_drv.h"
31
Gaurav K Singha9da9bc2014-12-05 14:13:41 +053032/* Dual Link support */
33#define DSI_DUAL_LINK_NONE 0
34#define DSI_DUAL_LINK_FRONT_BACK 1
35#define DSI_DUAL_LINK_PIXEL_ALT 2
36
Jani Nikula7e9804f2015-01-16 14:27:23 +020037struct intel_dsi_host;
38
Jani Nikulaf5e11b02013-08-27 15:12:18 +030039struct intel_dsi {
40 struct intel_encoder base;
41
Jani Nikula593e0622015-01-23 15:30:56 +020042 struct drm_panel *panel;
Jani Nikula7e9804f2015-01-16 14:27:23 +020043 struct intel_dsi_host *dsi_hosts[I915_MAX_PORTS];
Jani Nikulaf5e11b02013-08-27 15:12:18 +030044
Shobhit Kumarfc45e822015-06-26 14:32:09 +053045 /* GPIO Desc for CRC based Panel control */
46 struct gpio_desc *gpio_panel;
47
Jani Nikulaf5e11b02013-08-27 15:12:18 +030048 struct intel_connector *attached_connector;
49
Jani Nikula17af40a2014-11-14 16:54:22 +020050 /* bit mask of ports being driven */
51 u16 ports;
52
Jani Nikulaf5e11b02013-08-27 15:12:18 +030053 /* if true, use HS mode, otherwise LP */
54 bool hs;
55
56 /* virtual channel */
57 int channel;
58
Shobhit Kumardfba2e22014-04-14 11:18:24 +053059 /* Video mode or command mode */
60 u16 operation_mode;
61
Jani Nikulaf5e11b02013-08-27 15:12:18 +030062 /* number of DSI lanes */
63 unsigned int lane_count;
64
Jani Nikula1e78aa02016-03-16 12:21:40 +020065 /*
66 * video mode pixel format
67 *
68 * XXX: consolidate on .format in struct mipi_dsi_device.
69 */
70 enum mipi_dsi_pixel_format pixel_format;
Jani Nikulaf5e11b02013-08-27 15:12:18 +030071
72 /* video mode format for MIPI_VIDEO_MODE_FORMAT register */
73 u32 video_mode_format;
74
75 /* eot for MIPI_EOT_DISABLE register */
Shobhit Kumarf1c79f12014-04-09 13:59:33 +053076 u8 eotp_pkt;
77 u8 clock_stop;
Shobhit Kumarf6da2842013-12-10 12:15:00 +053078
Shobhit Kumarf1c79f12014-04-09 13:59:33 +053079 u8 escape_clk_div;
Gaurav K Singh369602d2014-12-05 14:09:28 +053080 u8 dual_link;
Jani Nikula90198352016-04-26 16:14:25 +030081
82 u16 dcs_backlight_ports;
Deepak M1ecc1c62016-04-26 16:14:26 +030083 u16 dcs_cabc_ports;
Jani Nikula90198352016-04-26 16:14:25 +030084
Gaurav K Singha9da9bc2014-12-05 14:13:41 +053085 u8 pixel_overlap;
Shobhit Kumarf6da2842013-12-10 12:15:00 +053086 u32 port_bits;
87 u32 bw_timer;
88 u32 dphy_reg;
89 u32 video_frmt_cfg_bits;
90 u16 lp_byte_clk;
91
92 /* timeouts in byte clocks */
93 u16 lp_rx_timeout;
94 u16 turn_arnd_val;
95 u16 rst_timer_val;
96 u16 hs_to_lp_count;
97 u16 clk_lp_to_hs_count;
98 u16 clk_hs_to_lp_count;
Shobhit Kumarcf4dbd22014-04-14 11:18:25 +053099
100 u16 init_count;
Shobhit Kumar7f0c8602014-07-30 20:34:57 +0530101 u32 pclk;
102 u16 burst_mode_ratio;
Shobhit Kumardf38e652014-04-14 11:18:26 +0530103
104 /* all delays in ms */
105 u16 backlight_off_delay;
106 u16 backlight_on_delay;
107 u16 panel_on_delay;
108 u16 panel_off_delay;
109 u16 panel_pwr_cycle_delay;
Jani Nikulaf5e11b02013-08-27 15:12:18 +0300110};
111
Jani Nikula7e9804f2015-01-16 14:27:23 +0200112struct intel_dsi_host {
113 struct mipi_dsi_host base;
114 struct intel_dsi *intel_dsi;
115 enum port port;
116
117 /* our little hack */
118 struct mipi_dsi_device *device;
119};
120
121static inline struct intel_dsi_host *to_intel_dsi_host(struct mipi_dsi_host *h)
122{
123 return container_of(h, struct intel_dsi_host, base);
124}
125
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200126#define for_each_dsi_port(__port, __ports_mask) for_each_port_masked(__port, __ports_mask)
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200127
Jani Nikulaf5e11b02013-08-27 15:12:18 +0300128static inline struct intel_dsi *enc_to_intel_dsi(struct drm_encoder *encoder)
129{
130 return container_of(encoder, struct intel_dsi, base.base);
131}
132
Imre Deakdb18b6a2016-03-24 12:41:40 +0200133bool intel_dsi_pll_is_enabled(struct drm_i915_private *dev_priv);
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300134int intel_compute_dsi_pll(struct intel_encoder *encoder,
135 struct intel_crtc_state *config);
136void intel_enable_dsi_pll(struct intel_encoder *encoder,
137 const struct intel_crtc_state *config);
138void intel_disable_dsi_pll(struct intel_encoder *encoder);
139u32 intel_dsi_get_pclk(struct intel_encoder *encoder, int pipe_bpp,
140 struct intel_crtc_state *config);
141void intel_dsi_reset_clocks(struct intel_encoder *encoder,
142 enum port port);
ymohanmabe4fc042013-08-27 23:40:56 +0300143
Jani Nikula593e0622015-01-23 15:30:56 +0200144struct drm_panel *vbt_panel_init(struct intel_dsi *intel_dsi, u16 panel_id);
Ramalingam C43367ec2016-04-07 14:36:06 +0530145enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt);
Shobhit Kumar2ab8b452014-05-23 21:35:27 +0530146
Jani Nikulaf5e11b02013-08-27 15:12:18 +0300147#endif /* _INTEL_DSI_H */