blob: 2e452c505e7eefd95f56ed4e9009d5d5e1f39c2e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 */
27#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080030#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drm_crtc.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080032#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "i915_drv.h"
35#include "dvo.h"
36
37#define SIL164_ADDR 0x38
38#define CH7xxx_ADDR 0x76
39#define TFP410_ADDR 0x38
Thomas Richter7434a252012-07-18 19:22:30 +020040#define NS2501_ADDR 0x38
Jesse Barnes79e53942008-11-07 14:24:08 -080041
Chris Wilsonea5b2132010-08-04 13:50:23 +010042static const struct intel_dvo_device intel_dvo_devices[] = {
Jesse Barnes79e53942008-11-07 14:24:08 -080043 {
44 .type = INTEL_DVO_CHIP_TMDS,
45 .name = "sil164",
46 .dvo_reg = DVOC,
Ville Syrjälä78e0d2e2015-11-04 23:19:59 +020047 .dvo_srcdim_reg = DVOC_SRCDIM,
Jesse Barnes79e53942008-11-07 14:24:08 -080048 .slave_addr = SIL164_ADDR,
49 .dev_ops = &sil164_ops,
50 },
51 {
52 .type = INTEL_DVO_CHIP_TMDS,
53 .name = "ch7xxx",
54 .dvo_reg = DVOC,
Ville Syrjälä78e0d2e2015-11-04 23:19:59 +020055 .dvo_srcdim_reg = DVOC_SRCDIM,
Jesse Barnes79e53942008-11-07 14:24:08 -080056 .slave_addr = CH7xxx_ADDR,
57 .dev_ops = &ch7xxx_ops,
58 },
59 {
braggle@free.fr98304ad2013-05-16 12:57:38 +020060 .type = INTEL_DVO_CHIP_TMDS,
61 .name = "ch7xxx",
62 .dvo_reg = DVOC,
Ville Syrjälä78e0d2e2015-11-04 23:19:59 +020063 .dvo_srcdim_reg = DVOC_SRCDIM,
braggle@free.fr98304ad2013-05-16 12:57:38 +020064 .slave_addr = 0x75, /* For some ch7010 */
65 .dev_ops = &ch7xxx_ops,
66 },
67 {
Jesse Barnes79e53942008-11-07 14:24:08 -080068 .type = INTEL_DVO_CHIP_LVDS,
69 .name = "ivch",
70 .dvo_reg = DVOA,
Ville Syrjälä78e0d2e2015-11-04 23:19:59 +020071 .dvo_srcdim_reg = DVOA_SRCDIM,
Jesse Barnes79e53942008-11-07 14:24:08 -080072 .slave_addr = 0x02, /* Might also be 0x44, 0x84, 0xc4 */
73 .dev_ops = &ivch_ops,
74 },
75 {
76 .type = INTEL_DVO_CHIP_TMDS,
77 .name = "tfp410",
78 .dvo_reg = DVOC,
Ville Syrjälä78e0d2e2015-11-04 23:19:59 +020079 .dvo_srcdim_reg = DVOC_SRCDIM,
Jesse Barnes79e53942008-11-07 14:24:08 -080080 .slave_addr = TFP410_ADDR,
81 .dev_ops = &tfp410_ops,
82 },
83 {
84 .type = INTEL_DVO_CHIP_LVDS,
85 .name = "ch7017",
86 .dvo_reg = DVOC,
Ville Syrjälä78e0d2e2015-11-04 23:19:59 +020087 .dvo_srcdim_reg = DVOC_SRCDIM,
Jesse Barnes79e53942008-11-07 14:24:08 -080088 .slave_addr = 0x75,
Jani Nikula988c7012015-03-27 00:20:19 +020089 .gpio = GMBUS_PIN_DPB,
Jesse Barnes79e53942008-11-07 14:24:08 -080090 .dev_ops = &ch7017_ops,
Thomas Richter7434a252012-07-18 19:22:30 +020091 },
92 {
93 .type = INTEL_DVO_CHIP_TMDS,
94 .name = "ns2501",
Ville Syrjälä316e0152014-08-15 01:21:58 +030095 .dvo_reg = DVOB,
Ville Syrjälä78e0d2e2015-11-04 23:19:59 +020096 .dvo_srcdim_reg = DVOB_SRCDIM,
Thomas Richter7434a252012-07-18 19:22:30 +020097 .slave_addr = NS2501_ADDR,
98 .dev_ops = &ns2501_ops,
99 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800100};
101
Chris Wilsonea5b2132010-08-04 13:50:23 +0100102struct intel_dvo {
103 struct intel_encoder base;
104
105 struct intel_dvo_device dev;
106
Ville Syrjälä28694072015-09-08 13:40:44 +0300107 struct intel_connector *attached_connector;
108
Chris Wilsonea5b2132010-08-04 13:50:23 +0100109 bool panel_wants_dither;
110};
111
Daniel Vetter69438e62013-07-21 21:36:57 +0200112static struct intel_dvo *enc_to_dvo(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113{
Daniel Vetter69438e62013-07-21 21:36:57 +0200114 return container_of(encoder, struct intel_dvo, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100115}
116
Chris Wilsondf0e9242010-09-09 16:20:55 +0100117static struct intel_dvo *intel_attached_dvo(struct drm_connector *connector)
118{
Daniel Vetter79fde302013-07-21 21:37:00 +0200119 return enc_to_dvo(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100120}
121
Daniel Vetter732ce742012-07-02 15:09:45 +0200122static bool intel_dvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800123{
Ville Syrjäläf417c112014-06-05 19:15:52 +0300124 struct drm_device *dev = connector->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100125 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter732ce742012-07-02 15:09:45 +0200126 struct intel_dvo *intel_dvo = intel_attached_dvo(&connector->base);
Ville Syrjäläf417c112014-06-05 19:15:52 +0300127 u32 tmp;
128
129 tmp = I915_READ(intel_dvo->dev.dvo_reg);
130
131 if (!(tmp & DVO_ENABLE))
132 return false;
Daniel Vetter732ce742012-07-02 15:09:45 +0200133
134 return intel_dvo->dev.dev_ops->get_hw_state(&intel_dvo->dev);
135}
136
137static bool intel_dvo_get_hw_state(struct intel_encoder *encoder,
138 enum pipe *pipe)
139{
140 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100141 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter69438e62013-07-21 21:36:57 +0200142 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
Daniel Vetter732ce742012-07-02 15:09:45 +0200143 u32 tmp;
144
145 tmp = I915_READ(intel_dvo->dev.dvo_reg);
146
147 if (!(tmp & DVO_ENABLE))
148 return false;
149
150 *pipe = PORT_TO_PIPE(tmp);
151
152 return true;
153}
154
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700155static void intel_dvo_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200156 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700157{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100158 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter69438e62013-07-21 21:36:57 +0200159 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700160 u32 tmp, flags = 0;
161
162 tmp = I915_READ(intel_dvo->dev.dvo_reg);
163 if (tmp & DVO_HSYNC_ACTIVE_HIGH)
164 flags |= DRM_MODE_FLAG_PHSYNC;
165 else
166 flags |= DRM_MODE_FLAG_NHSYNC;
167 if (tmp & DVO_VSYNC_ACTIVE_HIGH)
168 flags |= DRM_MODE_FLAG_PVSYNC;
169 else
170 flags |= DRM_MODE_FLAG_NVSYNC;
171
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200172 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300173
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200174 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700175}
176
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200177static void intel_disable_dvo(struct intel_encoder *encoder,
178 struct intel_crtc_state *old_crtc_state,
179 struct drm_connector_state *old_conn_state)
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200180{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100181 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter69438e62013-07-21 21:36:57 +0200182 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200183 i915_reg_t dvo_reg = intel_dvo->dev.dvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -0800184 u32 temp = I915_READ(dvo_reg);
185
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200186 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false);
187 I915_WRITE(dvo_reg, temp & ~DVO_ENABLE);
188 I915_READ(dvo_reg);
189}
190
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200191static void intel_enable_dvo(struct intel_encoder *encoder,
192 struct intel_crtc_state *pipe_config,
193 struct drm_connector_state *conn_state)
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200194{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100195 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter69438e62013-07-21 21:36:57 +0200196 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200197 i915_reg_t dvo_reg = intel_dvo->dev.dvo_reg;
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200198 u32 temp = I915_READ(dvo_reg);
199
Daniel Vetter48f34e12013-10-08 12:25:42 +0200200 intel_dvo->dev.dev_ops->mode_set(&intel_dvo->dev,
Maarten Lankhorstae9a9112016-08-09 17:04:08 +0200201 &pipe_config->base.mode,
202 &pipe_config->base.adjusted_mode);
Daniel Vetter48f34e12013-10-08 12:25:42 +0200203
Ville Syrjäläc9c054c2014-08-15 01:21:59 +0300204 I915_WRITE(dvo_reg, temp | DVO_ENABLE);
205 I915_READ(dvo_reg);
206
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200207 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true);
208}
209
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000210static enum drm_mode_status
211intel_dvo_mode_valid(struct drm_connector *connector,
212 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800213{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100214 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
Ville Syrjälä28694072015-09-08 13:40:44 +0300215 const struct drm_display_mode *fixed_mode =
216 to_intel_connector(connector)->panel.fixed_mode;
Mika Kahola26a91552015-08-18 14:37:02 +0300217 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
218 int target_clock = mode->clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800219
220 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
221 return MODE_NO_DBLESCAN;
222
223 /* XXX: Validate clock range */
224
Ville Syrjälä28694072015-09-08 13:40:44 +0300225 if (fixed_mode) {
226 if (mode->hdisplay > fixed_mode->hdisplay)
Jesse Barnes79e53942008-11-07 14:24:08 -0800227 return MODE_PANEL;
Ville Syrjälä28694072015-09-08 13:40:44 +0300228 if (mode->vdisplay > fixed_mode->vdisplay)
Jesse Barnes79e53942008-11-07 14:24:08 -0800229 return MODE_PANEL;
Mika Kahola26a91552015-08-18 14:37:02 +0300230
Ville Syrjälä28694072015-09-08 13:40:44 +0300231 target_clock = fixed_mode->clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800232 }
233
Mika Kahola26a91552015-08-18 14:37:02 +0300234 if (target_clock > max_dotclk)
235 return MODE_CLOCK_HIGH;
236
Chris Wilsonea5b2132010-08-04 13:50:23 +0100237 return intel_dvo->dev.dev_ops->mode_valid(&intel_dvo->dev, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -0800238}
239
Daniel Vettera3470372013-07-21 21:36:58 +0200240static bool intel_dvo_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200241 struct intel_crtc_state *pipe_config,
242 struct drm_connector_state *conn_state)
Jesse Barnes79e53942008-11-07 14:24:08 -0800243{
Daniel Vettera3470372013-07-21 21:36:58 +0200244 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
Ville Syrjälä28694072015-09-08 13:40:44 +0300245 const struct drm_display_mode *fixed_mode =
246 intel_dvo->attached_connector->panel.fixed_mode;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200247 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -0800248
249 /* If we have timings from the BIOS for the panel, put them in
250 * to the adjusted mode. The CRTC will be set up for this mode,
251 * with the panel scaling set up to source from the H/VDisplay
252 * of the original mode.
253 */
Ville Syrjälä28694072015-09-08 13:40:44 +0300254 if (fixed_mode)
255 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -0800256
Jesse Barnes79e53942008-11-07 14:24:08 -0800257 return true;
258}
259
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200260static void intel_dvo_pre_enable(struct intel_encoder *encoder,
261 struct intel_crtc_state *pipe_config,
262 struct drm_connector_state *conn_state)
Jesse Barnes79e53942008-11-07 14:24:08 -0800263{
Maarten Lankhorstae9a9112016-08-09 17:04:08 +0200264 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
265 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
266 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter79fde302013-07-21 21:37:00 +0200267 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
268 int pipe = crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -0800269 u32 dvo_val;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200270 i915_reg_t dvo_reg = intel_dvo->dev.dvo_reg;
271 i915_reg_t dvo_srcdim_reg = intel_dvo->dev.dvo_srcdim_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -0800272
Jesse Barnes79e53942008-11-07 14:24:08 -0800273 /* Save the data order, since I don't know what it should be set to. */
274 dvo_val = I915_READ(dvo_reg) &
275 (DVO_PRESERVE_MASK | DVO_DATA_ORDER_GBRG);
276 dvo_val |= DVO_DATA_ORDER_FP | DVO_BORDER_ENABLE |
277 DVO_BLANK_ACTIVE_HIGH;
278
279 if (pipe == 1)
280 dvo_val |= DVO_PIPE_B_SELECT;
281 dvo_val |= DVO_PIPE_STALL;
282 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
283 dvo_val |= DVO_HSYNC_ACTIVE_HIGH;
284 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
285 dvo_val |= DVO_VSYNC_ACTIVE_HIGH;
286
Jesse Barnes79e53942008-11-07 14:24:08 -0800287 /*I915_WRITE(DVOB_SRCDIM,
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300288 (adjusted_mode->crtc_hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
289 (adjusted_mode->crtc_vdisplay << DVO_SRCDIM_VERTICAL_SHIFT));*/
Jesse Barnes79e53942008-11-07 14:24:08 -0800290 I915_WRITE(dvo_srcdim_reg,
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300291 (adjusted_mode->crtc_hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
292 (adjusted_mode->crtc_vdisplay << DVO_SRCDIM_VERTICAL_SHIFT));
Jesse Barnes79e53942008-11-07 14:24:08 -0800293 /*I915_WRITE(DVOB, dvo_val);*/
294 I915_WRITE(dvo_reg, dvo_val);
295}
296
297/**
298 * Detect the output connection on our DVO device.
299 *
300 * Unimplemented.
301 */
Chris Wilson7b334fc2010-09-09 23:51:02 +0100302static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100303intel_dvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800304{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100305 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
Chris Wilson164c8592013-07-20 20:27:08 +0100306 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300307 connector->base.id, connector->name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100308 return intel_dvo->dev.dev_ops->detect(&intel_dvo->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800309}
310
311static int intel_dvo_get_modes(struct drm_connector *connector)
312{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100313 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Ville Syrjälä28694072015-09-08 13:40:44 +0300314 const struct drm_display_mode *fixed_mode =
315 to_intel_connector(connector)->panel.fixed_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -0800316
317 /* We should probably have an i2c driver get_modes function for those
318 * devices which will have a fixed set of modes determined by the chip
319 * (TV-out, for example), but for now with just TMDS and LVDS,
320 * that's not the case.
321 */
Chris Wilsonf899fc62010-07-20 15:44:45 -0700322 intel_ddc_get_modes(connector,
Jani Nikula988c7012015-03-27 00:20:19 +0200323 intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPC));
Jesse Barnes79e53942008-11-07 14:24:08 -0800324 if (!list_empty(&connector->probed_modes))
325 return 1;
326
Ville Syrjälä28694072015-09-08 13:40:44 +0300327 if (fixed_mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800328 struct drm_display_mode *mode;
Ville Syrjälä28694072015-09-08 13:40:44 +0300329 mode = drm_mode_duplicate(connector->dev, fixed_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -0800330 if (mode) {
331 drm_mode_probed_add(connector, mode);
332 return 1;
333 }
334 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100335
Jesse Barnes79e53942008-11-07 14:24:08 -0800336 return 0;
337}
338
Chris Wilsonea5b2132010-08-04 13:50:23 +0100339static void intel_dvo_destroy(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800340{
Jesse Barnes79e53942008-11-07 14:24:08 -0800341 drm_connector_cleanup(connector);
Ville Syrjälä28694072015-09-08 13:40:44 +0300342 intel_panel_fini(&to_intel_connector(connector)->panel);
Zhenyu Wang599be162010-03-29 16:17:31 +0800343 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800344}
345
Jesse Barnes79e53942008-11-07 14:24:08 -0800346static const struct drm_connector_funcs intel_dvo_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +0200347 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800348 .detect = intel_dvo_detect,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +0100349 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +0100350 .early_unregister = intel_connector_unregister,
Jesse Barnes79e53942008-11-07 14:24:08 -0800351 .destroy = intel_dvo_destroy,
352 .fill_modes = drm_helper_probe_single_connector_modes,
Matt Roper2545e4a2015-01-22 16:51:27 -0800353 .atomic_get_property = intel_connector_atomic_get_property,
Matt Roperc6f95f22015-01-22 16:50:32 -0800354 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +0200355 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jesse Barnes79e53942008-11-07 14:24:08 -0800356};
357
358static const struct drm_connector_helper_funcs intel_dvo_connector_helper_funcs = {
359 .mode_valid = intel_dvo_mode_valid,
360 .get_modes = intel_dvo_get_modes,
Jesse Barnes79e53942008-11-07 14:24:08 -0800361};
362
Hannes Ederb358d0a2008-12-18 21:18:47 +0100363static void intel_dvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -0800364{
Daniel Vetter69438e62013-07-21 21:36:57 +0200365 struct intel_dvo *intel_dvo = enc_to_dvo(to_intel_encoder(encoder));
Zhenyu Wang599be162010-03-29 16:17:31 +0800366
Chris Wilsonea5b2132010-08-04 13:50:23 +0100367 if (intel_dvo->dev.dev_ops->destroy)
368 intel_dvo->dev.dev_ops->destroy(&intel_dvo->dev);
369
Chris Wilsonea5b2132010-08-04 13:50:23 +0100370 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -0800371}
372
373static const struct drm_encoder_funcs intel_dvo_enc_funcs = {
374 .destroy = intel_dvo_enc_destroy,
375};
376
Jesse Barnes79e53942008-11-07 14:24:08 -0800377/**
378 * Attempts to get a fixed panel timing for LVDS (currently only the i830).
379 *
380 * Other chips with DVO LVDS will need to extend this to deal with the LVDS
381 * chip being on DVOB/C and having multiple pipes.
382 */
383static struct drm_display_mode *
Chris Wilsonea5b2132010-08-04 13:50:23 +0100384intel_dvo_get_current_mode(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800385{
386 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100387 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100388 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100389 uint32_t dvo_val = I915_READ(intel_dvo->dev.dvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -0800390 struct drm_display_mode *mode = NULL;
391
392 /* If the DVO port is active, that'll be the LVDS, so we can pull out
393 * its timings to get how the BIOS set up the panel.
394 */
395 if (dvo_val & DVO_ENABLE) {
396 struct drm_crtc *crtc;
397 int pipe = (dvo_val & DVO_PIPE_B_SELECT) ? 1 : 0;
398
Chris Wilsonf875c152010-09-09 15:44:14 +0100399 crtc = intel_get_crtc_for_pipe(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -0800400 if (crtc) {
401 mode = intel_crtc_mode_get(dev, crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -0800402 if (mode) {
403 mode->type |= DRM_MODE_TYPE_PREFERRED;
404 if (dvo_val & DVO_HSYNC_ACTIVE_HIGH)
405 mode->flags |= DRM_MODE_FLAG_PHSYNC;
406 if (dvo_val & DVO_VSYNC_ACTIVE_HIGH)
407 mode->flags |= DRM_MODE_FLAG_PVSYNC;
408 }
409 }
410 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100411
Jesse Barnes79e53942008-11-07 14:24:08 -0800412 return mode;
413}
414
Ville Syrjälä580d8ed2016-05-27 20:59:24 +0300415static char intel_dvo_port_name(i915_reg_t dvo_reg)
416{
417 if (i915_mmio_reg_equal(dvo_reg, DVOA))
418 return 'A';
419 else if (i915_mmio_reg_equal(dvo_reg, DVOB))
420 return 'B';
421 else if (i915_mmio_reg_equal(dvo_reg, DVOC))
422 return 'C';
423 else
424 return '?';
425}
426
Jesse Barnes79e53942008-11-07 14:24:08 -0800427void intel_dvo_init(struct drm_device *dev)
428{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100429 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt21d40d32010-03-25 11:11:14 -0700430 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100431 struct intel_dvo *intel_dvo;
Zhenyu Wang599be162010-03-29 16:17:31 +0800432 struct intel_connector *intel_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800433 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800434 int encoder_type = DRM_MODE_ENCODER_NONE;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100435
Daniel Vetterb14c5672013-09-19 12:18:32 +0200436 intel_dvo = kzalloc(sizeof(*intel_dvo), GFP_KERNEL);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100437 if (!intel_dvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800438 return;
439
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +0300440 intel_connector = intel_connector_alloc();
Zhenyu Wang599be162010-03-29 16:17:31 +0800441 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100442 kfree(intel_dvo);
Zhenyu Wang599be162010-03-29 16:17:31 +0800443 return;
444 }
445
Ville Syrjälä28694072015-09-08 13:40:44 +0300446 intel_dvo->attached_connector = intel_connector;
447
Chris Wilsonea5b2132010-08-04 13:50:23 +0100448 intel_encoder = &intel_dvo->base;
449
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200450 intel_encoder->disable = intel_disable_dvo;
451 intel_encoder->enable = intel_enable_dvo;
Daniel Vetter732ce742012-07-02 15:09:45 +0200452 intel_encoder->get_hw_state = intel_dvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700453 intel_encoder->get_config = intel_dvo_get_config;
Daniel Vettera3470372013-07-21 21:36:58 +0200454 intel_encoder->compute_config = intel_dvo_compute_config;
Daniel Vetter912b0e22014-04-24 23:54:38 +0200455 intel_encoder->pre_enable = intel_dvo_pre_enable;
Daniel Vetter732ce742012-07-02 15:09:45 +0200456 intel_connector->get_hw_state = intel_dvo_connector_get_hw_state;
Daniel Vetter19c63fa2012-07-11 09:48:04 +0200457
Jesse Barnes79e53942008-11-07 14:24:08 -0800458 /* Now, try to find a controller */
459 for (i = 0; i < ARRAY_SIZE(intel_dvo_devices); i++) {
Zhenyu Wang599be162010-03-29 16:17:31 +0800460 struct drm_connector *connector = &intel_connector->base;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100461 const struct intel_dvo_device *dvo = &intel_dvo_devices[i];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700462 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 int gpio;
David Müller (ELSOFT AG)e4bfff52013-04-19 10:41:50 +0200464 bool dvoinit;
Ville Syrjälä46509472015-03-31 10:37:21 +0300465 enum pipe pipe;
Chris Wilson699ab782015-04-27 16:32:07 +0100466 uint32_t dpll[I915_MAX_PIPES];
Jesse Barnes79e53942008-11-07 14:24:08 -0800467
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 /* Allow the I2C driver info to specify the GPIO to be used in
469 * special cases, but otherwise default to what's defined
470 * in the spec.
471 */
Jani Nikula88ac7932015-03-27 00:20:22 +0200472 if (intel_gmbus_is_valid_pin(dev_priv, dvo->gpio))
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 gpio = dvo->gpio;
474 else if (dvo->type == INTEL_DVO_CHIP_LVDS)
Jani Nikula988c7012015-03-27 00:20:19 +0200475 gpio = GMBUS_PIN_SSC;
Jesse Barnes79e53942008-11-07 14:24:08 -0800476 else
Jani Nikula988c7012015-03-27 00:20:19 +0200477 gpio = GMBUS_PIN_DPB;
Jesse Barnes79e53942008-11-07 14:24:08 -0800478
479 /* Set up the I2C bus necessary for the chip we're probing.
480 * It appears that everything is on GPIOE except for panels
481 * on i830 laptops, which are on GPIOB (DVOA).
482 */
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800483 i2c = intel_gmbus_get_adapter(dev_priv, gpio);
Jesse Barnes79e53942008-11-07 14:24:08 -0800484
Chris Wilsonea5b2132010-08-04 13:50:23 +0100485 intel_dvo->dev = *dvo;
David Müller (ELSOFT AG)e4bfff52013-04-19 10:41:50 +0200486
487 /* GMBUS NAK handling seems to be unstable, hence let the
488 * transmitter detection run in bit banging mode for now.
489 */
490 intel_gmbus_force_bit(i2c, true);
491
Ville Syrjälä46509472015-03-31 10:37:21 +0300492 /* ns2501 requires the DVO 2x clock before it will
493 * respond to i2c accesses, so make sure we have
494 * have the clock enabled before we attempt to
495 * initialize the device.
496 */
497 for_each_pipe(dev_priv, pipe) {
498 dpll[pipe] = I915_READ(DPLL(pipe));
499 I915_WRITE(DPLL(pipe), dpll[pipe] | DPLL_DVO_2X_MODE);
500 }
501
David Müller (ELSOFT AG)e4bfff52013-04-19 10:41:50 +0200502 dvoinit = dvo->dev_ops->init(&intel_dvo->dev, i2c);
503
Ville Syrjälä46509472015-03-31 10:37:21 +0300504 /* restore the DVO 2x clock state to original */
505 for_each_pipe(dev_priv, pipe) {
506 I915_WRITE(DPLL(pipe), dpll[pipe]);
507 }
508
David Müller (ELSOFT AG)e4bfff52013-04-19 10:41:50 +0200509 intel_gmbus_force_bit(i2c, false);
510
511 if (!dvoinit)
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 continue;
513
Ville Syrjälä580d8ed2016-05-27 20:59:24 +0300514 drm_encoder_init(dev, &intel_encoder->base,
515 &intel_dvo_enc_funcs, encoder_type,
516 "DVO %c", intel_dvo_port_name(dvo->dvo_reg));
517
Eric Anholt21d40d32010-03-25 11:11:14 -0700518 intel_encoder->type = INTEL_OUTPUT_DVO;
519 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800520 switch (dvo->type) {
521 case INTEL_DVO_CHIP_TMDS:
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200522 intel_encoder->cloneable = (1 << INTEL_OUTPUT_ANALOG) |
523 (1 << INTEL_OUTPUT_DVO);
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 drm_connector_init(dev, connector,
525 &intel_dvo_connector_funcs,
526 DRM_MODE_CONNECTOR_DVII);
527 encoder_type = DRM_MODE_ENCODER_TMDS;
528 break;
529 case INTEL_DVO_CHIP_LVDS:
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200530 intel_encoder->cloneable = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800531 drm_connector_init(dev, connector,
532 &intel_dvo_connector_funcs,
533 DRM_MODE_CONNECTOR_LVDS);
534 encoder_type = DRM_MODE_ENCODER_LVDS;
535 break;
536 }
537
538 drm_connector_helper_add(connector,
539 &intel_dvo_connector_helper_funcs);
540 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
541 connector->interlace_allowed = false;
542 connector->doublescan_allowed = false;
543
Chris Wilsondf0e9242010-09-09 16:20:55 +0100544 intel_connector_attach_encoder(intel_connector, intel_encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 if (dvo->type == INTEL_DVO_CHIP_LVDS) {
546 /* For our LVDS chipsets, we should hopefully be able
547 * to dig the fixed panel mode out of the BIOS data.
548 * However, it's in a different format from the BIOS
549 * data on chipsets with integrated LVDS (stored in AIM
550 * headers, likely), so for now, just get the current
551 * mode being output through DVO.
552 */
Ville Syrjälä28694072015-09-08 13:40:44 +0300553 intel_panel_init(&intel_connector->panel,
554 intel_dvo_get_current_mode(connector),
555 NULL);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100556 intel_dvo->panel_wants_dither = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 }
558
Jesse Barnes79e53942008-11-07 14:24:08 -0800559 return;
560 }
561
Chris Wilsonea5b2132010-08-04 13:50:23 +0100562 kfree(intel_dvo);
Zhenyu Wang599be162010-03-29 16:17:31 +0800563 kfree(intel_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800564}