blob: 4fed8165f98a221ea408099b75cf61988a1a850a [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef _INTEL_LRC_H_
25#define _INTEL_LRC_H_
26
Chris Wilsone73bdd22016-04-13 17:35:01 +010027#include "intel_ringbuffer.h"
28
Oscar Mateodcb4c122014-11-13 10:28:10 +000029#define GEN8_LR_CONTEXT_ALIGN 4096
30
Oscar Mateo4ba70e42014-08-07 13:23:20 +010031/* Execlists regs */
Dave Gordonbbdc070a2016-07-20 18:16:05 +010032#define RING_ELSP(engine) _MMIO((engine)->mmio_base + 0x230)
33#define RING_EXECLIST_STATUS_LO(engine) _MMIO((engine)->mmio_base + 0x234)
34#define RING_EXECLIST_STATUS_HI(engine) _MMIO((engine)->mmio_base + 0x234 + 4)
35#define RING_CONTEXT_CONTROL(engine) _MMIO((engine)->mmio_base + 0x244)
Zhi Wang5baa22c2015-02-10 17:11:36 +080036#define CTX_CTRL_INHIBIT_SYN_CTX_SWITCH (1 << 3)
37#define CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT (1 << 0)
Abdiel Janulgue69225282015-06-16 13:39:42 +030038#define CTX_CTRL_RS_CTX_ENABLE (1 << 1)
Dave Gordonbbdc070a2016-07-20 18:16:05 +010039#define RING_CONTEXT_STATUS_BUF_BASE(engine) _MMIO((engine)->mmio_base + 0x370)
40#define RING_CONTEXT_STATUS_BUF_LO(engine, i) _MMIO((engine)->mmio_base + 0x370 + (i) * 8)
41#define RING_CONTEXT_STATUS_BUF_HI(engine, i) _MMIO((engine)->mmio_base + 0x370 + (i) * 8 + 4)
42#define RING_CONTEXT_STATUS_PTR(engine) _MMIO((engine)->mmio_base + 0x3a0)
Oscar Mateo4ba70e42014-08-07 13:23:20 +010043
Ben Widawsky5590a5f2016-01-05 10:30:05 -080044/* The docs specify that the write pointer wraps around after 5h, "After status
45 * is written out to the last available status QW at offset 5h, this pointer
46 * wraps to 0."
47 *
48 * Therefore, one must infer than even though there are 3 bits available, 6 and
49 * 7 appear to be * reserved.
50 */
51#define GEN8_CSB_ENTRIES 6
52#define GEN8_CSB_PTR_MASK 0x7
53#define GEN8_CSB_READ_PTR_MASK (GEN8_CSB_PTR_MASK << 8)
54#define GEN8_CSB_WRITE_PTR_MASK (GEN8_CSB_PTR_MASK << 0)
55#define GEN8_CSB_WRITE_PTR(csb_status) \
56 (((csb_status) & GEN8_CSB_WRITE_PTR_MASK) >> 0)
57#define GEN8_CSB_READ_PTR(csb_status) \
58 (((csb_status) & GEN8_CSB_READ_PTR_MASK) >> 8)
59
Zhi Wang3c7ba632016-06-16 08:07:03 -040060enum {
61 INTEL_CONTEXT_SCHEDULE_IN = 0,
62 INTEL_CONTEXT_SCHEDULE_OUT,
63};
64
Oscar Mateo454afeb2014-07-24 17:04:22 +010065/* Logical Rings */
John Harrison40e895c2015-05-29 17:43:26 +010066int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request);
John Harrisonccd98fe2015-05-29 17:44:09 +010067int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068void intel_logical_ring_stop(struct intel_engine_cs *engine);
69void intel_logical_ring_cleanup(struct intel_engine_cs *engine);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010070int logical_render_ring_init(struct intel_engine_cs *engine);
71int logical_xcs_ring_init(struct intel_engine_cs *engine);
72
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +010073int intel_engines_init(struct drm_device *dev);
Oscar Mateo454afeb2014-07-24 17:04:22 +010074
Oscar Mateoede7d422014-07-24 17:04:12 +010075/* Logical Ring Contexts */
Alex Daid1675192015-08-12 15:43:43 +010076
77/* One extra page is added before LRC for GuC as shared data */
78#define LRC_GUCSHR_PN (0)
79#define LRC_PPHWSP_PN (LRC_GUCSHR_PN + 1)
80#define LRC_STATE_PN (LRC_PPHWSP_PN + 1)
81
Chris Wilsone2efd132016-05-24 14:53:34 +010082struct i915_gem_context;
83
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000084uint32_t intel_lr_context_size(struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +010085void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +000086 struct intel_engine_cs *engine);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +010087
88struct drm_i915_private;
89
Chris Wilson821ed7d2016-09-09 14:11:53 +010090void intel_lr_context_resume(struct drm_i915_private *dev_priv);
Chris Wilsone2efd132016-05-24 14:53:34 +010091uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000092 struct intel_engine_cs *engine);
Oscar Mateoede7d422014-07-24 17:04:12 +010093
Oscar Mateo127f1002014-07-24 17:04:11 +010094/* Execlists */
Chris Wilsonc0336662016-05-06 15:40:21 +010095int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv,
96 int enable_execlists);
Chris Wilsonddd66c52016-08-02 22:50:31 +010097void intel_execlists_enable_submission(struct drm_i915_private *dev_priv);
98
Oscar Mateob20385f2014-07-24 17:04:10 +010099#endif /* _INTEL_LRC_H_ */