Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 Avionic Design GmbH |
| 3 | * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved. |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License version 2 as |
| 7 | * published by the Free Software Foundation. |
| 8 | */ |
| 9 | |
| 10 | #include <linux/clk.h> |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 11 | |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 12 | #include <drm/drm_panel.h> |
| 13 | |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 14 | #include "drm.h" |
| 15 | #include "dc.h" |
| 16 | |
| 17 | struct tegra_rgb { |
| 18 | struct tegra_output output; |
Thierry Reding | 7602fa1 | 2013-10-30 09:55:33 +0100 | [diff] [blame] | 19 | struct tegra_dc *dc; |
Dmitry Osipenko | b189153 | 2014-02-11 21:12:27 +0400 | [diff] [blame] | 20 | bool enabled; |
Thierry Reding | 7602fa1 | 2013-10-30 09:55:33 +0100 | [diff] [blame] | 21 | |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 22 | struct clk *clk_parent; |
| 23 | struct clk *clk; |
| 24 | }; |
| 25 | |
| 26 | static inline struct tegra_rgb *to_rgb(struct tegra_output *output) |
| 27 | { |
| 28 | return container_of(output, struct tegra_rgb, output); |
| 29 | } |
| 30 | |
| 31 | struct reg_entry { |
| 32 | unsigned long offset; |
| 33 | unsigned long value; |
| 34 | }; |
| 35 | |
| 36 | static const struct reg_entry rgb_enable[] = { |
| 37 | { DC_COM_PIN_OUTPUT_ENABLE(0), 0x00000000 }, |
| 38 | { DC_COM_PIN_OUTPUT_ENABLE(1), 0x00000000 }, |
| 39 | { DC_COM_PIN_OUTPUT_ENABLE(2), 0x00000000 }, |
| 40 | { DC_COM_PIN_OUTPUT_ENABLE(3), 0x00000000 }, |
| 41 | { DC_COM_PIN_OUTPUT_POLARITY(0), 0x00000000 }, |
| 42 | { DC_COM_PIN_OUTPUT_POLARITY(1), 0x01000000 }, |
| 43 | { DC_COM_PIN_OUTPUT_POLARITY(2), 0x00000000 }, |
| 44 | { DC_COM_PIN_OUTPUT_POLARITY(3), 0x00000000 }, |
| 45 | { DC_COM_PIN_OUTPUT_DATA(0), 0x00000000 }, |
| 46 | { DC_COM_PIN_OUTPUT_DATA(1), 0x00000000 }, |
| 47 | { DC_COM_PIN_OUTPUT_DATA(2), 0x00000000 }, |
| 48 | { DC_COM_PIN_OUTPUT_DATA(3), 0x00000000 }, |
| 49 | { DC_COM_PIN_OUTPUT_SELECT(0), 0x00000000 }, |
| 50 | { DC_COM_PIN_OUTPUT_SELECT(1), 0x00000000 }, |
| 51 | { DC_COM_PIN_OUTPUT_SELECT(2), 0x00000000 }, |
| 52 | { DC_COM_PIN_OUTPUT_SELECT(3), 0x00000000 }, |
| 53 | { DC_COM_PIN_OUTPUT_SELECT(4), 0x00210222 }, |
| 54 | { DC_COM_PIN_OUTPUT_SELECT(5), 0x00002200 }, |
| 55 | { DC_COM_PIN_OUTPUT_SELECT(6), 0x00020000 }, |
| 56 | }; |
| 57 | |
| 58 | static const struct reg_entry rgb_disable[] = { |
| 59 | { DC_COM_PIN_OUTPUT_SELECT(6), 0x00000000 }, |
| 60 | { DC_COM_PIN_OUTPUT_SELECT(5), 0x00000000 }, |
| 61 | { DC_COM_PIN_OUTPUT_SELECT(4), 0x00000000 }, |
| 62 | { DC_COM_PIN_OUTPUT_SELECT(3), 0x00000000 }, |
| 63 | { DC_COM_PIN_OUTPUT_SELECT(2), 0x00000000 }, |
| 64 | { DC_COM_PIN_OUTPUT_SELECT(1), 0x00000000 }, |
| 65 | { DC_COM_PIN_OUTPUT_SELECT(0), 0x00000000 }, |
| 66 | { DC_COM_PIN_OUTPUT_DATA(3), 0xaaaaaaaa }, |
| 67 | { DC_COM_PIN_OUTPUT_DATA(2), 0xaaaaaaaa }, |
| 68 | { DC_COM_PIN_OUTPUT_DATA(1), 0xaaaaaaaa }, |
| 69 | { DC_COM_PIN_OUTPUT_DATA(0), 0xaaaaaaaa }, |
| 70 | { DC_COM_PIN_OUTPUT_POLARITY(3), 0x00000000 }, |
| 71 | { DC_COM_PIN_OUTPUT_POLARITY(2), 0x00000000 }, |
| 72 | { DC_COM_PIN_OUTPUT_POLARITY(1), 0x00000000 }, |
| 73 | { DC_COM_PIN_OUTPUT_POLARITY(0), 0x00000000 }, |
| 74 | { DC_COM_PIN_OUTPUT_ENABLE(3), 0x55555555 }, |
| 75 | { DC_COM_PIN_OUTPUT_ENABLE(2), 0x55555555 }, |
| 76 | { DC_COM_PIN_OUTPUT_ENABLE(1), 0x55150005 }, |
| 77 | { DC_COM_PIN_OUTPUT_ENABLE(0), 0x55555555 }, |
| 78 | }; |
| 79 | |
| 80 | static void tegra_dc_write_regs(struct tegra_dc *dc, |
| 81 | const struct reg_entry *table, |
| 82 | unsigned int num) |
| 83 | { |
| 84 | unsigned int i; |
| 85 | |
| 86 | for (i = 0; i < num; i++) |
| 87 | tegra_dc_writel(dc, table[i].value, table[i].offset); |
| 88 | } |
| 89 | |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 90 | static void tegra_rgb_connector_dpms(struct drm_connector *connector, |
| 91 | int mode) |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 92 | { |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 93 | } |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 94 | |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 95 | static const struct drm_connector_funcs tegra_rgb_connector_funcs = { |
| 96 | .dpms = tegra_rgb_connector_dpms, |
| 97 | .detect = tegra_output_connector_detect, |
| 98 | .fill_modes = drm_helper_probe_single_connector_modes, |
| 99 | .destroy = tegra_output_connector_destroy, |
| 100 | }; |
| 101 | |
| 102 | static enum drm_mode_status |
| 103 | tegra_rgb_connector_mode_valid(struct drm_connector *connector, |
| 104 | struct drm_display_mode *mode) |
| 105 | { |
| 106 | /* |
| 107 | * FIXME: For now, always assume that the mode is okay. There are |
| 108 | * unresolved issues with clk_round_rate(), which doesn't always |
| 109 | * reliably report whether a frequency can be set or not. |
| 110 | */ |
| 111 | return MODE_OK; |
| 112 | } |
| 113 | |
| 114 | static const struct drm_connector_helper_funcs tegra_rgb_connector_helper_funcs = { |
| 115 | .get_modes = tegra_output_connector_get_modes, |
| 116 | .mode_valid = tegra_rgb_connector_mode_valid, |
| 117 | .best_encoder = tegra_output_connector_best_encoder, |
| 118 | }; |
| 119 | |
| 120 | static const struct drm_encoder_funcs tegra_rgb_encoder_funcs = { |
| 121 | .destroy = tegra_output_encoder_destroy, |
| 122 | }; |
| 123 | |
| 124 | static void tegra_rgb_encoder_dpms(struct drm_encoder *encoder, int mode) |
| 125 | { |
| 126 | } |
| 127 | |
| 128 | static bool tegra_rgb_encoder_mode_fixup(struct drm_encoder *encoder, |
| 129 | const struct drm_display_mode *mode, |
| 130 | struct drm_display_mode *adjusted) |
| 131 | { |
| 132 | struct tegra_output *output = encoder_to_output(encoder); |
| 133 | unsigned long pclk = mode->clock * 1000; |
| 134 | struct tegra_rgb *rgb = to_rgb(output); |
| 135 | unsigned int div; |
| 136 | int err; |
| 137 | |
| 138 | /* |
| 139 | * We may not want to change the frequency of the parent clock, since |
| 140 | * it may be a parent for other peripherals. This is due to the fact |
| 141 | * that on Tegra20 there's only a single clock dedicated to display |
| 142 | * (pll_d_out0), whereas later generations have a second one that can |
| 143 | * be used to independently drive a second output (pll_d2_out0). |
| 144 | * |
| 145 | * As a way to support multiple outputs on Tegra20 as well, pll_p is |
| 146 | * typically used as the parent clock for the display controllers. |
| 147 | * But this comes at a cost: pll_p is the parent of several other |
| 148 | * peripherals, so its frequency shouldn't change out of the blue. |
| 149 | * |
| 150 | * The best we can do at this point is to use the shift clock divider |
| 151 | * and hope that the desired frequency can be matched (or at least |
| 152 | * matched sufficiently close that the panel will still work). |
| 153 | */ |
| 154 | div = ((clk_get_rate(rgb->clk) * 2) / pclk) - 2; |
| 155 | |
| 156 | err = tegra_dc_setup_clock(rgb->dc, rgb->clk_parent, pclk, div); |
| 157 | if (err < 0) { |
| 158 | dev_err(output->dev, "failed to setup DC clock: %d\n", err); |
| 159 | return false; |
| 160 | } |
| 161 | |
| 162 | return true; |
| 163 | } |
| 164 | |
| 165 | static void tegra_rgb_encoder_prepare(struct drm_encoder *encoder) |
| 166 | { |
| 167 | } |
| 168 | |
| 169 | static void tegra_rgb_encoder_commit(struct drm_encoder *encoder) |
| 170 | { |
| 171 | } |
| 172 | |
| 173 | static void tegra_rgb_encoder_mode_set(struct drm_encoder *encoder, |
| 174 | struct drm_display_mode *mode, |
| 175 | struct drm_display_mode *adjusted) |
| 176 | { |
| 177 | struct tegra_output *output = encoder_to_output(encoder); |
| 178 | struct tegra_rgb *rgb = to_rgb(output); |
| 179 | u32 value; |
| 180 | |
| 181 | if (output->panel) |
| 182 | drm_panel_prepare(output->panel); |
Dmitry Osipenko | b189153 | 2014-02-11 21:12:27 +0400 | [diff] [blame] | 183 | |
Thierry Reding | 7602fa1 | 2013-10-30 09:55:33 +0100 | [diff] [blame] | 184 | tegra_dc_write_regs(rgb->dc, rgb_enable, ARRAY_SIZE(rgb_enable)); |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 185 | |
Thierry Reding | 72d3028 | 2013-12-12 11:06:55 +0100 | [diff] [blame] | 186 | value = DE_SELECT_ACTIVE | DE_CONTROL_NORMAL; |
| 187 | tegra_dc_writel(rgb->dc, value, DC_DISP_DATA_ENABLE_OPTIONS); |
| 188 | |
| 189 | /* XXX: parameterize? */ |
| 190 | value = tegra_dc_readl(rgb->dc, DC_COM_PIN_OUTPUT_POLARITY(1)); |
| 191 | value &= ~LVS_OUTPUT_POLARITY_LOW; |
| 192 | value &= ~LHS_OUTPUT_POLARITY_LOW; |
| 193 | tegra_dc_writel(rgb->dc, value, DC_COM_PIN_OUTPUT_POLARITY(1)); |
| 194 | |
| 195 | /* XXX: parameterize? */ |
| 196 | value = DISP_DATA_FORMAT_DF1P1C | DISP_ALIGNMENT_MSB | |
| 197 | DISP_ORDER_RED_BLUE; |
| 198 | tegra_dc_writel(rgb->dc, value, DC_DISP_DISP_INTERFACE_CONTROL); |
| 199 | |
| 200 | /* XXX: parameterize? */ |
| 201 | value = SC0_H_QUALIFIER_NONE | SC1_H_QUALIFIER_NONE; |
| 202 | tegra_dc_writel(rgb->dc, value, DC_DISP_SHIFT_CLOCK_OPTIONS); |
| 203 | |
| 204 | value = tegra_dc_readl(rgb->dc, DC_CMD_DISPLAY_COMMAND); |
| 205 | value &= ~DISP_CTRL_MODE_MASK; |
| 206 | value |= DISP_CTRL_MODE_C_DISPLAY; |
| 207 | tegra_dc_writel(rgb->dc, value, DC_CMD_DISPLAY_COMMAND); |
| 208 | |
| 209 | value = tegra_dc_readl(rgb->dc, DC_CMD_DISPLAY_POWER_CONTROL); |
| 210 | value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE | |
| 211 | PW4_ENABLE | PM0_ENABLE | PM1_ENABLE; |
| 212 | tegra_dc_writel(rgb->dc, value, DC_CMD_DISPLAY_POWER_CONTROL); |
| 213 | |
Thierry Reding | 62b9e06 | 2014-11-21 17:33:33 +0100 | [diff] [blame] | 214 | tegra_dc_commit(rgb->dc); |
Thierry Reding | 72d3028 | 2013-12-12 11:06:55 +0100 | [diff] [blame] | 215 | |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 216 | if (output->panel) |
| 217 | drm_panel_enable(output->panel); |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 218 | } |
| 219 | |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 220 | static void tegra_rgb_encoder_disable(struct drm_encoder *encoder) |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 221 | { |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 222 | struct tegra_output *output = encoder_to_output(encoder); |
Thierry Reding | 7602fa1 | 2013-10-30 09:55:33 +0100 | [diff] [blame] | 223 | struct tegra_rgb *rgb = to_rgb(output); |
Thierry Reding | 72d3028 | 2013-12-12 11:06:55 +0100 | [diff] [blame] | 224 | |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 225 | if (output->panel) |
| 226 | drm_panel_disable(output->panel); |
Thierry Reding | 72d3028 | 2013-12-12 11:06:55 +0100 | [diff] [blame] | 227 | |
Thierry Reding | 7602fa1 | 2013-10-30 09:55:33 +0100 | [diff] [blame] | 228 | tegra_dc_write_regs(rgb->dc, rgb_disable, ARRAY_SIZE(rgb_disable)); |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 229 | |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 230 | if (output->panel) |
| 231 | drm_panel_unprepare(output->panel); |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 232 | } |
| 233 | |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 234 | static const struct drm_encoder_helper_funcs tegra_rgb_encoder_helper_funcs = { |
| 235 | .dpms = tegra_rgb_encoder_dpms, |
| 236 | .mode_fixup = tegra_rgb_encoder_mode_fixup, |
| 237 | .prepare = tegra_rgb_encoder_prepare, |
| 238 | .commit = tegra_rgb_encoder_commit, |
| 239 | .mode_set = tegra_rgb_encoder_mode_set, |
| 240 | .disable = tegra_rgb_encoder_disable, |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 241 | }; |
| 242 | |
| 243 | int tegra_dc_rgb_probe(struct tegra_dc *dc) |
| 244 | { |
| 245 | struct device_node *np; |
| 246 | struct tegra_rgb *rgb; |
| 247 | int err; |
| 248 | |
| 249 | np = of_get_child_by_name(dc->dev->of_node, "rgb"); |
| 250 | if (!np || !of_device_is_available(np)) |
| 251 | return -ENODEV; |
| 252 | |
| 253 | rgb = devm_kzalloc(dc->dev, sizeof(*rgb), GFP_KERNEL); |
| 254 | if (!rgb) |
| 255 | return -ENOMEM; |
| 256 | |
Thierry Reding | 03da0e7 | 2013-08-30 15:27:16 +0200 | [diff] [blame] | 257 | rgb->output.dev = dc->dev; |
| 258 | rgb->output.of_node = np; |
Thierry Reding | 7602fa1 | 2013-10-30 09:55:33 +0100 | [diff] [blame] | 259 | rgb->dc = dc; |
Thierry Reding | 03da0e7 | 2013-08-30 15:27:16 +0200 | [diff] [blame] | 260 | |
Thierry Reding | 59d29c0 | 2013-10-14 14:26:42 +0200 | [diff] [blame] | 261 | err = tegra_output_probe(&rgb->output); |
Thierry Reding | 03da0e7 | 2013-08-30 15:27:16 +0200 | [diff] [blame] | 262 | if (err < 0) |
| 263 | return err; |
| 264 | |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 265 | rgb->clk = devm_clk_get(dc->dev, NULL); |
| 266 | if (IS_ERR(rgb->clk)) { |
| 267 | dev_err(dc->dev, "failed to get clock\n"); |
| 268 | return PTR_ERR(rgb->clk); |
| 269 | } |
| 270 | |
| 271 | rgb->clk_parent = devm_clk_get(dc->dev, "parent"); |
| 272 | if (IS_ERR(rgb->clk_parent)) { |
| 273 | dev_err(dc->dev, "failed to get parent clock\n"); |
| 274 | return PTR_ERR(rgb->clk_parent); |
| 275 | } |
| 276 | |
| 277 | err = clk_set_parent(rgb->clk, rgb->clk_parent); |
| 278 | if (err < 0) { |
| 279 | dev_err(dc->dev, "failed to set parent clock: %d\n", err); |
| 280 | return err; |
| 281 | } |
| 282 | |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 283 | dc->rgb = &rgb->output; |
| 284 | |
| 285 | return 0; |
| 286 | } |
| 287 | |
Thierry Reding | 59d29c0 | 2013-10-14 14:26:42 +0200 | [diff] [blame] | 288 | int tegra_dc_rgb_remove(struct tegra_dc *dc) |
| 289 | { |
Thierry Reding | 59d29c0 | 2013-10-14 14:26:42 +0200 | [diff] [blame] | 290 | if (!dc->rgb) |
| 291 | return 0; |
| 292 | |
Thierry Reding | 328ec69 | 2014-12-19 15:55:08 +0100 | [diff] [blame^] | 293 | tegra_output_remove(dc->rgb); |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 294 | dc->rgb = NULL; |
| 295 | |
Thierry Reding | 59d29c0 | 2013-10-14 14:26:42 +0200 | [diff] [blame] | 296 | return 0; |
| 297 | } |
| 298 | |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 299 | int tegra_dc_rgb_init(struct drm_device *drm, struct tegra_dc *dc) |
| 300 | { |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 301 | struct tegra_output *output = dc->rgb; |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 302 | int err; |
| 303 | |
| 304 | if (!dc->rgb) |
| 305 | return -ENODEV; |
| 306 | |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 307 | drm_connector_init(drm, &output->connector, &tegra_rgb_connector_funcs, |
| 308 | DRM_MODE_CONNECTOR_LVDS); |
| 309 | drm_connector_helper_add(&output->connector, |
| 310 | &tegra_rgb_connector_helper_funcs); |
| 311 | output->connector.dpms = DRM_MODE_DPMS_OFF; |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 312 | |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 313 | drm_encoder_init(drm, &output->encoder, &tegra_rgb_encoder_funcs, |
| 314 | DRM_MODE_ENCODER_LVDS); |
| 315 | drm_encoder_helper_add(&output->encoder, |
| 316 | &tegra_rgb_encoder_helper_funcs); |
| 317 | |
| 318 | drm_mode_connector_attach_encoder(&output->connector, |
| 319 | &output->encoder); |
| 320 | drm_connector_register(&output->connector); |
| 321 | |
Thierry Reding | ea130b2 | 2014-12-19 15:51:35 +0100 | [diff] [blame] | 322 | err = tegra_output_init(drm, output); |
| 323 | if (err < 0) { |
| 324 | dev_err(output->dev, "failed to initialize output: %d\n", err); |
| 325 | return err; |
| 326 | } |
| 327 | |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 328 | /* |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 329 | * Other outputs can be attached to either display controller. The RGB |
| 330 | * outputs are an exception and work only with their parent display |
| 331 | * controller. |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 332 | */ |
Thierry Reding | 3b0e585 | 2014-12-16 18:30:16 +0100 | [diff] [blame] | 333 | output->encoder.possible_crtcs = drm_crtc_mask(&dc->base); |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 334 | |
| 335 | return 0; |
| 336 | } |
| 337 | |
| 338 | int tegra_dc_rgb_exit(struct tegra_dc *dc) |
| 339 | { |
Thierry Reding | 328ec69 | 2014-12-19 15:55:08 +0100 | [diff] [blame^] | 340 | if (dc->rgb) |
| 341 | tegra_output_exit(dc->rgb); |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 342 | |
Thierry Reding | 328ec69 | 2014-12-19 15:55:08 +0100 | [diff] [blame^] | 343 | return 0; |
Thierry Reding | d8f4a9e | 2012-11-15 21:28:22 +0000 | [diff] [blame] | 344 | } |