blob: 82bff51d5595cc1c6c6aad1e8273eca2cf118401 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001#ifndef B43_H_
2#define B43_H_
3
4#include <linux/kernel.h>
5#include <linux/spinlock.h>
6#include <linux/interrupt.h>
7#include <linux/hw_random.h>
8#include <linux/ssb/ssb.h>
9#include <net/mac80211.h>
10
11#include "debugfs.h"
12#include "leds.h"
Michael Buesch8e9f7522007-09-27 21:35:34 +020013#include "rfkill.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040014#include "lo.h"
15#include "phy.h"
16
17#ifdef CONFIG_B43_DEBUG
18# define B43_DEBUG 1
19#else
20# define B43_DEBUG 0
21#endif
22
23#define B43_RX_MAX_SSI 60
24
25/* MMIO offsets */
26#define B43_MMIO_DMA0_REASON 0x20
27#define B43_MMIO_DMA0_IRQ_MASK 0x24
28#define B43_MMIO_DMA1_REASON 0x28
29#define B43_MMIO_DMA1_IRQ_MASK 0x2C
30#define B43_MMIO_DMA2_REASON 0x30
31#define B43_MMIO_DMA2_IRQ_MASK 0x34
32#define B43_MMIO_DMA3_REASON 0x38
33#define B43_MMIO_DMA3_IRQ_MASK 0x3C
34#define B43_MMIO_DMA4_REASON 0x40
35#define B43_MMIO_DMA4_IRQ_MASK 0x44
36#define B43_MMIO_DMA5_REASON 0x48
37#define B43_MMIO_DMA5_IRQ_MASK 0x4C
Michael Bueschaa6c7ae2007-12-26 16:26:36 +010038#define B43_MMIO_MACCTL 0x120 /* MAC control */
39#define B43_MMIO_MACCMD 0x124 /* MAC command */
Michael Buesche4d6b792007-09-18 15:39:42 -040040#define B43_MMIO_GEN_IRQ_REASON 0x128
41#define B43_MMIO_GEN_IRQ_MASK 0x12C
42#define B43_MMIO_RAM_CONTROL 0x130
43#define B43_MMIO_RAM_DATA 0x134
44#define B43_MMIO_PS_STATUS 0x140
45#define B43_MMIO_RADIO_HWENABLED_HI 0x158
46#define B43_MMIO_SHM_CONTROL 0x160
47#define B43_MMIO_SHM_DATA 0x164
48#define B43_MMIO_SHM_DATA_UNALIGNED 0x166
49#define B43_MMIO_XMITSTAT_0 0x170
50#define B43_MMIO_XMITSTAT_1 0x174
51#define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
52#define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
Michael Bueschf3dd3fc2007-12-22 21:56:30 +010053#define B43_MMIO_TSF_CFP_REP 0x188
54#define B43_MMIO_TSF_CFP_START 0x18C
55#define B43_MMIO_TSF_CFP_MAXDUR 0x190
Michael Buesche4d6b792007-09-18 15:39:42 -040056
57/* 32-bit DMA */
58#define B43_MMIO_DMA32_BASE0 0x200
59#define B43_MMIO_DMA32_BASE1 0x220
60#define B43_MMIO_DMA32_BASE2 0x240
61#define B43_MMIO_DMA32_BASE3 0x260
62#define B43_MMIO_DMA32_BASE4 0x280
63#define B43_MMIO_DMA32_BASE5 0x2A0
64/* 64-bit DMA */
65#define B43_MMIO_DMA64_BASE0 0x200
66#define B43_MMIO_DMA64_BASE1 0x240
67#define B43_MMIO_DMA64_BASE2 0x280
68#define B43_MMIO_DMA64_BASE3 0x2C0
69#define B43_MMIO_DMA64_BASE4 0x300
70#define B43_MMIO_DMA64_BASE5 0x340
Michael Buesche4d6b792007-09-18 15:39:42 -040071
72#define B43_MMIO_PHY_VER 0x3E0
73#define B43_MMIO_PHY_RADIO 0x3E2
74#define B43_MMIO_PHY0 0x3E6
75#define B43_MMIO_ANTENNA 0x3E8
76#define B43_MMIO_CHANNEL 0x3F0
77#define B43_MMIO_CHANNEL_EXT 0x3F4
78#define B43_MMIO_RADIO_CONTROL 0x3F6
79#define B43_MMIO_RADIO_DATA_HIGH 0x3F8
80#define B43_MMIO_RADIO_DATA_LOW 0x3FA
81#define B43_MMIO_PHY_CONTROL 0x3FC
82#define B43_MMIO_PHY_DATA 0x3FE
83#define B43_MMIO_MACFILTER_CONTROL 0x420
84#define B43_MMIO_MACFILTER_DATA 0x422
85#define B43_MMIO_RCMTA_COUNT 0x43C
86#define B43_MMIO_RADIO_HWENABLED_LO 0x49A
87#define B43_MMIO_GPIO_CONTROL 0x49C
88#define B43_MMIO_GPIO_MASK 0x49E
Michael Bueschf3dd3fc2007-12-22 21:56:30 +010089#define B43_MMIO_TSF_CFP_START_LOW 0x604
90#define B43_MMIO_TSF_CFP_START_HIGH 0x606
Michael Buesche4d6b792007-09-18 15:39:42 -040091#define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
92#define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
93#define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
94#define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
95#define B43_MMIO_RNG 0x65A
96#define B43_MMIO_POWERUP_DELAY 0x6A8
97
98/* SPROM boardflags_lo values */
99#define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
100#define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
101#define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
102#define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
103#define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
104#define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
105#define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
106#define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
107#define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
108#define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
109#define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
110#define B43_BFL_FEM 0x0800 /* supports the Front End Module */
111#define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
112#define B43_BFL_HGPA 0x2000 /* had high gain PA */
113#define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
114#define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
115
116/* GPIO register offset, in both ChipCommon and PCI core. */
117#define B43_GPIO_CONTROL 0x6c
118
119/* SHM Routing */
120enum {
121 B43_SHM_UCODE, /* Microcode memory */
122 B43_SHM_SHARED, /* Shared memory */
123 B43_SHM_SCRATCH, /* Scratch memory */
124 B43_SHM_HW, /* Internal hardware register */
125 B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
126};
127/* SHM Routing modifiers */
128#define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
129#define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
130#define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
131 B43_SHM_AUTOINC_W)
132
133/* Misc SHM_SHARED offsets */
134#define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
135#define B43_SHM_SH_PCTLWDPOS 0x0008
136#define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
137#define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
138#define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
139#define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
140#define B43_SHM_SH_HOSTFLO 0x005E /* Hostflags for ucode options (low) */
141#define B43_SHM_SH_HOSTFHI 0x0060 /* Hostflags for ucode options (high) */
142#define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
143#define B43_SHM_SH_RADAR 0x0066 /* Radar register */
144#define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
145#define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
146#define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
147#define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5Ghz channel */
148#define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
149/* SHM_SHARED TX FIFO variables */
150#define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
151#define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
152#define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
153#define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
154/* SHM_SHARED background noise */
155#define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
156#define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
157#define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
158/* SHM_SHARED crypto engine */
159#define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
160#define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
161#define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
162#define B43_SHM_SH_TKIPTSCTTAK 0x0318
163#define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
164#define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
165/* SHM_SHARED WME variables */
166#define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
167#define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
168#define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
169/* SHM_SHARED powersave mode related */
170#define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
171#define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
172#define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
173/* SHM_SHARED beacon variables */
174#define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
175#define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
176#define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
177#define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
178#define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
179#define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
180#define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
181/* SHM_SHARED ACK/CTS control */
182#define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
183/* SHM_SHARED probe response variables */
184#define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
185#define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
186#define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
187#define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
188#define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
189/* SHM_SHARED rate tables */
190#define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
191#define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
192#define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
193#define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
194/* SHM_SHARED microcode soft registers */
195#define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
196#define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
197#define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
198#define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
199#define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
200#define B43_SHM_SH_UCODESTAT_INVALID 0
201#define B43_SHM_SH_UCODESTAT_INIT 1
202#define B43_SHM_SH_UCODESTAT_ACTIVE 2
203#define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
204#define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
205#define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
206#define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
207#define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
208
209/* SHM_SCRATCH offsets */
210#define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
211#define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
212#define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
213#define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
214#define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
215#define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
216#define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
217#define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
218#define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
219#define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
220
221/* Hardware Radio Enable masks */
222#define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
223#define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
224
225/* HostFlags. See b43_hf_read/write() */
226#define B43_HF_ANTDIVHELP 0x00000001 /* ucode antenna div helper */
227#define B43_HF_SYMW 0x00000002 /* G-PHY SYM workaround */
228#define B43_HF_RXPULLW 0x00000004 /* RX pullup workaround */
229#define B43_HF_CCKBOOST 0x00000008 /* 4dB CCK power boost (exclusive with OFDM boost) */
230#define B43_HF_BTCOEX 0x00000010 /* Bluetooth coexistance */
231#define B43_HF_GDCW 0x00000020 /* G-PHY DV canceller filter bw workaround */
232#define B43_HF_OFDMPABOOST 0x00000040 /* Enable PA gain boost for OFDM */
233#define B43_HF_ACPR 0x00000080 /* Disable for Japan, channel 14 */
234#define B43_HF_EDCF 0x00000100 /* on if WME and MAC suspended */
235#define B43_HF_TSSIRPSMW 0x00000200 /* TSSI reset PSM ucode workaround */
236#define B43_HF_DSCRQ 0x00000400 /* Disable slow clock request in ucode */
237#define B43_HF_ACIW 0x00000800 /* ACI workaround: shift bits by 2 on PHY CRS */
238#define B43_HF_2060W 0x00001000 /* 2060 radio workaround */
239#define B43_HF_RADARW 0x00002000 /* Radar workaround */
240#define B43_HF_USEDEFKEYS 0x00004000 /* Enable use of default keys */
241#define B43_HF_BT4PRIOCOEX 0x00010000 /* Bluetooth 2-priority coexistance */
242#define B43_HF_FWKUP 0x00020000 /* Fast wake-up ucode */
243#define B43_HF_VCORECALC 0x00040000 /* Force VCO recalculation when powering up synthpu */
244#define B43_HF_PCISCW 0x00080000 /* PCI slow clock workaround */
245#define B43_HF_4318TSSI 0x00200000 /* 4318 TSSI */
246#define B43_HF_FBCMCFIFO 0x00400000 /* Flush bcast/mcast FIFO immediately */
247#define B43_HF_HWPCTL 0x00800000 /* Enable hardwarre power control */
248#define B43_HF_BTCOEXALT 0x01000000 /* Bluetooth coexistance in alternate pins */
249#define B43_HF_TXBTCHECK 0x02000000 /* Bluetooth check during transmission */
250#define B43_HF_SKCFPUP 0x04000000 /* Skip CFP update */
251
252/* MacFilter offsets. */
253#define B43_MACFILTER_SELF 0x0000
254#define B43_MACFILTER_BSSID 0x0003
255
256/* PowerControl */
257#define B43_PCTL_IN 0xB0
258#define B43_PCTL_OUT 0xB4
259#define B43_PCTL_OUTENABLE 0xB8
260#define B43_PCTL_XTAL_POWERUP 0x40
261#define B43_PCTL_PLL_POWERDOWN 0x80
262
263/* PowerControl Clock Modes */
264#define B43_PCTL_CLK_FAST 0x00
265#define B43_PCTL_CLK_SLOW 0x01
266#define B43_PCTL_CLK_DYNAMIC 0x02
267
268#define B43_PCTL_FORCE_SLOW 0x0800
269#define B43_PCTL_FORCE_PLL 0x1000
270#define B43_PCTL_DYN_XTAL 0x2000
271
272/* PHYVersioning */
273#define B43_PHYTYPE_A 0x00
274#define B43_PHYTYPE_B 0x01
275#define B43_PHYTYPE_G 0x02
Michael Bueschd9871602008-01-02 18:55:53 +0100276#define B43_PHYTYPE_N 0x04
277#define B43_PHYTYPE_LP 0x05
Michael Buesche4d6b792007-09-18 15:39:42 -0400278
279/* PHYRegisters */
280#define B43_PHY_ILT_A_CTRL 0x0072
281#define B43_PHY_ILT_A_DATA1 0x0073
282#define B43_PHY_ILT_A_DATA2 0x0074
283#define B43_PHY_G_LO_CONTROL 0x0810
284#define B43_PHY_ILT_G_CTRL 0x0472
285#define B43_PHY_ILT_G_DATA1 0x0473
286#define B43_PHY_ILT_G_DATA2 0x0474
287#define B43_PHY_A_PCTL 0x007B
288#define B43_PHY_G_PCTL 0x0029
289#define B43_PHY_A_CRS 0x0029
290#define B43_PHY_RADIO_BITFIELD 0x0401
291#define B43_PHY_G_CRS 0x0429
292#define B43_PHY_NRSSILT_CTRL 0x0803
293#define B43_PHY_NRSSILT_DATA 0x0804
294
295/* RadioRegisters */
296#define B43_RADIOCTL_ID 0x01
297
298/* MAC Control bitfield */
299#define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
300#define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
301#define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
302#define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
303#define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
304#define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
305#define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
306#define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
307#define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
308#define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
309#define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
310#define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
311#define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
312#define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
313#define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
314#define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
315#define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
316#define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
317#define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
318#define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
319#define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
320#define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
321#define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
322#define B43_MACCTL_GMODE 0x80000000 /* G Mode */
323
Michael Bueschaa6c7ae2007-12-26 16:26:36 +0100324/* MAC Command bitfield */
325#define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
326#define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
327#define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
328#define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */
329#define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */
330
Michael Buesch96c755a2008-01-06 00:09:46 +0100331/* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
Michael Buesche4d6b792007-09-18 15:39:42 -0400332#define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
Michael Buesch96c755a2008-01-06 00:09:46 +0100333#define B43_TMSLOW_PHYCLKSPEED 0x00C00000 /* PHY clock speed mask (N-PHY only) */
334#define B43_TMSLOW_PHYCLKSPEED_40MHZ 0x00000000 /* 40 MHz PHY */
335#define B43_TMSLOW_PHYCLKSPEED_80MHZ 0x00400000 /* 80 MHz PHY */
336#define B43_TMSLOW_PHYCLKSPEED_160MHZ 0x00800000 /* 160 MHz PHY */
337#define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400338#define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
339#define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
340#define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
341
Michael Buesch96c755a2008-01-06 00:09:46 +0100342/* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
343#define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */
Michael Buesche4d6b792007-09-18 15:39:42 -0400344#define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
Michael Buesch96c755a2008-01-06 00:09:46 +0100345#define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */
346#define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400347
348/* Generic-Interrupt reasons. */
349#define B43_IRQ_MAC_SUSPENDED 0x00000001
350#define B43_IRQ_BEACON 0x00000002
351#define B43_IRQ_TBTT_INDI 0x00000004
352#define B43_IRQ_BEACON_TX_OK 0x00000008
353#define B43_IRQ_BEACON_CANCEL 0x00000010
354#define B43_IRQ_ATIM_END 0x00000020
355#define B43_IRQ_PMQ 0x00000040
356#define B43_IRQ_PIO_WORKAROUND 0x00000100
357#define B43_IRQ_MAC_TXERR 0x00000200
358#define B43_IRQ_PHY_TXERR 0x00000800
359#define B43_IRQ_PMEVENT 0x00001000
360#define B43_IRQ_TIMER0 0x00002000
361#define B43_IRQ_TIMER1 0x00004000
362#define B43_IRQ_DMA 0x00008000
363#define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
364#define B43_IRQ_CCA_MEASURE_OK 0x00020000
365#define B43_IRQ_NOISESAMPLE_OK 0x00040000
366#define B43_IRQ_UCODE_DEBUG 0x08000000
367#define B43_IRQ_RFKILL 0x10000000
368#define B43_IRQ_TX_OK 0x20000000
369#define B43_IRQ_PHY_G_CHANGED 0x40000000
370#define B43_IRQ_TIMEOUT 0x80000000
371
372#define B43_IRQ_ALL 0xFFFFFFFF
373#define B43_IRQ_MASKTEMPLATE (B43_IRQ_MAC_SUSPENDED | \
374 B43_IRQ_BEACON | \
375 B43_IRQ_TBTT_INDI | \
376 B43_IRQ_ATIM_END | \
377 B43_IRQ_PMQ | \
378 B43_IRQ_MAC_TXERR | \
379 B43_IRQ_PHY_TXERR | \
380 B43_IRQ_DMA | \
381 B43_IRQ_TXFIFO_FLUSH_OK | \
382 B43_IRQ_NOISESAMPLE_OK | \
383 B43_IRQ_UCODE_DEBUG | \
384 B43_IRQ_RFKILL | \
385 B43_IRQ_TX_OK)
386
387/* Device specific rate values.
388 * The actual values defined here are (rate_in_mbps * 2).
389 * Some code depends on this. Don't change it. */
390#define B43_CCK_RATE_1MB 0x02
391#define B43_CCK_RATE_2MB 0x04
392#define B43_CCK_RATE_5MB 0x0B
393#define B43_CCK_RATE_11MB 0x16
394#define B43_OFDM_RATE_6MB 0x0C
395#define B43_OFDM_RATE_9MB 0x12
396#define B43_OFDM_RATE_12MB 0x18
397#define B43_OFDM_RATE_18MB 0x24
398#define B43_OFDM_RATE_24MB 0x30
399#define B43_OFDM_RATE_36MB 0x48
400#define B43_OFDM_RATE_48MB 0x60
401#define B43_OFDM_RATE_54MB 0x6C
402/* Convert a b43 rate value to a rate in 100kbps */
403#define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
404
405#define B43_DEFAULT_SHORT_RETRY_LIMIT 7
406#define B43_DEFAULT_LONG_RETRY_LIMIT 4
407
Stefano Brivio00e0b8c2007-11-25 11:10:33 +0100408#define B43_PHY_TX_BADNESS_LIMIT 1000
409
Michael Buesche4d6b792007-09-18 15:39:42 -0400410/* Max size of a security key */
411#define B43_SEC_KEYSIZE 16
412/* Security algorithms. */
413enum {
414 B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
415 B43_SEC_ALGO_WEP40,
416 B43_SEC_ALGO_TKIP,
417 B43_SEC_ALGO_AES,
418 B43_SEC_ALGO_WEP104,
419 B43_SEC_ALGO_AES_LEGACY,
420};
421
422struct b43_dmaring;
423struct b43_pioqueue;
424
425/* The firmware file header */
426#define B43_FW_TYPE_UCODE 'u'
427#define B43_FW_TYPE_PCM 'p'
428#define B43_FW_TYPE_IV 'i'
429struct b43_fw_header {
430 /* File type */
431 u8 type;
432 /* File format version */
433 u8 ver;
434 u8 __padding[2];
435 /* Size of the data. For ucode and PCM this is in bytes.
436 * For IV this is number-of-ivs. */
437 __be32 size;
438} __attribute__((__packed__));
439
440/* Initial Value file format */
441#define B43_IV_OFFSET_MASK 0x7FFF
442#define B43_IV_32BIT 0x8000
443struct b43_iv {
444 __be16 offset_size;
445 union {
446 __be16 d16;
447 __be32 d32;
448 } data __attribute__((__packed__));
449} __attribute__((__packed__));
450
451
452#define B43_PHYMODE(phytype) (1 << (phytype))
453#define B43_PHYMODE_A B43_PHYMODE(B43_PHYTYPE_A)
454#define B43_PHYMODE_B B43_PHYMODE(B43_PHYTYPE_B)
455#define B43_PHYMODE_G B43_PHYMODE(B43_PHYTYPE_G)
456
457struct b43_phy {
458 /* Possible PHYMODEs on this PHY */
459 u8 possible_phymodes;
460 /* GMODE bit enabled? */
461 bool gmode;
462 /* Possible ieee80211 subsystem hwmodes for this PHY.
463 * Which mode is selected, depends on thr GMODE enabled bit */
464#define B43_MAX_PHYHWMODES 2
465 struct ieee80211_hw_mode hwmodes[B43_MAX_PHYHWMODES];
466
467 /* Analog Type */
468 u8 analog;
469 /* B43_PHYTYPE_ */
470 u8 type;
471 /* PHY revision number. */
472 u8 rev;
473
474 /* Radio versioning */
475 u16 radio_manuf; /* Radio manufacturer */
476 u16 radio_ver; /* Radio version */
477 u8 radio_rev; /* Radio revision */
478
Michael Buesche4d6b792007-09-18 15:39:42 -0400479 bool dyn_tssi_tbl; /* tssi2dbm is kmalloc()ed. */
480
481 /* ACI (adjacent channel interference) flags. */
482 bool aci_enable;
483 bool aci_wlan_automatic;
484 bool aci_hw_rssi;
485
Michael Bueschfda9abc2007-09-20 22:14:18 +0200486 /* Radio switched on/off */
487 bool radio_on;
488 struct {
489 /* Values saved when turning the radio off.
490 * They are needed when turning it on again. */
491 bool valid;
492 u16 rfover;
493 u16 rfoverval;
494 } radio_off_context;
495
Michael Buesche4d6b792007-09-18 15:39:42 -0400496 u16 minlowsig[2];
497 u16 minlowsigpos[2];
498
499 /* TSSI to dBm table in use */
500 const s8 *tssi2dbm;
501 /* Target idle TSSI */
502 int tgt_idle_tssi;
503 /* Current idle TSSI */
504 int cur_idle_tssi;
505
506 /* LocalOscillator control values. */
507 struct b43_txpower_lo_control *lo_control;
508 /* Values from b43_calc_loopback_gain() */
509 s16 max_lb_gain; /* Maximum Loopback gain in hdB */
510 s16 trsw_rx_gain; /* TRSW RX gain in hdB */
511 s16 lna_lod_gain; /* LNA lod */
512 s16 lna_gain; /* LNA */
513 s16 pga_gain; /* PGA */
514
Michael Buesche4d6b792007-09-18 15:39:42 -0400515 /* Desired TX power level (in dBm).
516 * This is set by the user and adjusted in b43_phy_xmitpower(). */
517 u8 power_level;
518 /* A-PHY TX Power control value. */
519 u16 txpwr_offset;
520
521 /* Current TX power level attenuation control values */
522 struct b43_bbatt bbatt;
523 struct b43_rfatt rfatt;
524 u8 tx_control; /* B43_TXCTL_XXX */
Michael Bueschf31800d2008-01-09 19:08:49 +0100525
Michael Buesche4d6b792007-09-18 15:39:42 -0400526 /* Hardware Power Control enabled? */
527 bool hardware_power_control;
528
529 /* Current Interference Mitigation mode */
530 int interfmode;
531 /* Stack of saved values from the Interference Mitigation code.
532 * Each value in the stack is layed out as follows:
533 * bit 0-11: offset
534 * bit 12-15: register ID
535 * bit 16-32: value
536 * register ID is: 0x1 PHY, 0x2 Radio, 0x3 ILT
537 */
538#define B43_INTERFSTACK_SIZE 26
539 u32 interfstack[B43_INTERFSTACK_SIZE]; //FIXME: use a data structure
540
541 /* Saved values from the NRSSI Slope calculation */
542 s16 nrssi[2];
543 s32 nrssislope;
544 /* In memory nrssi lookup table. */
545 s8 nrssi_lt[64];
546
547 /* current channel */
548 u8 channel;
549
550 u16 lofcal;
551
552 u16 initval; //FIXME rename?
Stefano Brivio61bca6e2007-11-06 22:49:05 +0100553
Stefano Brivio00e0b8c2007-11-25 11:10:33 +0100554 /* PHY TX errors counter. */
555 atomic_t txerr_cnt;
Michael Buesch8ed7fc42007-12-09 22:34:59 +0100556
557 /* The device does address auto increment for the OFDM tables.
558 * We cache the previously used address here and omit the address
559 * write on the next table access, if possible. */
560 u16 ofdmtab_addr; /* The address currently set in hardware. */
561 enum { /* The last data flow direction. */
562 B43_OFDMTAB_DIRECTION_UNKNOWN = 0,
563 B43_OFDMTAB_DIRECTION_READ,
564 B43_OFDMTAB_DIRECTION_WRITE,
565 } ofdmtab_addr_direction;
Michael Bueschf31800d2008-01-09 19:08:49 +0100566
567#if B43_DEBUG
568 /* Manual TX-power control enabled? */
569 bool manual_txpower_control;
570 /* PHY registers locked by b43_phy_lock()? */
571 bool phy_locked;
572#endif /* B43_DEBUG */
Michael Buesche4d6b792007-09-18 15:39:42 -0400573};
574
575/* Data structures for DMA transmission, per 80211 core. */
576struct b43_dma {
577 struct b43_dmaring *tx_ring0;
578 struct b43_dmaring *tx_ring1;
579 struct b43_dmaring *tx_ring2;
580 struct b43_dmaring *tx_ring3;
581 struct b43_dmaring *tx_ring4;
582 struct b43_dmaring *tx_ring5;
583
584 struct b43_dmaring *rx_ring0;
585 struct b43_dmaring *rx_ring3; /* only available on core.rev < 5 */
586};
587
Michael Buesche4d6b792007-09-18 15:39:42 -0400588/* Context information for a noise calculation (Link Quality). */
589struct b43_noise_calculation {
590 u8 channel_at_start;
591 bool calculation_running;
592 u8 nr_samples;
593 s8 samples[8][4];
594};
595
596struct b43_stats {
597 u8 link_noise;
598 /* Store the last TX/RX times here for updating the leds. */
599 unsigned long last_tx;
600 unsigned long last_rx;
601};
602
603struct b43_key {
604 /* If keyconf is NULL, this key is disabled.
605 * keyconf is a cookie. Don't derefenrence it outside of the set_key
606 * path, because b43 doesn't own it. */
607 struct ieee80211_key_conf *keyconf;
608 u8 algorithm;
609};
610
611struct b43_wldev;
612
613/* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
614struct b43_wl {
615 /* Pointer to the active wireless device on this chip */
616 struct b43_wldev *current_dev;
617 /* Pointer to the ieee80211 hardware data structure */
618 struct ieee80211_hw *hw;
619
620 spinlock_t irq_lock;
621 struct mutex mutex;
622 spinlock_t leds_lock;
623
624 /* We can only have one operating interface (802.11 core)
625 * at a time. General information about this interface follows.
626 */
627
Johannes Berg32bfd352007-12-19 01:31:26 +0100628 struct ieee80211_vif *vif;
Michael Buesche4d6b792007-09-18 15:39:42 -0400629 /* The MAC address of the operating interface. */
630 u8 mac_addr[ETH_ALEN];
631 /* Current BSSID */
632 u8 bssid[ETH_ALEN];
633 /* Interface type. (IEEE80211_IF_TYPE_XXX) */
634 int if_type;
Michael Buesche4d6b792007-09-18 15:39:42 -0400635 /* Is the card operating in AP, STA or IBSS mode? */
636 bool operating;
Johannes Berg4150c572007-09-17 01:29:23 -0400637 /* filter flags */
638 unsigned int filter_flags;
Michael Buesche4d6b792007-09-18 15:39:42 -0400639 /* Stats about the wireless interface */
640 struct ieee80211_low_level_stats ieee_stats;
641
642 struct hwrng rng;
643 u8 rng_initialized;
644 char rng_name[30 + 1];
645
Michael Buesch8e9f7522007-09-27 21:35:34 +0200646 /* The RF-kill button */
647 struct b43_rfkill rfkill;
648
Michael Buesche4d6b792007-09-18 15:39:42 -0400649 /* List of all wireless devices on this chip */
650 struct list_head devlist;
651 u8 nr_devs;
Johannes Bergd42ce842007-11-23 14:50:51 +0100652
653 bool radiotap_enabled;
Michael Buesche4d6b792007-09-18 15:39:42 -0400654};
655
656/* Pointers to the firmware data and meta information about it. */
657struct b43_firmware {
658 /* Microcode */
659 const struct firmware *ucode;
660 /* PCM code */
661 const struct firmware *pcm;
662 /* Initial MMIO values for the firmware */
663 const struct firmware *initvals;
664 /* Initial MMIO values for the firmware, band-specific */
665 const struct firmware *initvals_band;
666 /* Firmware revision */
667 u16 rev;
668 /* Firmware patchlevel */
669 u16 patch;
670};
671
672/* Device (802.11 core) initialization status. */
673enum {
674 B43_STAT_UNINIT = 0, /* Uninitialized. */
675 B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
676 B43_STAT_STARTED = 2, /* Up and running. */
677};
678#define b43_status(wldev) atomic_read(&(wldev)->__init_status)
679#define b43_set_status(wldev, stat) do { \
680 atomic_set(&(wldev)->__init_status, (stat)); \
681 smp_wmb(); \
682 } while (0)
683
684/* XXX--- HOW LOCKING WORKS IN B43 ---XXX
685 *
686 * You should always acquire both, wl->mutex and wl->irq_lock unless:
687 * - You don't need to acquire wl->irq_lock, if the interface is stopped.
688 * - You don't need to acquire wl->mutex in the IRQ handler, IRQ tasklet
689 * and packet TX path (and _ONLY_ there.)
690 */
691
692/* Data structure for one wireless device (802.11 core) */
693struct b43_wldev {
694 struct ssb_device *dev;
695 struct b43_wl *wl;
696
697 /* The device initialization status.
698 * Use b43_status() to query. */
699 atomic_t __init_status;
700 /* Saved init status for handling suspend. */
701 int suspend_init_status;
702
Michael Buesche4d6b792007-09-18 15:39:42 -0400703 bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
Michael Bueschaa6c7ae2007-12-26 16:26:36 +0100704 bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400705 bool short_preamble; /* TRUE, if short preamble is enabled. */
706 bool short_slot; /* TRUE, if short slot timing is enabled. */
707 bool radio_hw_enable; /* saved state of radio hardware enabled state */
708
709 /* PHY/Radio device. */
710 struct b43_phy phy;
Michael Buesch03b29772007-12-26 14:41:30 +0100711
712 /* DMA engines. */
713 struct b43_dma dma;
Michael Buesche4d6b792007-09-18 15:39:42 -0400714
715 /* Various statistics about the physical device. */
716 struct b43_stats stats;
717
Michael Buesch21954c32007-09-27 15:31:40 +0200718 /* The device LEDs. */
719 struct b43_led led_tx;
720 struct b43_led led_rx;
721 struct b43_led led_assoc;
Michael Buesch8e9f7522007-09-27 21:35:34 +0200722 struct b43_led led_radio;
Michael Buesche4d6b792007-09-18 15:39:42 -0400723
724 /* Reason code of the last interrupt. */
725 u32 irq_reason;
726 u32 dma_reason[6];
727 /* saved irq enable/disable state bitfield. */
728 u32 irq_savedstate;
729 /* Link Quality calculation context. */
730 struct b43_noise_calculation noisecalc;
731 /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
732 int mac_suspended;
733
734 /* Interrupt Service Routine tasklet (bottom-half) */
735 struct tasklet_struct isr_tasklet;
736
737 /* Periodic tasks */
738 struct delayed_work periodic_work;
739 unsigned int periodic_state;
740
741 struct work_struct restart_work;
742
743 /* encryption/decryption */
744 u16 ktp; /* Key table pointer */
745 u8 max_nr_keys;
746 struct b43_key key[58];
747
748 /* Cached beacon template while uploading the template. */
749 struct sk_buff *cached_beacon;
750
751 /* Firmware data */
752 struct b43_firmware fw;
753
754 /* Devicelist in struct b43_wl (all 802.11 cores) */
755 struct list_head list;
756
757 /* Debugging stuff follows. */
758#ifdef CONFIG_B43_DEBUG
759 struct b43_dfsentry *dfsentry;
760#endif
761};
762
763static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
764{
765 return hw->priv;
766}
767
Michael Buesche4d6b792007-09-18 15:39:42 -0400768static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
769{
770 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
771 return ssb_get_drvdata(ssb_dev);
772}
773
774/* Is the device operating in a specified mode (IEEE80211_IF_TYPE_XXX). */
775static inline int b43_is_mode(struct b43_wl *wl, int type)
776{
Michael Buesche4d6b792007-09-18 15:39:42 -0400777 return (wl->operating && wl->if_type == type);
778}
779
780static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
781{
782 return ssb_read16(dev->dev, offset);
783}
784
785static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
786{
787 ssb_write16(dev->dev, offset, value);
788}
789
790static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
791{
792 return ssb_read32(dev->dev, offset);
793}
794
795static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
796{
797 ssb_write32(dev->dev, offset, value);
798}
799
800/* Message printing */
801void b43info(struct b43_wl *wl, const char *fmt, ...)
802 __attribute__ ((format(printf, 2, 3)));
803void b43err(struct b43_wl *wl, const char *fmt, ...)
804 __attribute__ ((format(printf, 2, 3)));
805void b43warn(struct b43_wl *wl, const char *fmt, ...)
806 __attribute__ ((format(printf, 2, 3)));
807#if B43_DEBUG
808void b43dbg(struct b43_wl *wl, const char *fmt, ...)
809 __attribute__ ((format(printf, 2, 3)));
810#else /* DEBUG */
811# define b43dbg(wl, fmt...) do { /* nothing */ } while (0)
812#endif /* DEBUG */
813
814/* A WARN_ON variant that vanishes when b43 debugging is disabled.
815 * This _also_ evaluates the arg with debugging disabled. */
816#if B43_DEBUG
817# define B43_WARN_ON(x) WARN_ON(x)
818#else
819static inline bool __b43_warn_on_dummy(bool x) { return x; }
820# define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
821#endif
822
823/** Limit a value between two limits */
824#ifdef limit_value
825# undef limit_value
826#endif
827#define limit_value(value, min, max) \
828 ({ \
829 typeof(value) __value = (value); \
830 typeof(value) __min = (min); \
831 typeof(value) __max = (max); \
832 if (__value < __min) \
833 __value = __min; \
834 else if (__value > __max) \
835 __value = __max; \
836 __value; \
837 })
838
839/* Convert an integer to a Q5.2 value */
840#define INT_TO_Q52(i) ((i) << 2)
841/* Convert a Q5.2 value to an integer (precision loss!) */
842#define Q52_TO_INT(q52) ((q52) >> 2)
843/* Macros for printing a value in Q5.2 format */
844#define Q52_FMT "%u.%u"
845#define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
846
847#endif /* B43_H_ */