blob: a881e398d3e571a32850e6d515497dbea5c54355 [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
2 * Copyright (C) 2012 ARM Ltd.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
17 */
18
19#ifndef __ASM_ARM_KVM_VGIC_H
20#define __ASM_ARM_KVM_VGIC_H
21
Marc Zyngierb47ef922013-01-21 19:36:14 -050022#include <linux/kernel.h>
23#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050024#include <linux/irqreturn.h>
25#include <linux/spinlock.h>
26#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000027#include <kvm/iodev.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050028
Marc Zyngier5fb66da2014-07-08 12:09:05 +010029#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050030#define VGIC_NR_SGIS 16
31#define VGIC_NR_PPIS 16
32#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier8f186d52014-02-04 18:13:03 +000033
34#define VGIC_V2_MAX_LRS (1 << 6)
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010035#define VGIC_V3_MAX_LRS 16
Marc Zyngierc3c91832014-07-08 12:09:04 +010036#define VGIC_MAX_IRQS 1024
Andre Przywara3caa2d82014-06-02 16:26:01 +020037#define VGIC_V2_MAX_CPUS 8
Marc Zyngierb47ef922013-01-21 19:36:14 -050038
39/* Sanity checks... */
Andre Przywaraac3d3732014-06-03 10:26:30 +020040#if (KVM_MAX_VCPUS > 255)
41#error Too many KVM VCPUs, the VGIC only supports up to 255 VCPUs for now
Marc Zyngierb47ef922013-01-21 19:36:14 -050042#endif
43
Marc Zyngier5fb66da2014-07-08 12:09:05 +010044#if (VGIC_NR_IRQS_LEGACY & 31)
Marc Zyngierb47ef922013-01-21 19:36:14 -050045#error "VGIC_NR_IRQS must be a multiple of 32"
46#endif
47
Marc Zyngier5fb66da2014-07-08 12:09:05 +010048#if (VGIC_NR_IRQS_LEGACY > VGIC_MAX_IRQS)
Marc Zyngierb47ef922013-01-21 19:36:14 -050049#error "VGIC_NR_IRQS must be <= 1024"
50#endif
51
52/*
53 * The GIC distributor registers describing interrupts have two parts:
54 * - 32 per-CPU interrupts (SGI + PPI)
55 * - a bunch of shared interrupts (SPI)
56 */
57struct vgic_bitmap {
Marc Zyngierc1bfb572014-07-08 12:09:01 +010058 /*
59 * - One UL per VCPU for private interrupts (assumes UL is at
60 * least 32 bits)
61 * - As many UL as necessary for shared interrupts.
62 *
63 * The private interrupts are accessed via the "private"
64 * field, one UL per vcpu (the state for vcpu n is in
65 * private[n]). The shared interrupts are accessed via the
66 * "shared" pointer (IRQn state is at bit n-32 in the bitmap).
67 */
68 unsigned long *private;
69 unsigned long *shared;
Marc Zyngierb47ef922013-01-21 19:36:14 -050070};
71
72struct vgic_bytemap {
Marc Zyngierc1bfb572014-07-08 12:09:01 +010073 /*
74 * - 8 u32 per VCPU for private interrupts
75 * - As many u32 as necessary for shared interrupts.
76 *
77 * The private interrupts are accessed via the "private"
78 * field, (the state for vcpu n is in private[n*8] to
79 * private[n*8 + 7]). The shared interrupts are accessed via
80 * the "shared" pointer (IRQn state is at byte (n-32)%4 of the
81 * shared[(n-32)/4] word).
82 */
83 u32 *private;
84 u32 *shared;
Marc Zyngierb47ef922013-01-21 19:36:14 -050085};
86
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010087struct kvm_vcpu;
88
Marc Zyngier1a9b1302013-06-21 11:57:56 +010089enum vgic_type {
90 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010091 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010092};
93
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010094#define LR_STATE_PENDING (1 << 0)
95#define LR_STATE_ACTIVE (1 << 1)
96#define LR_STATE_MASK (3 << 0)
97#define LR_EOI_INT (1 << 2)
Marc Zyngier32d2d802015-06-08 15:21:32 +010098#define LR_HW (1 << 3)
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010099
100struct vgic_lr {
Marc Zyngier32d2d802015-06-08 15:21:32 +0100101 unsigned irq:10;
102 union {
103 unsigned hwirq:10;
104 unsigned source:3;
105 };
106 unsigned state:4;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100107};
108
Marc Zyngierbeee38b2014-02-04 17:48:10 +0000109struct vgic_vmcr {
110 u32 ctlr;
111 u32 abpr;
112 u32 bpr;
113 u32 pmr;
114};
115
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100116struct vgic_ops {
117 struct vgic_lr (*get_lr)(const struct kvm_vcpu *, int);
118 void (*set_lr)(struct kvm_vcpu *, int, struct vgic_lr);
Marc Zyngier69bb2c92013-06-04 10:29:39 +0100119 void (*sync_lr_elrsr)(struct kvm_vcpu *, int, struct vgic_lr);
120 u64 (*get_elrsr)(const struct kvm_vcpu *vcpu);
Marc Zyngier8d6a0312013-06-04 10:33:43 +0100121 u64 (*get_eisr)(const struct kvm_vcpu *vcpu);
Christoffer Dallae705932015-03-13 17:02:56 +0000122 void (*clear_eisr)(struct kvm_vcpu *vcpu);
Marc Zyngier495dd852013-06-04 11:02:10 +0100123 u32 (*get_interrupt_status)(const struct kvm_vcpu *vcpu);
Marc Zyngier909d9b52013-06-04 11:24:17 +0100124 void (*enable_underflow)(struct kvm_vcpu *vcpu);
125 void (*disable_underflow)(struct kvm_vcpu *vcpu);
Marc Zyngierbeee38b2014-02-04 17:48:10 +0000126 void (*get_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
127 void (*set_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
Marc Zyngierda8dafd12013-06-04 11:36:38 +0100128 void (*enable)(struct kvm_vcpu *vcpu);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100129};
130
Marc Zyngierca85f622013-06-18 19:17:28 +0100131struct vgic_params {
Marc Zyngier1a9b1302013-06-21 11:57:56 +0100132 /* vgic type */
133 enum vgic_type type;
Marc Zyngierca85f622013-06-18 19:17:28 +0100134 /* Physical address of vgic virtual cpu interface */
135 phys_addr_t vcpu_base;
136 /* Number of list registers */
137 u32 nr_lr;
138 /* Interrupt number */
139 unsigned int maint_irq;
140 /* Virtual control interface base address */
141 void __iomem *vctrl_base;
Andre Przywara3caa2d82014-06-02 16:26:01 +0200142 int max_gic_vcpus;
Andre Przywarab5d84ff2014-06-03 10:26:03 +0200143 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
144 bool can_emulate_gicv2;
Marc Zyngierca85f622013-06-18 19:17:28 +0100145};
146
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200147struct vgic_vm_ops {
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200148 bool (*queue_sgi)(struct kvm_vcpu *, int irq);
149 void (*add_sgi_source)(struct kvm_vcpu *, int irq, int source);
150 int (*init_model)(struct kvm *);
151 int (*map_resources)(struct kvm *, const struct vgic_params *);
152};
153
Andre Przywara6777f772015-03-26 14:39:34 +0000154struct vgic_io_device {
155 gpa_t addr;
156 int len;
157 const struct vgic_io_range *reg_ranges;
158 struct kvm_vcpu *redist_vcpu;
159 struct kvm_io_device dev;
160};
161
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500162struct vgic_dist {
Marc Zyngierb47ef922013-01-21 19:36:14 -0500163 spinlock_t lock;
Marc Zyngierf982cf42014-05-15 10:03:25 +0100164 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500165 bool ready;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500166
Andre Przywara598921362014-06-03 09:33:10 +0200167 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
168 u32 vgic_model;
169
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100170 int nr_cpus;
171 int nr_irqs;
172
Marc Zyngierb47ef922013-01-21 19:36:14 -0500173 /* Virtual control interface mapping */
174 void __iomem *vctrl_base;
175
Christoffer Dall330690c2013-01-21 19:36:13 -0500176 /* Distributor and vcpu interface mapping in the guest */
177 phys_addr_t vgic_dist_base;
Andre Przywaraa0675c22014-06-07 00:54:51 +0200178 /* GICv2 and GICv3 use different mapped register blocks */
179 union {
180 phys_addr_t vgic_cpu_base;
181 phys_addr_t vgic_redist_base;
182 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500183
184 /* Distributor enabled */
185 u32 enabled;
186
187 /* Interrupt enabled (one bit per IRQ) */
188 struct vgic_bitmap irq_enabled;
189
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200190 /* Level-triggered interrupt external input is asserted */
191 struct vgic_bitmap irq_level;
192
193 /*
194 * Interrupt state is pending on the distributor
195 */
Christoffer Dall227844f2014-06-09 12:27:18 +0200196 struct vgic_bitmap irq_pending;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500197
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200198 /*
199 * Tracks writes to GICD_ISPENDRn and GICD_ICPENDRn for level-triggered
200 * interrupts. Essentially holds the state of the flip-flop in
201 * Figure 4-10 on page 4-101 in ARM IHI 0048B.b.
202 * Once set, it is only cleared for level-triggered interrupts on
203 * guest ACKs (when we queue it) or writes to GICD_ICPENDRn.
204 */
205 struct vgic_bitmap irq_soft_pend;
206
Christoffer Dalldbf20f92014-06-09 12:55:13 +0200207 /* Level-triggered interrupt queued on VCPU interface */
208 struct vgic_bitmap irq_queued;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500209
Christoffer Dall47a98b12015-03-13 17:02:54 +0000210 /* Interrupt was active when unqueue from VCPU interface */
211 struct vgic_bitmap irq_active;
212
Marc Zyngierb47ef922013-01-21 19:36:14 -0500213 /* Interrupt priority. Not used yet. */
214 struct vgic_bytemap irq_priority;
215
216 /* Level/edge triggered */
217 struct vgic_bitmap irq_cfg;
218
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100219 /*
220 * Source CPU per SGI and target CPU:
221 *
222 * Each byte represent a SGI observable on a VCPU, each bit of
223 * this byte indicating if the corresponding VCPU has
224 * generated this interrupt. This is a GICv2 feature only.
225 *
226 * For VCPUn (n < 8), irq_sgi_sources[n*16] to [n*16 + 15] are
227 * the SGIs observable on VCPUn.
228 */
229 u8 *irq_sgi_sources;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500230
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100231 /*
232 * Target CPU for each SPI:
233 *
234 * Array of available SPI, each byte indicating the target
235 * VCPU for SPI. IRQn (n >=32) is at irq_spi_cpu[n-32].
236 */
237 u8 *irq_spi_cpu;
238
239 /*
240 * Reverse lookup of irq_spi_cpu for faster compute pending:
241 *
242 * Array of bitmaps, one per VCPU, describing if IRQn is
243 * routed to a particular VCPU.
244 */
245 struct vgic_bitmap *irq_spi_target;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500246
Andre Przywaraa0675c22014-06-07 00:54:51 +0200247 /* Target MPIDR for each IRQ (needed for GICv3 IROUTERn) only */
248 u32 *irq_spi_mpidr;
249
Marc Zyngierb47ef922013-01-21 19:36:14 -0500250 /* Bitmap indicating which CPU has something pending */
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100251 unsigned long *irq_pending_on_cpu;
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200252
Christoffer Dall47a98b12015-03-13 17:02:54 +0000253 /* Bitmap indicating which CPU has active IRQs */
254 unsigned long *irq_active_on_cpu;
255
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200256 struct vgic_vm_ops vm_ops;
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000257 struct vgic_io_device dist_iodev;
Andre Przywarafb8f61a2015-03-26 14:39:37 +0000258 struct vgic_io_device *redist_iodevs;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500259};
260
Marc Zyngiereede8212013-05-30 10:20:36 +0100261struct vgic_v2_cpu_if {
262 u32 vgic_hcr;
263 u32 vgic_vmcr;
264 u32 vgic_misr; /* Saved only */
Christoffer Dall2df36a52014-09-28 16:04:26 +0200265 u64 vgic_eisr; /* Saved only */
266 u64 vgic_elrsr; /* Saved only */
Marc Zyngiereede8212013-05-30 10:20:36 +0100267 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000268 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100269};
270
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100271struct vgic_v3_cpu_if {
272#ifdef CONFIG_ARM_GIC_V3
273 u32 vgic_hcr;
274 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200275 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100276 u32 vgic_misr; /* Saved only */
277 u32 vgic_eisr; /* Saved only */
278 u32 vgic_elrsr; /* Saved only */
279 u32 vgic_ap0r[4];
280 u32 vgic_ap1r[4];
281 u64 vgic_lr[VGIC_V3_MAX_LRS];
282#endif
283};
284
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500285struct vgic_cpu {
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500286 /* per IRQ to LR mapping */
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100287 u8 *vgic_irq_lr_map;
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500288
Christoffer Dall47a98b12015-03-13 17:02:54 +0000289 /* Pending/active/both interrupts on this VCPU */
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500290 DECLARE_BITMAP( pending_percpu, VGIC_NR_PRIVATE_IRQS);
Christoffer Dall47a98b12015-03-13 17:02:54 +0000291 DECLARE_BITMAP( active_percpu, VGIC_NR_PRIVATE_IRQS);
292 DECLARE_BITMAP( pend_act_percpu, VGIC_NR_PRIVATE_IRQS);
293
294 /* Pending/active/both shared interrupts, dynamically sized */
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100295 unsigned long *pending_shared;
Christoffer Dall47a98b12015-03-13 17:02:54 +0000296 unsigned long *active_shared;
297 unsigned long *pend_act_shared;
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500298
299 /* Bitmap of used/free list registers */
Marc Zyngier8f186d52014-02-04 18:13:03 +0000300 DECLARE_BITMAP( lr_used, VGIC_V2_MAX_LRS);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500301
302 /* Number of list registers on this CPU */
303 int nr_lr;
304
305 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100306 union {
307 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100308 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100309 };
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500310};
311
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500312#define LR_EMPTY 0xff
313
Marc Zyngier495dd852013-06-04 11:02:10 +0100314#define INT_STATUS_EOI (1 << 0)
315#define INT_STATUS_UNDERFLOW (1 << 1)
316
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500317struct kvm;
318struct kvm_vcpu;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500319
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700320int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500321int kvm_vgic_hyp_init(void);
Peter Maydell6d3cfbe2014-12-04 15:02:24 +0000322int kvm_vgic_map_resources(struct kvm *kvm);
Andre Przywara3caa2d82014-06-02 16:26:01 +0200323int kvm_vgic_get_max_vcpus(void);
Andre Przywara598921362014-06-03 09:33:10 +0200324int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100325void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100326void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500327void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
328void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
Marc Zyngier5863c2c2013-01-21 19:36:15 -0500329int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num,
330 bool level);
Andre Przywara6d52f352014-06-03 10:13:13 +0200331void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500332int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
Christoffer Dall47a98b12015-03-13 17:02:54 +0000333int kvm_vgic_vcpu_active_irq(struct kvm_vcpu *vcpu);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500334
Marc Zyngierf982cf42014-05-15 10:03:25 +0100335#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Christoffer Dall1f57be22014-12-09 14:30:36 +0100336#define vgic_initialized(k) (!!((k)->arch.vgic.nr_cpus))
Christoffer Dallc52edf52014-12-09 14:28:09 +0100337#define vgic_ready(k) ((k)->arch.vgic.ready)
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500338
Marc Zyngier8f186d52014-02-04 18:13:03 +0000339int vgic_v2_probe(struct device_node *vgic_node,
340 const struct vgic_ops **ops,
341 const struct vgic_params **params);
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100342#ifdef CONFIG_ARM_GIC_V3
343int vgic_v3_probe(struct device_node *vgic_node,
344 const struct vgic_ops **ops,
345 const struct vgic_params **params);
346#else
347static inline int vgic_v3_probe(struct device_node *vgic_node,
348 const struct vgic_ops **ops,
349 const struct vgic_params **params)
350{
351 return -ENODEV;
352}
353#endif
Marc Zyngier8f186d52014-02-04 18:13:03 +0000354
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500355#endif