blob: a3822eee765fb9b8b6a1fa00db44c3d998c56095 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#include "msm_drv.h"
Rob Clarkedcd60c2016-03-16 12:56:12 -040019#include "msm_debugfs.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040020#include "msm_fence.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040021#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050022#include "msm_kms.h"
Ajay Singh Parmar64c19192016-06-10 16:44:56 -070023#include "display_manager.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040024
Rob Clarka8d854c2016-06-01 14:02:02 -040025
26/*
27 * MSM driver version:
28 * - 1.0.0 - initial interface
29 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
Rob Clark7a3bcc02016-09-16 18:37:44 -040030 * - 1.2.0 - adds explicit fence support for submit ioctl
Rob Clarka8d854c2016-06-01 14:02:02 -040031 */
32#define MSM_VERSION_MAJOR 1
Rob Clark7a3bcc02016-09-16 18:37:44 -040033#define MSM_VERSION_MINOR 2
Rob Clarka8d854c2016-06-01 14:02:02 -040034#define MSM_VERSION_PATCHLEVEL 0
35
Rob Clarkc8afe682013-06-26 12:44:06 -040036static void msm_fb_output_poll_changed(struct drm_device *dev)
37{
38 struct msm_drm_private *priv = dev->dev_private;
39 if (priv->fbdev)
40 drm_fb_helper_hotplug_event(priv->fbdev);
41}
42
43static const struct drm_mode_config_funcs mode_config_funcs = {
44 .fb_create = msm_framebuffer_create,
45 .output_poll_changed = msm_fb_output_poll_changed,
Daniel Vetterb4274fb2014-11-26 17:02:18 +010046 .atomic_check = msm_atomic_check,
Rob Clarkcf3a7e42014-11-08 13:21:06 -050047 .atomic_commit = msm_atomic_commit,
Rob Clarkc8afe682013-06-26 12:44:06 -040048};
49
Rob Clark871d8122013-11-16 12:56:06 -050050int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu)
Rob Clarkc8afe682013-06-26 12:44:06 -040051{
52 struct msm_drm_private *priv = dev->dev_private;
Rob Clark871d8122013-11-16 12:56:06 -050053 int idx = priv->num_mmus++;
Rob Clarkc8afe682013-06-26 12:44:06 -040054
Rob Clark871d8122013-11-16 12:56:06 -050055 if (WARN_ON(idx >= ARRAY_SIZE(priv->mmus)))
Rob Clarkc8afe682013-06-26 12:44:06 -040056 return -EINVAL;
57
Rob Clark871d8122013-11-16 12:56:06 -050058 priv->mmus[idx] = mmu;
Rob Clarkc8afe682013-06-26 12:44:06 -040059
60 return idx;
61}
62
Rob Clarkc8afe682013-06-26 12:44:06 -040063#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
64static bool reglog = false;
65MODULE_PARM_DESC(reglog, "Enable register read/write logging");
66module_param(reglog, bool, 0600);
67#else
68#define reglog 0
69#endif
70
Archit Tanejaa9ee34b2015-07-13 12:12:07 +053071#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -050072static bool fbdev = true;
73MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
74module_param(fbdev, bool, 0600);
75#endif
76
Rob Clark3a10ba82014-09-08 14:24:57 -040077static char *vram = "16m";
Rob Clark4313c742016-02-03 14:02:04 -050078MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
Rob Clark871d8122013-11-16 12:56:06 -050079module_param(vram, charp, 0);
80
Rob Clark060530f2014-03-03 14:19:12 -050081/*
82 * Util/helpers:
83 */
84
Rob Clarkc8afe682013-06-26 12:44:06 -040085void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
86 const char *dbgname)
87{
88 struct resource *res;
89 unsigned long size;
90 void __iomem *ptr;
91
92 if (name)
93 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
94 else
95 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
96
97 if (!res) {
98 dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
99 return ERR_PTR(-EINVAL);
100 }
101
102 size = resource_size(res);
103
104 ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
105 if (!ptr) {
106 dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
107 return ERR_PTR(-ENOMEM);
108 }
109
110 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200111 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400112
113 return ptr;
114}
115
116void msm_writel(u32 data, void __iomem *addr)
117{
118 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200119 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400120 writel(data, addr);
121}
122
123u32 msm_readl(const void __iomem *addr)
124{
125 u32 val = readl(addr);
126 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200127 printk(KERN_ERR "IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400128 return val;
129}
130
Hai Li78b1d472015-07-27 13:49:45 -0400131struct vblank_event {
132 struct list_head node;
133 int crtc_id;
134 bool enable;
135};
136
137static void vblank_ctrl_worker(struct work_struct *work)
138{
139 struct msm_vblank_ctrl *vbl_ctrl = container_of(work,
140 struct msm_vblank_ctrl, work);
141 struct msm_drm_private *priv = container_of(vbl_ctrl,
142 struct msm_drm_private, vblank_ctrl);
143 struct msm_kms *kms = priv->kms;
144 struct vblank_event *vbl_ev, *tmp;
145 unsigned long flags;
146
147 spin_lock_irqsave(&vbl_ctrl->lock, flags);
148 list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
149 list_del(&vbl_ev->node);
150 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
151
152 if (vbl_ev->enable)
153 kms->funcs->enable_vblank(kms,
154 priv->crtcs[vbl_ev->crtc_id]);
155 else
156 kms->funcs->disable_vblank(kms,
157 priv->crtcs[vbl_ev->crtc_id]);
158
159 kfree(vbl_ev);
160
161 spin_lock_irqsave(&vbl_ctrl->lock, flags);
162 }
163
164 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
165}
166
167static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
168 int crtc_id, bool enable)
169{
170 struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
171 struct vblank_event *vbl_ev;
172 unsigned long flags;
173
174 vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC);
175 if (!vbl_ev)
176 return -ENOMEM;
177
178 vbl_ev->crtc_id = crtc_id;
179 vbl_ev->enable = enable;
180
181 spin_lock_irqsave(&vbl_ctrl->lock, flags);
182 list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list);
183 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
184
185 queue_work(priv->wq, &vbl_ctrl->work);
186
187 return 0;
188}
189
Archit Taneja2b669872016-05-02 11:05:54 +0530190static int msm_drm_uninit(struct device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400191{
Archit Taneja2b669872016-05-02 11:05:54 +0530192 struct platform_device *pdev = to_platform_device(dev);
193 struct drm_device *ddev = platform_get_drvdata(pdev);
194 struct msm_drm_private *priv = ddev->dev_private;
Rob Clarkc8afe682013-06-26 12:44:06 -0400195 struct msm_kms *kms = priv->kms;
Rob Clark7198e6b2013-07-19 12:59:32 -0400196 struct msm_gpu *gpu = priv->gpu;
Hai Li78b1d472015-07-27 13:49:45 -0400197 struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
198 struct vblank_event *vbl_ev, *tmp;
199
200 /* We must cancel and cleanup any pending vblank enable/disable
201 * work before drm_irq_uninstall() to avoid work re-enabling an
202 * irq after uninstall has disabled it.
203 */
204 cancel_work_sync(&vbl_ctrl->work);
205 list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
206 list_del(&vbl_ev->node);
207 kfree(vbl_ev);
208 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400209
Rob Clark68209392016-05-17 16:19:32 -0400210 msm_gem_shrinker_cleanup(ddev);
211
Archit Taneja2b669872016-05-02 11:05:54 +0530212 drm_kms_helper_poll_fini(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530213
Archit Taneja2b669872016-05-02 11:05:54 +0530214 drm_dev_unregister(ddev);
Archit Taneja8208ed92016-05-02 11:05:53 +0530215
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530216#ifdef CONFIG_DRM_FBDEV_EMULATION
217 if (fbdev && priv->fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530218 msm_fbdev_free(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530219#endif
Archit Taneja2b669872016-05-02 11:05:54 +0530220 drm_mode_config_cleanup(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400221
Archit Taneja2b669872016-05-02 11:05:54 +0530222 pm_runtime_get_sync(dev);
223 drm_irq_uninstall(ddev);
224 pm_runtime_put_sync(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400225
226 flush_workqueue(priv->wq);
227 destroy_workqueue(priv->wq);
228
Rob Clarkba00c3f2016-03-16 18:18:17 -0400229 flush_workqueue(priv->atomic_wq);
230 destroy_workqueue(priv->atomic_wq);
231
Archit Taneja16976082016-11-03 17:36:18 +0530232 if (kms && kms->funcs)
Rob Clarkc8afe682013-06-26 12:44:06 -0400233 kms->funcs->destroy(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400234
Rob Clark7198e6b2013-07-19 12:59:32 -0400235 if (gpu) {
Archit Taneja2b669872016-05-02 11:05:54 +0530236 mutex_lock(&ddev->struct_mutex);
Rob Clark7198e6b2013-07-19 12:59:32 -0400237 gpu->funcs->pm_suspend(gpu);
Archit Taneja2b669872016-05-02 11:05:54 +0530238 mutex_unlock(&ddev->struct_mutex);
Rob Clark774449e2015-05-15 09:19:36 -0400239 gpu->funcs->destroy(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400240 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400241
Rob Clark871d8122013-11-16 12:56:06 -0500242 if (priv->vram.paddr) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700243 unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
Rob Clark871d8122013-11-16 12:56:06 -0500244 drm_mm_takedown(&priv->vram.mm);
Archit Taneja2b669872016-05-02 11:05:54 +0530245 dma_free_attrs(dev, priv->vram.size, NULL,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700246 priv->vram.paddr, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500247 }
248
Archit Taneja2b669872016-05-02 11:05:54 +0530249 component_unbind_all(dev, ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500250
Archit Taneja0a6030d2016-05-08 21:36:28 +0530251 msm_mdss_destroy(ddev);
252
Archit Taneja2b669872016-05-02 11:05:54 +0530253 ddev->dev_private = NULL;
254 drm_dev_unref(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400255
256 kfree(priv);
257
258 return 0;
259}
260
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700261#define KMS_MDP4 0
262#define KMS_MDP5 1
263#define KMS_SDE 2
264
Rob Clark06c0dd92013-11-30 17:51:47 -0500265static int get_mdp_ver(struct platform_device *pdev)
266{
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700267#ifdef CONFIG_OF
268 static const struct of_device_id match_types[] = { {
269 .compatible = "qcom,mdss_mdp",
270 .data = (void *)KMS_MDP5,
271 },
272 {
273 .compatible = "qcom,sde-kms",
274 .data = (void *)KMS_SDE,
275 /* end node */
276 } };
Rob Clark06c0dd92013-11-30 17:51:47 -0500277 struct device *dev = &pdev->dev;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700278 const struct of_device_id *match;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530279
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700280 match = of_match_node(match_types, dev->of_node);
281 if (match)
282 return (int)(unsigned long)match->data;
283#endif
284 return KMS_MDP4;
Rob Clark06c0dd92013-11-30 17:51:47 -0500285}
286
Rob Clark072f1f92015-03-03 15:04:25 -0500287#include <linux/of_address.h>
288
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500289static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400290{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500291 struct msm_drm_private *priv = dev->dev_private;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530292 struct device_node *node;
Rob Clark072f1f92015-03-03 15:04:25 -0500293 unsigned long size = 0;
294 int ret = 0;
295
Rob Clark072f1f92015-03-03 15:04:25 -0500296 /* In the device-tree world, we could have a 'memory-region'
297 * phandle, which gives us a link to our "vram". Allocating
298 * is all nicely abstracted behind the dma api, but we need
299 * to know the entire size to allocate it all in one go. There
300 * are two cases:
301 * 1) device with no IOMMU, in which case we need exclusive
302 * access to a VRAM carveout big enough for all gpu
303 * buffers
304 * 2) device with IOMMU, but where the bootloader puts up
305 * a splash screen. In this case, the VRAM carveout
306 * need only be large enough for fbdev fb. But we need
307 * exclusive access to the buffer to avoid the kernel
308 * using those pages for other purposes (which appears
309 * as corruption on screen before we have a chance to
310 * load and do initial modeset)
311 */
Rob Clark072f1f92015-03-03 15:04:25 -0500312
313 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
314 if (node) {
315 struct resource r;
316 ret = of_address_to_resource(node, 0, &r);
Peter Chen2ca41c172016-07-04 16:49:50 +0800317 of_node_put(node);
Rob Clark072f1f92015-03-03 15:04:25 -0500318 if (ret)
319 return ret;
320 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200321 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clarkc8afe682013-06-26 12:44:06 -0400322
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530323 /* if we have no IOMMU, then we need to use carveout allocator.
324 * Grab the entire CMA chunk carved out in early startup in
325 * mach-msm:
326 */
327 } else if (!iommu_present(&platform_bus_type)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500328 DRM_INFO("using %s VRAM carveout\n", vram);
329 size = memparse(vram, NULL);
330 }
331
332 if (size) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700333 unsigned long attrs = 0;
Rob Clark871d8122013-11-16 12:56:06 -0500334 void *p;
335
Rob Clark871d8122013-11-16 12:56:06 -0500336 priv->vram.size = size;
337
338 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
339
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700340 attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
341 attrs |= DMA_ATTR_WRITE_COMBINE;
Rob Clark871d8122013-11-16 12:56:06 -0500342
343 /* note that for no-kernel-mapping, the vaddr returned
344 * is bogus, but non-null if allocation succeeded:
345 */
346 p = dma_alloc_attrs(dev->dev, size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700347 &priv->vram.paddr, GFP_KERNEL, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500348 if (!p) {
349 dev_err(dev->dev, "failed to allocate VRAM\n");
350 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500351 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500352 }
353
354 dev_info(dev->dev, "VRAM: %08x->%08x\n",
355 (uint32_t)priv->vram.paddr,
356 (uint32_t)(priv->vram.paddr + size));
357 }
358
Rob Clark072f1f92015-03-03 15:04:25 -0500359 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500360}
361
Archit Taneja2b669872016-05-02 11:05:54 +0530362static int msm_drm_init(struct device *dev, struct drm_driver *drv)
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500363{
Archit Taneja2b669872016-05-02 11:05:54 +0530364 struct platform_device *pdev = to_platform_device(dev);
365 struct drm_device *ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500366 struct msm_drm_private *priv;
367 struct msm_kms *kms;
368 int ret;
369
Archit Taneja2b669872016-05-02 11:05:54 +0530370 ddev = drm_dev_alloc(drv, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200371 if (IS_ERR(ddev)) {
Archit Taneja2b669872016-05-02 11:05:54 +0530372 dev_err(dev, "failed to allocate drm_device\n");
Tom Gundersen0f288602016-09-21 16:59:19 +0200373 return PTR_ERR(ddev);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500374 }
375
Archit Taneja2b669872016-05-02 11:05:54 +0530376 platform_set_drvdata(pdev, ddev);
377 ddev->platformdev = pdev;
378
379 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
380 if (!priv) {
381 drm_dev_unref(ddev);
382 return -ENOMEM;
383 }
384
385 ddev->dev_private = priv;
Rob Clark68209392016-05-17 16:19:32 -0400386 priv->dev = ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500387
Archit Taneja0a6030d2016-05-08 21:36:28 +0530388 ret = msm_mdss_init(ddev);
389 if (ret) {
390 kfree(priv);
391 drm_dev_unref(ddev);
392 return ret;
393 }
394
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500395 priv->wq = alloc_ordered_workqueue("msm", 0);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400396 priv->atomic_wq = alloc_ordered_workqueue("msm:atomic", 0);
Stephane Viauaa6ed8b2016-07-19 12:59:42 -0400397 init_waitqueue_head(&priv->fence_event);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500398 init_waitqueue_head(&priv->pending_crtcs_event);
399
400 INIT_LIST_HEAD(&priv->inactive_list);
Hai Li78b1d472015-07-27 13:49:45 -0400401 INIT_LIST_HEAD(&priv->vblank_ctrl.event_list);
402 INIT_WORK(&priv->vblank_ctrl.work, vblank_ctrl_worker);
403 spin_lock_init(&priv->vblank_ctrl.lock);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500404
Archit Taneja2b669872016-05-02 11:05:54 +0530405 drm_mode_config_init(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500406
407 /* Bind all our sub-components: */
Archit Taneja2b669872016-05-02 11:05:54 +0530408 ret = component_bind_all(dev, ddev);
409 if (ret) {
Archit Taneja0a6030d2016-05-08 21:36:28 +0530410 msm_mdss_destroy(ddev);
Archit Taneja2b669872016-05-02 11:05:54 +0530411 kfree(priv);
412 drm_dev_unref(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500413 return ret;
Archit Taneja2b669872016-05-02 11:05:54 +0530414 }
Rob Clark060530f2014-03-03 14:19:12 -0500415
Archit Taneja2b669872016-05-02 11:05:54 +0530416 ret = msm_init_vram(ddev);
Rob Clark13f15562015-05-07 15:20:13 -0400417 if (ret)
418 goto fail;
419
Rob Clark68209392016-05-17 16:19:32 -0400420 msm_gem_shrinker_init(ddev);
421
Rob Clark06c0dd92013-11-30 17:51:47 -0500422 switch (get_mdp_ver(pdev)) {
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700423 case KMS_MDP4:
424 kms = mdp4_kms_init(dev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500425 break;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700426 case KMS_MDP5:
427 kms = mdp5_kms_init(dev);
428 break;
429 case KMS_SDE:
430 kms = sde_kms_init(dev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500431 break;
432 default:
433 kms = ERR_PTR(-ENODEV);
434 break;
435 }
436
Rob Clarkc8afe682013-06-26 12:44:06 -0400437 if (IS_ERR(kms)) {
438 /*
439 * NOTE: once we have GPU support, having no kms should not
440 * be considered fatal.. ideally we would still support gpu
441 * and (for example) use dmabuf/prime to share buffers with
442 * imx drm driver on iMX5
443 */
Archit Taneja2b669872016-05-02 11:05:54 +0530444 dev_err(dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200445 ret = PTR_ERR(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400446 goto fail;
447 }
448
Rob Clarkc8afe682013-06-26 12:44:06 -0400449 if (kms) {
Rob Clarkc8afe682013-06-26 12:44:06 -0400450 ret = kms->funcs->hw_init(kms);
451 if (ret) {
Archit Taneja2b669872016-05-02 11:05:54 +0530452 dev_err(dev, "kms hw init failed: %d\n", ret);
Rob Clarkc8afe682013-06-26 12:44:06 -0400453 goto fail;
454 }
455 }
456
Archit Taneja2b669872016-05-02 11:05:54 +0530457 ddev->mode_config.funcs = &mode_config_funcs;
Rob Clarkc8afe682013-06-26 12:44:06 -0400458
Archit Taneja2b669872016-05-02 11:05:54 +0530459 ret = drm_vblank_init(ddev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400460 if (ret < 0) {
Archit Taneja2b669872016-05-02 11:05:54 +0530461 dev_err(dev, "failed to initialize vblank\n");
Rob Clarkc8afe682013-06-26 12:44:06 -0400462 goto fail;
463 }
464
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530465 if (kms) {
466 pm_runtime_get_sync(dev);
467 ret = drm_irq_install(ddev, kms->irq);
468 pm_runtime_put_sync(dev);
469 if (ret < 0) {
470 dev_err(dev, "failed to install IRQ handler\n");
471 goto fail;
472 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400473 }
474
Archit Taneja2b669872016-05-02 11:05:54 +0530475 ret = drm_dev_register(ddev, 0);
Rob Clarka7d3c952014-05-30 14:47:38 -0400476 if (ret)
477 goto fail;
478
Archit Taneja2b669872016-05-02 11:05:54 +0530479 drm_mode_config_reset(ddev);
480
481#ifdef CONFIG_DRM_FBDEV_EMULATION
482 if (fbdev)
483 priv->fbdev = msm_fbdev_init(ddev);
484#endif
485
486 ret = msm_debugfs_late_init(ddev);
487 if (ret)
488 goto fail;
489
490 drm_kms_helper_poll_init(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400491
492 return 0;
493
494fail:
Archit Taneja2b669872016-05-02 11:05:54 +0530495 msm_drm_uninit(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400496 return ret;
497}
498
Archit Taneja2b669872016-05-02 11:05:54 +0530499/*
500 * DRM operations:
501 */
502
Stephane Viau32f13f62015-04-29 15:57:29 -0400503#ifdef CONFIG_QCOM_KGSL
504static void load_gpu(struct drm_device *dev)
505{
506}
507#else
Rob Clark7198e6b2013-07-19 12:59:32 -0400508static void load_gpu(struct drm_device *dev)
509{
Rob Clarka1ad3522014-07-11 11:59:22 -0400510 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400511 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400512
Rob Clarka1ad3522014-07-11 11:59:22 -0400513 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400514
Rob Clarke2550b72014-09-05 13:30:27 -0400515 if (!priv->gpu)
516 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400517
Rob Clarka1ad3522014-07-11 11:59:22 -0400518 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400519}
Stephane Viau32f13f62015-04-29 15:57:29 -0400520#endif
Rob Clark7198e6b2013-07-19 12:59:32 -0400521
522static int msm_open(struct drm_device *dev, struct drm_file *file)
523{
524 struct msm_file_private *ctx;
525
526 /* For now, load gpu on open.. to avoid the requirement of having
527 * firmware in the initrd.
528 */
529 load_gpu(dev);
530
531 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
532 if (!ctx)
533 return -ENOMEM;
534
535 file->driver_priv = ctx;
536
537 return 0;
538}
539
Rob Clarkc8afe682013-06-26 12:44:06 -0400540static void msm_preclose(struct drm_device *dev, struct drm_file *file)
541{
542 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400543 struct msm_file_private *ctx = file->driver_priv;
Rob Clark7198e6b2013-07-19 12:59:32 -0400544
Rob Clark7198e6b2013-07-19 12:59:32 -0400545 mutex_lock(&dev->struct_mutex);
546 if (ctx == priv->lastctx)
547 priv->lastctx = NULL;
548 mutex_unlock(&dev->struct_mutex);
549
550 kfree(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400551}
552
553static void msm_lastclose(struct drm_device *dev)
554{
555 struct msm_drm_private *priv = dev->dev_private;
Rob Clark5ea1f752014-05-30 12:29:48 -0400556 if (priv->fbdev)
557 drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400558}
559
Daniel Vettere9f0d762013-12-11 11:34:42 +0100560static irqreturn_t msm_irq(int irq, void *arg)
Rob Clarkc8afe682013-06-26 12:44:06 -0400561{
562 struct drm_device *dev = arg;
563 struct msm_drm_private *priv = dev->dev_private;
564 struct msm_kms *kms = priv->kms;
565 BUG_ON(!kms);
566 return kms->funcs->irq(kms);
567}
568
569static void msm_irq_preinstall(struct drm_device *dev)
570{
571 struct msm_drm_private *priv = dev->dev_private;
572 struct msm_kms *kms = priv->kms;
573 BUG_ON(!kms);
574 kms->funcs->irq_preinstall(kms);
575}
576
577static int msm_irq_postinstall(struct drm_device *dev)
578{
579 struct msm_drm_private *priv = dev->dev_private;
580 struct msm_kms *kms = priv->kms;
581 BUG_ON(!kms);
582 return kms->funcs->irq_postinstall(kms);
583}
584
585static void msm_irq_uninstall(struct drm_device *dev)
586{
587 struct msm_drm_private *priv = dev->dev_private;
588 struct msm_kms *kms = priv->kms;
589 BUG_ON(!kms);
590 kms->funcs->irq_uninstall(kms);
591}
592
Thierry Reding88e72712015-09-24 18:35:31 +0200593static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkc8afe682013-06-26 12:44:06 -0400594{
595 struct msm_drm_private *priv = dev->dev_private;
596 struct msm_kms *kms = priv->kms;
597 if (!kms)
598 return -ENXIO;
Thierry Reding88e72712015-09-24 18:35:31 +0200599 DBG("dev=%p, crtc=%u", dev, pipe);
600 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -0400601}
602
Thierry Reding88e72712015-09-24 18:35:31 +0200603static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkc8afe682013-06-26 12:44:06 -0400604{
605 struct msm_drm_private *priv = dev->dev_private;
606 struct msm_kms *kms = priv->kms;
607 if (!kms)
608 return;
Thierry Reding88e72712015-09-24 18:35:31 +0200609 DBG("dev=%p, crtc=%u", dev, pipe);
610 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -0400611}
612
613/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400614 * DRM ioctls:
615 */
616
617static int msm_ioctl_get_param(struct drm_device *dev, void *data,
618 struct drm_file *file)
619{
620 struct msm_drm_private *priv = dev->dev_private;
621 struct drm_msm_param *args = data;
622 struct msm_gpu *gpu;
623
624 /* for now, we just have 3d pipe.. eventually this would need to
625 * be more clever to dispatch to appropriate gpu module:
626 */
627 if (args->pipe != MSM_PIPE_3D0)
628 return -EINVAL;
629
630 gpu = priv->gpu;
631
632 if (!gpu)
633 return -ENXIO;
634
635 return gpu->funcs->get_param(gpu, args->param, &args->value);
636}
637
638static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
639 struct drm_file *file)
640{
641 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500642
643 if (args->flags & ~MSM_BO_FLAGS) {
644 DRM_ERROR("invalid flags: %08x\n", args->flags);
645 return -EINVAL;
646 }
647
Rob Clark7198e6b2013-07-19 12:59:32 -0400648 return msm_gem_new_handle(dev, file, args->size,
649 args->flags, &args->handle);
650}
651
Rob Clark56c2da82015-05-11 11:50:03 -0400652static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
653{
654 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
655}
Rob Clark7198e6b2013-07-19 12:59:32 -0400656
657static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
658 struct drm_file *file)
659{
660 struct drm_msm_gem_cpu_prep *args = data;
661 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -0400662 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400663 int ret;
664
Rob Clark93ddb0d2014-03-03 09:42:33 -0500665 if (args->op & ~MSM_PREP_FLAGS) {
666 DRM_ERROR("invalid op: %08x\n", args->op);
667 return -EINVAL;
668 }
669
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100670 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400671 if (!obj)
672 return -ENOENT;
673
Rob Clark56c2da82015-05-11 11:50:03 -0400674 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400675
676 drm_gem_object_unreference_unlocked(obj);
677
678 return ret;
679}
680
681static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
682 struct drm_file *file)
683{
684 struct drm_msm_gem_cpu_fini *args = data;
685 struct drm_gem_object *obj;
686 int ret;
687
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100688 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400689 if (!obj)
690 return -ENOENT;
691
692 ret = msm_gem_cpu_fini(obj);
693
694 drm_gem_object_unreference_unlocked(obj);
695
696 return ret;
697}
698
699static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
700 struct drm_file *file)
701{
702 struct drm_msm_gem_info *args = data;
703 struct drm_gem_object *obj;
704 int ret = 0;
705
706 if (args->pad)
707 return -EINVAL;
708
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100709 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400710 if (!obj)
711 return -ENOENT;
712
713 args->offset = msm_gem_mmap_offset(obj);
714
715 drm_gem_object_unreference_unlocked(obj);
716
717 return ret;
718}
719
720static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
721 struct drm_file *file)
722{
Rob Clarkca762a82016-03-15 17:22:13 -0400723 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400724 struct drm_msm_wait_fence *args = data;
Rob Clark56c2da82015-05-11 11:50:03 -0400725 ktime_t timeout = to_ktime(args->timeout);
Rob Clark93ddb0d2014-03-03 09:42:33 -0500726
727 if (args->pad) {
728 DRM_ERROR("invalid pad: %08x\n", args->pad);
729 return -EINVAL;
730 }
731
Rob Clarkca762a82016-03-15 17:22:13 -0400732 if (!priv->gpu)
733 return 0;
734
735 return msm_wait_fence(priv->gpu->fctx, args->fence, &timeout, true);
Rob Clark7198e6b2013-07-19 12:59:32 -0400736}
737
Rob Clark4cd33c42016-05-17 15:44:49 -0400738static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
739 struct drm_file *file)
740{
741 struct drm_msm_gem_madvise *args = data;
742 struct drm_gem_object *obj;
743 int ret;
744
745 switch (args->madv) {
746 case MSM_MADV_DONTNEED:
747 case MSM_MADV_WILLNEED:
748 break;
749 default:
750 return -EINVAL;
751 }
752
753 ret = mutex_lock_interruptible(&dev->struct_mutex);
754 if (ret)
755 return ret;
756
757 obj = drm_gem_object_lookup(file, args->handle);
758 if (!obj) {
759 ret = -ENOENT;
760 goto unlock;
761 }
762
763 ret = msm_gem_madvise(obj, args->madv);
764 if (ret >= 0) {
765 args->retained = ret;
766 ret = 0;
767 }
768
769 drm_gem_object_unreference(obj);
770
771unlock:
772 mutex_unlock(&dev->struct_mutex);
773 return ret;
774}
775
Rob Clark7198e6b2013-07-19 12:59:32 -0400776static const struct drm_ioctl_desc msm_ioctls[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200777 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW),
778 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW),
779 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW),
780 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
781 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
782 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW),
783 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW),
Rob Clark4cd33c42016-05-17 15:44:49 -0400784 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_AUTH|DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -0400785};
786
Rob Clarkc8afe682013-06-26 12:44:06 -0400787static const struct vm_operations_struct vm_ops = {
788 .fault = msm_gem_fault,
789 .open = drm_gem_vm_open,
790 .close = drm_gem_vm_close,
791};
792
793static const struct file_operations fops = {
794 .owner = THIS_MODULE,
795 .open = drm_open,
796 .release = drm_release,
797 .unlocked_ioctl = drm_ioctl,
798#ifdef CONFIG_COMPAT
799 .compat_ioctl = drm_compat_ioctl,
800#endif
801 .poll = drm_poll,
802 .read = drm_read,
803 .llseek = no_llseek,
804 .mmap = msm_gem_mmap,
805};
806
807static struct drm_driver msm_driver = {
Rob Clark05b84912013-09-28 11:28:35 -0400808 .driver_features = DRIVER_HAVE_IRQ |
809 DRIVER_GEM |
810 DRIVER_PRIME |
Rob Clarkb4b15c82013-09-28 12:01:25 -0400811 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -0400812 DRIVER_ATOMIC |
Rob Clark05b84912013-09-28 11:28:35 -0400813 DRIVER_MODESET,
Rob Clark7198e6b2013-07-19 12:59:32 -0400814 .open = msm_open,
Rob Clarkc8afe682013-06-26 12:44:06 -0400815 .preclose = msm_preclose,
816 .lastclose = msm_lastclose,
817 .irq_handler = msm_irq,
818 .irq_preinstall = msm_irq_preinstall,
819 .irq_postinstall = msm_irq_postinstall,
820 .irq_uninstall = msm_irq_uninstall,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300821 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clarkc8afe682013-06-26 12:44:06 -0400822 .enable_vblank = msm_enable_vblank,
823 .disable_vblank = msm_disable_vblank,
824 .gem_free_object = msm_gem_free_object,
825 .gem_vm_ops = &vm_ops,
826 .dumb_create = msm_gem_dumb_create,
827 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark30600a9092013-09-28 10:13:04 -0400828 .dumb_destroy = drm_gem_dumb_destroy,
Rob Clark05b84912013-09-28 11:28:35 -0400829 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
830 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
831 .gem_prime_export = drm_gem_prime_export,
832 .gem_prime_import = drm_gem_prime_import,
833 .gem_prime_pin = msm_gem_prime_pin,
834 .gem_prime_unpin = msm_gem_prime_unpin,
835 .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
836 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
837 .gem_prime_vmap = msm_gem_prime_vmap,
838 .gem_prime_vunmap = msm_gem_prime_vunmap,
Daniel Thompson77a147e2014-11-12 11:38:14 +0000839 .gem_prime_mmap = msm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -0400840#ifdef CONFIG_DEBUG_FS
841 .debugfs_init = msm_debugfs_init,
842 .debugfs_cleanup = msm_debugfs_cleanup,
843#endif
Rob Clark7198e6b2013-07-19 12:59:32 -0400844 .ioctls = msm_ioctls,
845 .num_ioctls = DRM_MSM_NUM_IOCTLS,
Rob Clarkc8afe682013-06-26 12:44:06 -0400846 .fops = &fops,
Stephane Viauaa6ed8b2016-07-19 12:59:42 -0400847 .name = "msm_drm",
Rob Clarkc8afe682013-06-26 12:44:06 -0400848 .desc = "MSM Snapdragon DRM",
849 .date = "20130625",
Rob Clarka8d854c2016-06-01 14:02:02 -0400850 .major = MSM_VERSION_MAJOR,
851 .minor = MSM_VERSION_MINOR,
852 .patchlevel = MSM_VERSION_PATCHLEVEL,
Rob Clarkc8afe682013-06-26 12:44:06 -0400853};
854
855#ifdef CONFIG_PM_SLEEP
856static int msm_pm_suspend(struct device *dev)
857{
858 struct drm_device *ddev = dev_get_drvdata(dev);
859
860 drm_kms_helper_poll_disable(ddev);
861
862 return 0;
863}
864
865static int msm_pm_resume(struct device *dev)
866{
867 struct drm_device *ddev = dev_get_drvdata(dev);
868
869 drm_kms_helper_poll_enable(ddev);
870
871 return 0;
872}
873#endif
874
875static const struct dev_pm_ops msm_pm_ops = {
876 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
877};
878
879/*
Rob Clark060530f2014-03-03 14:19:12 -0500880 * Componentized driver support:
881 */
882
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530883/*
884 * NOTE: duplication of the same code as exynos or imx (or probably any other).
885 * so probably some room for some helpers
Rob Clark060530f2014-03-03 14:19:12 -0500886 */
887static int compare_of(struct device *dev, void *data)
888{
889 return dev->of_node == data;
890}
Rob Clark41e69772013-12-15 16:23:05 -0500891
Archit Taneja812070e2016-05-19 10:38:39 +0530892/*
893 * Identify what components need to be added by parsing what remote-endpoints
894 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
895 * is no external component that we need to add since LVDS is within MDP4
896 * itself.
897 */
898static int add_components_mdp(struct device *mdp_dev,
899 struct component_match **matchptr)
900{
901 struct device_node *np = mdp_dev->of_node;
902 struct device_node *ep_node;
Archit Taneja54011e22016-06-06 13:45:34 +0530903 struct device *master_dev;
904
905 /*
906 * on MDP4 based platforms, the MDP platform device is the component
907 * master that adds other display interface components to itself.
908 *
909 * on MDP5 based platforms, the MDSS platform device is the component
910 * master that adds MDP5 and other display interface components to
911 * itself.
912 */
913 if (of_device_is_compatible(np, "qcom,mdp4"))
914 master_dev = mdp_dev;
915 else
916 master_dev = mdp_dev->parent;
Archit Taneja812070e2016-05-19 10:38:39 +0530917
918 for_each_endpoint_of_node(np, ep_node) {
919 struct device_node *intf;
920 struct of_endpoint ep;
921 int ret;
922
923 ret = of_graph_parse_endpoint(ep_node, &ep);
924 if (ret) {
925 dev_err(mdp_dev, "unable to parse port endpoint\n");
926 of_node_put(ep_node);
927 return ret;
928 }
929
930 /*
931 * The LCDC/LVDS port on MDP4 is a speacial case where the
932 * remote-endpoint isn't a component that we need to add
933 */
934 if (of_device_is_compatible(np, "qcom,mdp4") &&
935 ep.port == 0) {
936 of_node_put(ep_node);
937 continue;
938 }
939
940 /*
941 * It's okay if some of the ports don't have a remote endpoint
942 * specified. It just means that the port isn't connected to
943 * any external interface.
944 */
945 intf = of_graph_get_remote_port_parent(ep_node);
946 if (!intf) {
947 of_node_put(ep_node);
948 continue;
949 }
950
Archit Taneja54011e22016-06-06 13:45:34 +0530951 component_match_add(master_dev, matchptr, compare_of, intf);
Archit Taneja812070e2016-05-19 10:38:39 +0530952
953 of_node_put(intf);
954 of_node_put(ep_node);
955 }
956
957 return 0;
958}
959
Archit Taneja54011e22016-06-06 13:45:34 +0530960static int compare_name_mdp(struct device *dev, void *data)
961{
962 return (strstr(dev_name(dev), "mdp") != NULL);
963}
964
Archit Taneja7d526fc2016-05-19 10:33:57 +0530965static int add_display_components(struct device *dev,
966 struct component_match **matchptr)
967{
Archit Taneja54011e22016-06-06 13:45:34 +0530968 struct device *mdp_dev;
969 int ret;
970
971 /*
972 * MDP5 based devices don't have a flat hierarchy. There is a top level
973 * parent: MDSS, and children: MDP5, DSI, HDMI, eDP etc. Populate the
974 * children devices, find the MDP5 node, and then add the interfaces
975 * to our components list.
976 */
977 if (of_device_is_compatible(dev->of_node, "qcom,mdss")) {
978 ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
979 if (ret) {
980 dev_err(dev, "failed to populate children devices\n");
981 return ret;
982 }
983
984 mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
985 if (!mdp_dev) {
986 dev_err(dev, "failed to find MDSS MDP node\n");
987 of_platform_depopulate(dev);
988 return -ENODEV;
989 }
990
991 put_device(mdp_dev);
992
993 /* add the MDP component itself */
994 component_match_add(dev, matchptr, compare_of,
995 mdp_dev->of_node);
996 } else {
997 /* MDP4 */
998 mdp_dev = dev;
999 }
1000
1001 ret = add_components_mdp(mdp_dev, matchptr);
1002 if (ret)
1003 of_platform_depopulate(dev);
1004
1005 return ret;
Archit Taneja7d526fc2016-05-19 10:33:57 +05301006}
1007
Archit Tanejadc3ea262016-05-19 13:33:52 +05301008/*
1009 * We don't know what's the best binding to link the gpu with the drm device.
1010 * Fow now, we just hunt for all the possible gpus that we support, and add them
1011 * as components.
1012 */
1013static const struct of_device_id msm_gpu_match[] = {
1014 { .compatible = "qcom,adreno-3xx" },
1015 { .compatible = "qcom,kgsl-3d0" },
1016 { },
1017};
1018
Archit Taneja7d526fc2016-05-19 10:33:57 +05301019static int add_gpu_components(struct device *dev,
1020 struct component_match **matchptr)
1021{
Archit Tanejadc3ea262016-05-19 13:33:52 +05301022 struct device_node *np;
1023
1024 np = of_find_matching_node(NULL, msm_gpu_match);
1025 if (!np)
1026 return 0;
1027
1028 component_match_add(dev, matchptr, compare_of, np);
1029
1030 of_node_put(np);
1031
1032 return 0;
Archit Taneja7d526fc2016-05-19 10:33:57 +05301033}
1034
Russell King84448282014-04-19 11:20:42 +01001035static int msm_drm_bind(struct device *dev)
1036{
Archit Taneja2b669872016-05-02 11:05:54 +05301037 return msm_drm_init(dev, &msm_driver);
Russell King84448282014-04-19 11:20:42 +01001038}
1039
1040static void msm_drm_unbind(struct device *dev)
1041{
Archit Taneja2b669872016-05-02 11:05:54 +05301042 msm_drm_uninit(dev);
Russell King84448282014-04-19 11:20:42 +01001043}
1044
1045static const struct component_master_ops msm_drm_ops = {
1046 .bind = msm_drm_bind,
1047 .unbind = msm_drm_unbind,
1048};
1049
1050/*
1051 * Platform driver:
1052 */
1053
1054static int msm_pdev_probe(struct platform_device *pdev)
1055{
1056 struct component_match *match = NULL;
Archit Taneja7d526fc2016-05-19 10:33:57 +05301057 int ret;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301058
Archit Taneja7d526fc2016-05-19 10:33:57 +05301059 ret = add_display_components(&pdev->dev, &match);
1060 if (ret)
1061 return ret;
1062
1063 ret = add_gpu_components(&pdev->dev, &match);
1064 if (ret)
1065 return ret;
Rob Clark060530f2014-03-03 14:19:12 -05001066
Rob Clark871d8122013-11-16 12:56:06 -05001067 pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
Russell King84448282014-04-19 11:20:42 +01001068 return component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
Rob Clarkc8afe682013-06-26 12:44:06 -04001069}
1070
1071static int msm_pdev_remove(struct platform_device *pdev)
1072{
Rob Clark060530f2014-03-03 14:19:12 -05001073 component_master_del(&pdev->dev, &msm_drm_ops);
Archit Taneja54011e22016-06-06 13:45:34 +05301074 of_platform_depopulate(&pdev->dev);
Rob Clarkc8afe682013-06-26 12:44:06 -04001075
1076 return 0;
1077}
1078
Rob Clark06c0dd92013-11-30 17:51:47 -05001079static const struct of_device_id dt_match[] = {
Narendra Muppalla1b0b3352015-09-29 10:16:51 -07001080 { .compatible = "qcom,mdp" }, /* mdp4 */
1081 { .compatible = "qcom,mdss_mdp" }, /* mdp5 */
1082 { .compatible = "qcom,sde-kms" }, /* sde */
Rob Clark06c0dd92013-11-30 17:51:47 -05001083 {}
1084};
1085MODULE_DEVICE_TABLE(of, dt_match);
1086
Rob Clarkc8afe682013-06-26 12:44:06 -04001087static struct platform_driver msm_platform_driver = {
1088 .probe = msm_pdev_probe,
1089 .remove = msm_pdev_remove,
1090 .driver = {
Stephane Viauaa6ed8b2016-07-19 12:59:42 -04001091 .name = "msm_drm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001092 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001093 .pm = &msm_pm_ops,
1094 },
Rob Clarkc8afe682013-06-26 12:44:06 -04001095};
1096
Stephane Viau32f13f62015-04-29 15:57:29 -04001097#ifdef CONFIG_QCOM_KGSL
1098void __init adreno_register(void)
1099{
1100}
1101
1102void __exit adreno_unregister(void)
1103{
1104}
1105#endif
1106
Rob Clarkc8afe682013-06-26 12:44:06 -04001107static int __init msm_drm_register(void)
1108{
1109 DBG("init");
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301110 msm_mdp_register();
Ajay Singh Parmar64c19192016-06-10 16:44:56 -07001111 display_manager_register();
Hai Lid5af49c2015-03-26 19:25:17 -04001112 msm_dsi_register();
Hai Li00453982014-12-12 14:41:17 -05001113 msm_edp_register();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001114 msm_hdmi_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001115 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001116 return platform_driver_register(&msm_platform_driver);
1117}
1118
1119static void __exit msm_drm_unregister(void)
1120{
1121 DBG("fini");
1122 platform_driver_unregister(&msm_platform_driver);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001123 msm_hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001124 adreno_unregister();
Hai Li00453982014-12-12 14:41:17 -05001125 msm_edp_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04001126 msm_dsi_unregister();
Ajay Singh Parmar64c19192016-06-10 16:44:56 -07001127 display_manager_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -04001128}
1129
1130module_init(msm_drm_register);
1131module_exit(msm_drm_unregister);
1132
1133MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1134MODULE_DESCRIPTION("MSM DRM Driver");
1135MODULE_LICENSE("GPL");