blob: 52c4e914f95aef97ce72af5fd186678cc7ce9081 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * cpu.h: Values of the PRId register used to match up
3 * various MIPS cpu types.
4 *
Justin P. Mattock79add622011-04-04 14:15:29 -07005 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 */
8#ifndef _ASM_CPU_H
9#define _ASM_CPU_H
10
11/* Assigned Company values for bits 23:16 of the PRId Register
12 (CP0 register 15, select 0). As of the MIPS32 and MIPS64 specs from
13 MTI, the PRId register is defined in this (backwards compatible)
14 way:
15
16 +----------------+----------------+----------------+----------------+
17 | Company Options| Company ID | Processor ID | Revision |
18 +----------------+----------------+----------------+----------------+
19 31 24 23 16 15 8 7
20
21 I don't have docs for all the previous processors, but my impression is
22 that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
23 spec.
24*/
25
Ralf Baechle55a6feb2005-02-07 21:52:35 +000026#define PRID_COMP_LEGACY 0x000000
27#define PRID_COMP_MIPS 0x010000
28#define PRID_COMP_BROADCOM 0x020000
29#define PRID_COMP_ALCHEMY 0x030000
30#define PRID_COMP_SIBYTE 0x040000
31#define PRID_COMP_SANDCRAFT 0x050000
Daniel Lairda92b0582008-03-06 09:07:18 +000032#define PRID_COMP_NXP 0x060000
Ralf Baechle55a6feb2005-02-07 21:52:35 +000033#define PRID_COMP_TOSHIBA 0x070000
34#define PRID_COMP_LSI 0x080000
35#define PRID_COMP_LEXRA 0x0b0000
Jayachandran Ca7117c62011-05-11 12:04:58 +053036#define PRID_COMP_NETLOGIC 0x0c0000
David Daney0dd47812008-12-11 15:33:26 -080037#define PRID_COMP_CAVIUM 0x0d0000
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +000038#define PRID_COMP_INGENIC 0xd00000
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/*
41 * Assigned values for the product ID register. In order to detect a
42 * certain CPU type exactly eventually additional registers may need to
43 * be examined. These are valid when 23:16 == PRID_COMP_LEGACY
44 */
45#define PRID_IMP_R2000 0x0100
46#define PRID_IMP_AU1_REV1 0x0100
47#define PRID_IMP_AU1_REV2 0x0200
48#define PRID_IMP_R3000 0x0200 /* Same as R2000A */
49#define PRID_IMP_R6000 0x0300 /* Same as R3000A */
50#define PRID_IMP_R4000 0x0400
51#define PRID_IMP_R6000A 0x0600
52#define PRID_IMP_R10000 0x0900
53#define PRID_IMP_R4300 0x0b00
54#define PRID_IMP_VR41XX 0x0c00
55#define PRID_IMP_R12000 0x0e00
Kumba44d921b2006-05-16 22:23:59 -040056#define PRID_IMP_R14000 0x0f00
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define PRID_IMP_R8000 0x1000
Pete Popovbdf21b12005-07-14 17:47:57 +000058#define PRID_IMP_PR4450 0x1200
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#define PRID_IMP_R4600 0x2000
60#define PRID_IMP_R4700 0x2100
61#define PRID_IMP_TX39 0x2200
62#define PRID_IMP_R4640 0x2200
63#define PRID_IMP_R4650 0x2200 /* Same as R4640 */
64#define PRID_IMP_R5000 0x2300
65#define PRID_IMP_TX49 0x2d00
66#define PRID_IMP_SONIC 0x2400
67#define PRID_IMP_MAGIC 0x2500
68#define PRID_IMP_RM7000 0x2700
69#define PRID_IMP_NEVADA 0x2800 /* RM5260 ??? */
70#define PRID_IMP_RM9000 0x3400
Chen, Huacai2954c022008-06-10 09:05:08 +080071#define PRID_IMP_LOONGSON1 0x4200
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#define PRID_IMP_R5432 0x5400
73#define PRID_IMP_R5500 0x5500
Chen, Huacai2954c022008-06-10 09:05:08 +080074#define PRID_IMP_LOONGSON2 0x6300
Maciej W. Rozycki98e316d2005-09-05 10:31:27 +000075
76#define PRID_IMP_UNKNOWN 0xff00
77
78/*
79 * These are the PRID's for when 23:16 == PRID_COMP_MIPS
80 */
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082#define PRID_IMP_4KC 0x8000
83#define PRID_IMP_5KC 0x8100
84#define PRID_IMP_20KC 0x8200
85#define PRID_IMP_4KEC 0x8400
86#define PRID_IMP_4KSC 0x8600
87#define PRID_IMP_25KF 0x8800
88#define PRID_IMP_5KE 0x8900
89#define PRID_IMP_4KECR2 0x9000
90#define PRID_IMP_4KEMPR2 0x9100
91#define PRID_IMP_4KSD 0x9200
92#define PRID_IMP_24K 0x9300
Ralf Baechlebbc7f222005-07-12 16:12:05 +000093#define PRID_IMP_34K 0x9500
Ralf Baechlee50c0a82005-05-31 11:49:19 +000094#define PRID_IMP_24KE 0x9600
Chris Dearmanc6209532006-05-02 14:08:46 +010095#define PRID_IMP_74K 0x9700
Ralf Baechle39b8d522008-04-28 17:14:26 +010096#define PRID_IMP_1004K 0x9900
Steven J. Hill006a8512012-06-26 04:11:03 +000097#define PRID_IMP_1074K 0x9a00
Steven J. Hill113c62d2012-07-06 23:56:00 +020098#define PRID_IMP_M14KC 0x9c00
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100/*
101 * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
102 */
103
104#define PRID_IMP_SB1 0x0100
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700105#define PRID_IMP_SB1A 0x1100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107/*
108 * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
109 */
110
111#define PRID_IMP_SR71000 0x0400
112
113/*
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200114 * These are the PRID's for when 23:16 == PRID_COMP_BROADCOM
115 */
116
Kevin Cernekee190fca32010-11-23 10:26:45 -0800117#define PRID_IMP_BMIPS32_REV4 0x4000
118#define PRID_IMP_BMIPS32_REV8 0x8000
Kevin Cernekee602977b2010-10-16 14:22:30 -0700119#define PRID_IMP_BMIPS3300 0x9000
120#define PRID_IMP_BMIPS3300_ALT 0x9100
121#define PRID_IMP_BMIPS3300_BUG 0x0000
122#define PRID_IMP_BMIPS43XX 0xa000
123#define PRID_IMP_BMIPS5000 0x5a00
124
125#define PRID_REV_BMIPS4380_LO 0x0040
126#define PRID_REV_BMIPS4380_HI 0x006f
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200127
128/*
David Daney0dd47812008-12-11 15:33:26 -0800129 * These are the PRID's for when 23:16 == PRID_COMP_CAVIUM
130 */
131
132#define PRID_IMP_CAVIUM_CN38XX 0x0000
133#define PRID_IMP_CAVIUM_CN31XX 0x0100
134#define PRID_IMP_CAVIUM_CN30XX 0x0200
135#define PRID_IMP_CAVIUM_CN58XX 0x0300
136#define PRID_IMP_CAVIUM_CN56XX 0x0400
137#define PRID_IMP_CAVIUM_CN50XX 0x0600
138#define PRID_IMP_CAVIUM_CN52XX 0x0700
David Daney1584d7f2010-10-07 16:03:43 -0700139#define PRID_IMP_CAVIUM_CN63XX 0x9000
David Daney074ef0d2011-09-24 02:29:54 +0200140#define PRID_IMP_CAVIUM_CN68XX 0x9100
141#define PRID_IMP_CAVIUM_CN66XX 0x9200
142#define PRID_IMP_CAVIUM_CN61XX 0x9300
David Daney0dd47812008-12-11 15:33:26 -0800143
144/*
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000145 * These are the PRID's for when 23:16 == PRID_COMP_INGENIC
146 */
147
148#define PRID_IMP_JZRISC 0x0200
149
150/*
Jayachandran Ca7117c62011-05-11 12:04:58 +0530151 * These are the PRID's for when 23:16 == PRID_COMP_NETLOGIC
152 */
153#define PRID_IMP_NETLOGIC_XLR732 0x0000
154#define PRID_IMP_NETLOGIC_XLR716 0x0200
155#define PRID_IMP_NETLOGIC_XLR532 0x0900
156#define PRID_IMP_NETLOGIC_XLR308 0x0600
157#define PRID_IMP_NETLOGIC_XLR532C 0x0800
158#define PRID_IMP_NETLOGIC_XLR516C 0x0a00
159#define PRID_IMP_NETLOGIC_XLR508C 0x0b00
160#define PRID_IMP_NETLOGIC_XLR308C 0x0f00
161#define PRID_IMP_NETLOGIC_XLS608 0x8000
162#define PRID_IMP_NETLOGIC_XLS408 0x8800
163#define PRID_IMP_NETLOGIC_XLS404 0x8c00
164#define PRID_IMP_NETLOGIC_XLS208 0x8e00
165#define PRID_IMP_NETLOGIC_XLS204 0x8f00
166#define PRID_IMP_NETLOGIC_XLS108 0xce00
167#define PRID_IMP_NETLOGIC_XLS104 0xcf00
168#define PRID_IMP_NETLOGIC_XLS616B 0x4000
169#define PRID_IMP_NETLOGIC_XLS608B 0x4a00
170#define PRID_IMP_NETLOGIC_XLS416B 0x4400
171#define PRID_IMP_NETLOGIC_XLS412B 0x4c00
172#define PRID_IMP_NETLOGIC_XLS408B 0x4e00
173#define PRID_IMP_NETLOGIC_XLS404B 0x4f00
Manuel Lauss809f36c2011-11-01 20:03:30 +0100174#define PRID_IMP_NETLOGIC_AU13XX 0x8000
Jayachandran Ca7117c62011-05-11 12:04:58 +0530175
Jayachandran C2aa54b22011-11-16 00:21:29 +0000176#define PRID_IMP_NETLOGIC_XLP8XX 0x1000
177#define PRID_IMP_NETLOGIC_XLP3XX 0x1100
Jayachandran Ca7117c62011-05-11 12:04:58 +0530178
179/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 * Definitions for 7:0 on legacy processors
181 */
182
Marc St-Jean9267a302007-06-14 15:55:31 -0600183#define PRID_REV_MASK 0x00ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
185#define PRID_REV_TX4927 0x0022
186#define PRID_REV_TX4937 0x0030
187#define PRID_REV_R4400 0x0040
188#define PRID_REV_R3000A 0x0030
189#define PRID_REV_R3000 0x0020
190#define PRID_REV_R2000A 0x0010
191#define PRID_REV_TX3912 0x0010
192#define PRID_REV_TX3922 0x0030
193#define PRID_REV_TX3927 0x0040
194#define PRID_REV_VR4111 0x0050
195#define PRID_REV_VR4181 0x0050 /* Same as VR4111 */
196#define PRID_REV_VR4121 0x0060
197#define PRID_REV_VR4122 0x0070
198#define PRID_REV_VR4181A 0x0070 /* Same as VR4122 */
199#define PRID_REV_VR4130 0x0080
Marc St-Jean9267a302007-06-14 15:55:31 -0600200#define PRID_REV_34K_V1_0_2 0x0022
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100201#define PRID_REV_LOONGSON1B 0x0020
Wu Zhangjinf8ede0f2009-11-17 01:32:59 +0800202#define PRID_REV_LOONGSON2E 0x0002
203#define PRID_REV_LOONGSON2F 0x0003
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205/*
Ralf Baechlefde97822007-07-06 14:40:05 +0100206 * Older processors used to encode processor version and revision in two
207 * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores
208 * have switched to use the 8-bits as 3:3:2 bitfield with the last field as
209 * the patch number. *ARGH*
210 */
211#define PRID_REV_ENCODE_44(ver, rev) \
212 ((ver) << 4 | (rev))
213#define PRID_REV_ENCODE_332(ver, rev, patch) \
214 ((ver) << 5 | (rev) << 2 | (patch))
215
216/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 * FPU implementation/revision register (CP1 control register 0).
218 *
219 * +---------------------------------+----------------+----------------+
220 * | 0 | Implementation | Revision |
221 * +---------------------------------+----------------+----------------+
222 * 31 16 15 8 7 0
223 */
224
225#define FPIR_IMP_NONE 0x0000
226
Ralf Baechle36cfbaa2007-10-11 23:46:16 +0100227enum cpu_type_enum {
228 CPU_UNKNOWN,
229
230 /*
231 * R2000 class processors
232 */
233 CPU_R2000, CPU_R3000, CPU_R3000A, CPU_R3041, CPU_R3051, CPU_R3052,
234 CPU_R3081, CPU_R3081E,
235
236 /*
237 * R6000 class processors
238 */
239 CPU_R6000, CPU_R6000A,
240
241 /*
242 * R4000 class processors
243 */
244 CPU_R4000PC, CPU_R4000SC, CPU_R4000MC, CPU_R4200, CPU_R4300, CPU_R4310,
245 CPU_R4400PC, CPU_R4400SC, CPU_R4400MC, CPU_R4600, CPU_R4640, CPU_R4650,
246 CPU_R4700, CPU_R5000, CPU_R5000A, CPU_R5500, CPU_NEVADA, CPU_R5432,
247 CPU_R10000, CPU_R12000, CPU_R14000, CPU_VR41XX, CPU_VR4111, CPU_VR4121,
248 CPU_VR4122, CPU_VR4131, CPU_VR4133, CPU_VR4181, CPU_VR4181A, CPU_RM7000,
249 CPU_SR71000, CPU_RM9000, CPU_TX49XX,
250
251 /*
252 * R8000 class processors
253 */
254 CPU_R8000,
255
256 /*
257 * TX3900 class processors
258 */
259 CPU_TX3912, CPU_TX3922, CPU_TX3927,
260
261 /*
262 * MIPS32 class processors
263 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100264 CPU_4KC, CPU_4KEC, CPU_4KSC, CPU_24K, CPU_34K, CPU_1004K, CPU_74K,
Kevin Cernekee602977b2010-10-16 14:22:30 -0700265 CPU_ALCHEMY, CPU_PR4450, CPU_BMIPS32, CPU_BMIPS3300, CPU_BMIPS4350,
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100266 CPU_BMIPS4380, CPU_BMIPS5000, CPU_JZRISC, CPU_LOONGSON1, CPU_M14KC,
Ralf Baechle36cfbaa2007-10-11 23:46:16 +0100267
268 /*
269 * MIPS64 class processors
270 */
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200271 CPU_5KC, CPU_5KE, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2,
David Daney1584d7f2010-10-07 16:03:43 -0700272 CPU_CAVIUM_OCTEON, CPU_CAVIUM_OCTEON_PLUS, CPU_CAVIUM_OCTEON2,
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000273 CPU_XLR, CPU_XLP,
Ralf Baechle36cfbaa2007-10-11 23:46:16 +0100274
275 CPU_LAST
276};
277
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
279/*
280 * ISA Level encodings
281 *
282 */
283#define MIPS_CPU_ISA_I 0x00000001
284#define MIPS_CPU_ISA_II 0x00000002
Maciej W. Rozycki9cf8ff92006-02-13 09:15:49 +0000285#define MIPS_CPU_ISA_III 0x00000004
286#define MIPS_CPU_ISA_IV 0x00000008
287#define MIPS_CPU_ISA_V 0x00000010
Ralf Baechlee7958bb2005-12-08 13:00:20 +0000288#define MIPS_CPU_ISA_M32R1 0x00000020
Ralf Baechleb4672d32005-12-08 14:04:24 +0000289#define MIPS_CPU_ISA_M32R2 0x00000040
Ralf Baechle04015722005-12-09 12:20:49 +0000290#define MIPS_CPU_ISA_M64R1 0x00000080
291#define MIPS_CPU_ISA_M64R2 0x00000100
292
293#define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_I | MIPS_CPU_ISA_II | \
Steven J. Hill113c62d2012-07-06 23:56:00 +0200294 MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2)
Ralf Baechle04015722005-12-09 12:20:49 +0000295#define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
296 MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/*
299 * CPU Option encodings
300 */
301#define MIPS_CPU_TLB 0x00000001 /* CPU has TLB */
Ralf Baechle02cf2112005-10-01 13:06:32 +0100302#define MIPS_CPU_4KEX 0x00000002 /* "R4K" exception model */
303#define MIPS_CPU_3K_CACHE 0x00000004 /* R3000-style caches */
304#define MIPS_CPU_4K_CACHE 0x00000008 /* R4000-style caches */
305#define MIPS_CPU_TX39_CACHE 0x00000010 /* TX3900-style caches */
Ralf Baechle641e97f2007-10-11 23:46:05 +0100306#define MIPS_CPU_FPU 0x00000020 /* CPU has FPU */
307#define MIPS_CPU_32FPR 0x00000040 /* 32 dbl. prec. FP registers */
308#define MIPS_CPU_COUNTER 0x00000080 /* Cycle count/compare */
309#define MIPS_CPU_WATCH 0x00000100 /* watchpoint registers */
310#define MIPS_CPU_DIVEC 0x00000200 /* dedicated interrupt vector */
311#define MIPS_CPU_VCE 0x00000400 /* virt. coherence conflict possible */
312#define MIPS_CPU_CACHE_CDEX_P 0x00000800 /* Create_Dirty_Exclusive CACHE op */
313#define MIPS_CPU_CACHE_CDEX_S 0x00001000 /* ... same for seconary cache ... */
314#define MIPS_CPU_MCHECK 0x00002000 /* Machine check exception */
315#define MIPS_CPU_EJTAG 0x00004000 /* EJTAG exception */
316#define MIPS_CPU_NOFPUEX 0x00008000 /* no FPU exception */
317#define MIPS_CPU_LLSC 0x00010000 /* CPU has ll/sc instructions */
318#define MIPS_CPU_INCLUSIVE_CACHES 0x00020000 /* P-cache subset enforced */
319#define MIPS_CPU_PREFETCH 0x00040000 /* CPU has usable prefetch */
320#define MIPS_CPU_VINT 0x00080000 /* CPU supports MIPSR2 vectored interrupts */
321#define MIPS_CPU_VEIC 0x00100000 /* CPU supports MIPSR2 external interrupt controller mode */
322#define MIPS_CPU_ULRI 0x00200000 /* CPU has ULRI feature */
Al Cooperda4b62c2012-07-13 16:44:51 -0400323#define MIPS_CPU_PCI 0x00400000 /* CPU has Perf Ctr Int indicator */
324#define MIPS_CPU_RIXI 0x00800000 /* CPU has TLB Read/eXec Inhibit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
Ralf Baechle41943182005-05-05 16:45:59 +0000326/*
327 * CPU ASE encodings
328 */
329#define MIPS_ASE_MIPS16 0x00000001 /* code compression */
330#define MIPS_ASE_MDMX 0x00000002 /* MIPS digital media extension */
331#define MIPS_ASE_MIPS3D 0x00000004 /* MIPS-3D */
332#define MIPS_ASE_SMARTMIPS 0x00000008 /* SmartMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000333#define MIPS_ASE_DSP 0x00000010 /* Signal Processing ASE */
Ralf Baechle8f406112005-07-14 07:34:18 +0000334#define MIPS_ASE_MIPSMT 0x00000020 /* CPU supports MIPS MT */
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500335#define MIPS_ASE_DSP2P 0x00000040 /* Signal Processing ASE Rev 2 */
Ralf Baechle8f406112005-07-14 07:34:18 +0000336
Ralf Baechle41943182005-05-05 16:45:59 +0000337
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338#endif /* _ASM_CPU_H */