blob: 573ed1bc6cf7d36ffd1a3385cc05350fd7a3d3a0 [file] [log] [blame]
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040029#include "radeon.h"
30#include "evergreend.h"
31#include "evergreen_reg_safe.h"
Alex Deucherc175ca92011-03-02 20:07:37 -050032#include "cayman_reg_safe.h"
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040033
Jerome Glisse285484e2011-12-16 17:03:42 -050034#define MAX(a,b) (((a)>(b))?(a):(b))
35#define MIN(a,b) (((a)<(b))?(a):(b))
36
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040037static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
38 struct radeon_cs_reloc **cs_reloc);
39
40struct evergreen_cs_track {
41 u32 group_size;
42 u32 nbanks;
43 u32 npipes;
Alex Deucherf3a71df2011-11-28 14:49:28 -050044 u32 row_size;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040045 /* value we track */
Marek Olšák747e42a102012-03-19 03:09:36 +010046 u32 nsamples; /* unused */
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040047 struct radeon_bo *cb_color_bo[12];
48 u32 cb_color_bo_offset[12];
Marek Olšák747e42a102012-03-19 03:09:36 +010049 struct radeon_bo *cb_color_fmask_bo[8]; /* unused */
50 struct radeon_bo *cb_color_cmask_bo[8]; /* unused */
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040051 u32 cb_color_info[12];
52 u32 cb_color_view[12];
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040053 u32 cb_color_pitch[12];
54 u32 cb_color_slice[12];
Jerome Glissed2609872012-06-09 10:57:41 -040055 u32 cb_color_slice_idx[12];
Jerome Glisse285484e2011-12-16 17:03:42 -050056 u32 cb_color_attrib[12];
Marek Olšák747e42a102012-03-19 03:09:36 +010057 u32 cb_color_cmask_slice[8];/* unused */
58 u32 cb_color_fmask_slice[8];/* unused */
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040059 u32 cb_target_mask;
Marek Olšák747e42a102012-03-19 03:09:36 +010060 u32 cb_shader_mask; /* unused */
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040061 u32 vgt_strmout_config;
62 u32 vgt_strmout_buffer_config;
Marek Olšákdd220a02012-01-27 12:17:59 -050063 struct radeon_bo *vgt_strmout_bo[4];
Marek Olšákdd220a02012-01-27 12:17:59 -050064 u32 vgt_strmout_bo_offset[4];
65 u32 vgt_strmout_size[4];
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040066 u32 db_depth_control;
67 u32 db_depth_view;
Jerome Glisse285484e2011-12-16 17:03:42 -050068 u32 db_depth_slice;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040069 u32 db_depth_size;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040070 u32 db_z_info;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040071 u32 db_z_read_offset;
72 u32 db_z_write_offset;
73 struct radeon_bo *db_z_read_bo;
74 struct radeon_bo *db_z_write_bo;
75 u32 db_s_info;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040076 u32 db_s_read_offset;
77 u32 db_s_write_offset;
78 struct radeon_bo *db_s_read_bo;
79 struct radeon_bo *db_s_write_bo;
Marek Olšák779923b2012-03-08 00:56:00 +010080 bool sx_misc_kill_all_prims;
Marek Olšák30838572012-03-19 03:09:35 +010081 bool cb_dirty;
82 bool db_dirty;
83 bool streamout_dirty;
Jerome Glisse88f50c82012-03-21 19:18:21 -040084 u32 htile_offset;
85 u32 htile_surface;
86 struct radeon_bo *htile_bo;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040087};
88
Alex Deucherf3a71df2011-11-28 14:49:28 -050089static u32 evergreen_cs_get_aray_mode(u32 tiling_flags)
90{
91 if (tiling_flags & RADEON_TILING_MACRO)
92 return ARRAY_2D_TILED_THIN1;
93 else if (tiling_flags & RADEON_TILING_MICRO)
94 return ARRAY_1D_TILED_THIN1;
95 else
96 return ARRAY_LINEAR_GENERAL;
97}
98
99static u32 evergreen_cs_get_num_banks(u32 nbanks)
100{
101 switch (nbanks) {
102 case 2:
103 return ADDR_SURF_2_BANK;
104 case 4:
105 return ADDR_SURF_4_BANK;
106 case 8:
107 default:
108 return ADDR_SURF_8_BANK;
109 case 16:
110 return ADDR_SURF_16_BANK;
111 }
112}
113
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400114static void evergreen_cs_track_init(struct evergreen_cs_track *track)
115{
116 int i;
117
118 for (i = 0; i < 8; i++) {
119 track->cb_color_fmask_bo[i] = NULL;
120 track->cb_color_cmask_bo[i] = NULL;
121 track->cb_color_cmask_slice[i] = 0;
122 track->cb_color_fmask_slice[i] = 0;
123 }
124
125 for (i = 0; i < 12; i++) {
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400126 track->cb_color_bo[i] = NULL;
127 track->cb_color_bo_offset[i] = 0xFFFFFFFF;
128 track->cb_color_info[i] = 0;
Jerome Glisse285484e2011-12-16 17:03:42 -0500129 track->cb_color_view[i] = 0xFFFFFFFF;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400130 track->cb_color_pitch[i] = 0;
Jerome Glissed2609872012-06-09 10:57:41 -0400131 track->cb_color_slice[i] = 0xfffffff;
132 track->cb_color_slice_idx[i] = 0;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400133 }
134 track->cb_target_mask = 0xFFFFFFFF;
135 track->cb_shader_mask = 0xFFFFFFFF;
Marek Olšák30838572012-03-19 03:09:35 +0100136 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400137
Jerome Glissed2609872012-06-09 10:57:41 -0400138 track->db_depth_slice = 0xffffffff;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400139 track->db_depth_view = 0xFFFFC000;
140 track->db_depth_size = 0xFFFFFFFF;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400141 track->db_depth_control = 0xFFFFFFFF;
142 track->db_z_info = 0xFFFFFFFF;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400143 track->db_z_read_offset = 0xFFFFFFFF;
144 track->db_z_write_offset = 0xFFFFFFFF;
145 track->db_z_read_bo = NULL;
146 track->db_z_write_bo = NULL;
147 track->db_s_info = 0xFFFFFFFF;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400148 track->db_s_read_offset = 0xFFFFFFFF;
149 track->db_s_write_offset = 0xFFFFFFFF;
150 track->db_s_read_bo = NULL;
151 track->db_s_write_bo = NULL;
Marek Olšák30838572012-03-19 03:09:35 +0100152 track->db_dirty = true;
Jerome Glisse88f50c82012-03-21 19:18:21 -0400153 track->htile_bo = NULL;
154 track->htile_offset = 0xFFFFFFFF;
155 track->htile_surface = 0;
Marek Olšákdd220a02012-01-27 12:17:59 -0500156
157 for (i = 0; i < 4; i++) {
158 track->vgt_strmout_size[i] = 0;
159 track->vgt_strmout_bo[i] = NULL;
160 track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
Marek Olšákdd220a02012-01-27 12:17:59 -0500161 }
Marek Olšák30838572012-03-19 03:09:35 +0100162 track->streamout_dirty = true;
Marek Olšák779923b2012-03-08 00:56:00 +0100163 track->sx_misc_kill_all_prims = false;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400164}
165
Jerome Glisse285484e2011-12-16 17:03:42 -0500166struct eg_surface {
167 /* value gathered from cs */
168 unsigned nbx;
169 unsigned nby;
170 unsigned format;
171 unsigned mode;
172 unsigned nbanks;
173 unsigned bankw;
174 unsigned bankh;
175 unsigned tsplit;
176 unsigned mtilea;
177 unsigned nsamples;
178 /* output value */
179 unsigned bpe;
180 unsigned layer_size;
181 unsigned palign;
182 unsigned halign;
183 unsigned long base_align;
184};
185
186static int evergreen_surface_check_linear(struct radeon_cs_parser *p,
187 struct eg_surface *surf,
188 const char *prefix)
189{
190 surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
191 surf->base_align = surf->bpe;
192 surf->palign = 1;
193 surf->halign = 1;
194 return 0;
195}
196
197static int evergreen_surface_check_linear_aligned(struct radeon_cs_parser *p,
198 struct eg_surface *surf,
199 const char *prefix)
200{
201 struct evergreen_cs_track *track = p->track;
202 unsigned palign;
203
204 palign = MAX(64, track->group_size / surf->bpe);
205 surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
206 surf->base_align = track->group_size;
207 surf->palign = palign;
208 surf->halign = 1;
209 if (surf->nbx & (palign - 1)) {
210 if (prefix) {
211 dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
212 __func__, __LINE__, prefix, surf->nbx, palign);
213 }
214 return -EINVAL;
215 }
216 return 0;
217}
218
219static int evergreen_surface_check_1d(struct radeon_cs_parser *p,
220 struct eg_surface *surf,
221 const char *prefix)
222{
223 struct evergreen_cs_track *track = p->track;
224 unsigned palign;
225
226 palign = track->group_size / (8 * surf->bpe * surf->nsamples);
227 palign = MAX(8, palign);
228 surf->layer_size = surf->nbx * surf->nby * surf->bpe;
229 surf->base_align = track->group_size;
230 surf->palign = palign;
231 surf->halign = 8;
232 if ((surf->nbx & (palign - 1))) {
233 if (prefix) {
234 dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d (%d %d %d)\n",
235 __func__, __LINE__, prefix, surf->nbx, palign,
236 track->group_size, surf->bpe, surf->nsamples);
237 }
238 return -EINVAL;
239 }
240 if ((surf->nby & (8 - 1))) {
241 if (prefix) {
242 dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with 8\n",
243 __func__, __LINE__, prefix, surf->nby);
244 }
245 return -EINVAL;
246 }
247 return 0;
248}
249
250static int evergreen_surface_check_2d(struct radeon_cs_parser *p,
251 struct eg_surface *surf,
252 const char *prefix)
253{
254 struct evergreen_cs_track *track = p->track;
255 unsigned palign, halign, tileb, slice_pt;
Jerome Glissed2609872012-06-09 10:57:41 -0400256 unsigned mtile_pr, mtile_ps, mtileb;
Jerome Glisse285484e2011-12-16 17:03:42 -0500257
258 tileb = 64 * surf->bpe * surf->nsamples;
Jerome Glisse285484e2011-12-16 17:03:42 -0500259 slice_pt = 1;
260 if (tileb > surf->tsplit) {
261 slice_pt = tileb / surf->tsplit;
262 }
263 tileb = tileb / slice_pt;
264 /* macro tile width & height */
265 palign = (8 * surf->bankw * track->npipes) * surf->mtilea;
266 halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea;
Jerome Glissed2609872012-06-09 10:57:41 -0400267 mtileb = (palign / 8) * (halign / 8) * tileb;;
268 mtile_pr = surf->nbx / palign;
269 mtile_ps = (mtile_pr * surf->nby) / halign;
270 surf->layer_size = mtile_ps * mtileb * slice_pt;
Jerome Glisse285484e2011-12-16 17:03:42 -0500271 surf->base_align = (palign / 8) * (halign / 8) * tileb;
272 surf->palign = palign;
273 surf->halign = halign;
274
275 if ((surf->nbx & (palign - 1))) {
276 if (prefix) {
277 dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
278 __func__, __LINE__, prefix, surf->nbx, palign);
279 }
280 return -EINVAL;
281 }
282 if ((surf->nby & (halign - 1))) {
283 if (prefix) {
284 dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with %d\n",
285 __func__, __LINE__, prefix, surf->nby, halign);
286 }
287 return -EINVAL;
288 }
289
290 return 0;
291}
292
293static int evergreen_surface_check(struct radeon_cs_parser *p,
294 struct eg_surface *surf,
295 const char *prefix)
296{
297 /* some common value computed here */
298 surf->bpe = r600_fmt_get_blocksize(surf->format);
299
300 switch (surf->mode) {
301 case ARRAY_LINEAR_GENERAL:
302 return evergreen_surface_check_linear(p, surf, prefix);
303 case ARRAY_LINEAR_ALIGNED:
304 return evergreen_surface_check_linear_aligned(p, surf, prefix);
305 case ARRAY_1D_TILED_THIN1:
306 return evergreen_surface_check_1d(p, surf, prefix);
307 case ARRAY_2D_TILED_THIN1:
308 return evergreen_surface_check_2d(p, surf, prefix);
309 default:
Marek Olšák7df7c542012-03-19 03:09:32 +0100310 dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
311 __func__, __LINE__, prefix, surf->mode);
Jerome Glisse285484e2011-12-16 17:03:42 -0500312 return -EINVAL;
313 }
314 return -EINVAL;
315}
316
317static int evergreen_surface_value_conv_check(struct radeon_cs_parser *p,
318 struct eg_surface *surf,
319 const char *prefix)
320{
321 switch (surf->mode) {
322 case ARRAY_2D_TILED_THIN1:
323 break;
324 case ARRAY_LINEAR_GENERAL:
325 case ARRAY_LINEAR_ALIGNED:
326 case ARRAY_1D_TILED_THIN1:
327 return 0;
328 default:
Marek Olšák7df7c542012-03-19 03:09:32 +0100329 dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
330 __func__, __LINE__, prefix, surf->mode);
Jerome Glisse285484e2011-12-16 17:03:42 -0500331 return -EINVAL;
332 }
333
334 switch (surf->nbanks) {
335 case 0: surf->nbanks = 2; break;
336 case 1: surf->nbanks = 4; break;
337 case 2: surf->nbanks = 8; break;
338 case 3: surf->nbanks = 16; break;
339 default:
340 dev_warn(p->dev, "%s:%d %s invalid number of banks %d\n",
341 __func__, __LINE__, prefix, surf->nbanks);
342 return -EINVAL;
343 }
344 switch (surf->bankw) {
345 case 0: surf->bankw = 1; break;
346 case 1: surf->bankw = 2; break;
347 case 2: surf->bankw = 4; break;
348 case 3: surf->bankw = 8; break;
349 default:
350 dev_warn(p->dev, "%s:%d %s invalid bankw %d\n",
351 __func__, __LINE__, prefix, surf->bankw);
352 return -EINVAL;
353 }
354 switch (surf->bankh) {
355 case 0: surf->bankh = 1; break;
356 case 1: surf->bankh = 2; break;
357 case 2: surf->bankh = 4; break;
358 case 3: surf->bankh = 8; break;
359 default:
360 dev_warn(p->dev, "%s:%d %s invalid bankh %d\n",
361 __func__, __LINE__, prefix, surf->bankh);
362 return -EINVAL;
363 }
364 switch (surf->mtilea) {
365 case 0: surf->mtilea = 1; break;
366 case 1: surf->mtilea = 2; break;
367 case 2: surf->mtilea = 4; break;
368 case 3: surf->mtilea = 8; break;
369 default:
370 dev_warn(p->dev, "%s:%d %s invalid macro tile aspect %d\n",
371 __func__, __LINE__, prefix, surf->mtilea);
372 return -EINVAL;
373 }
374 switch (surf->tsplit) {
375 case 0: surf->tsplit = 64; break;
376 case 1: surf->tsplit = 128; break;
377 case 2: surf->tsplit = 256; break;
378 case 3: surf->tsplit = 512; break;
379 case 4: surf->tsplit = 1024; break;
380 case 5: surf->tsplit = 2048; break;
381 case 6: surf->tsplit = 4096; break;
382 default:
383 dev_warn(p->dev, "%s:%d %s invalid tile split %d\n",
384 __func__, __LINE__, prefix, surf->tsplit);
385 return -EINVAL;
386 }
387 return 0;
388}
389
390static int evergreen_cs_track_validate_cb(struct radeon_cs_parser *p, unsigned id)
391{
392 struct evergreen_cs_track *track = p->track;
393 struct eg_surface surf;
394 unsigned pitch, slice, mslice;
395 unsigned long offset;
396 int r;
397
398 mslice = G_028C6C_SLICE_MAX(track->cb_color_view[id]) + 1;
399 pitch = track->cb_color_pitch[id];
400 slice = track->cb_color_slice[id];
401 surf.nbx = (pitch + 1) * 8;
402 surf.nby = ((slice + 1) * 64) / surf.nbx;
403 surf.mode = G_028C70_ARRAY_MODE(track->cb_color_info[id]);
404 surf.format = G_028C70_FORMAT(track->cb_color_info[id]);
405 surf.tsplit = G_028C74_TILE_SPLIT(track->cb_color_attrib[id]);
406 surf.nbanks = G_028C74_NUM_BANKS(track->cb_color_attrib[id]);
407 surf.bankw = G_028C74_BANK_WIDTH(track->cb_color_attrib[id]);
408 surf.bankh = G_028C74_BANK_HEIGHT(track->cb_color_attrib[id]);
409 surf.mtilea = G_028C74_MACRO_TILE_ASPECT(track->cb_color_attrib[id]);
410 surf.nsamples = 1;
411
412 if (!r600_fmt_is_valid_color(surf.format)) {
413 dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08x)\n",
414 __func__, __LINE__, surf.format,
415 id, track->cb_color_info[id]);
416 return -EINVAL;
417 }
418
419 r = evergreen_surface_value_conv_check(p, &surf, "cb");
420 if (r) {
421 return r;
422 }
423
424 r = evergreen_surface_check(p, &surf, "cb");
425 if (r) {
426 dev_warn(p->dev, "%s:%d cb[%d] invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
427 __func__, __LINE__, id, track->cb_color_pitch[id],
428 track->cb_color_slice[id], track->cb_color_attrib[id],
429 track->cb_color_info[id]);
430 return r;
431 }
432
433 offset = track->cb_color_bo_offset[id] << 8;
434 if (offset & (surf.base_align - 1)) {
435 dev_warn(p->dev, "%s:%d cb[%d] bo base %ld not aligned with %ld\n",
436 __func__, __LINE__, id, offset, surf.base_align);
437 return -EINVAL;
438 }
439
440 offset += surf.layer_size * mslice;
441 if (offset > radeon_bo_size(track->cb_color_bo[id])) {
Jerome Glissed2609872012-06-09 10:57:41 -0400442 /* old ddx are broken they allocate bo with w*h*bpp but
443 * program slice with ALIGN(h, 8), catch this and patch
444 * command stream.
445 */
446 if (!surf.mode) {
447 volatile u32 *ib = p->ib.ptr;
448 unsigned long tmp, nby, bsize, size, min = 0;
449
450 /* find the height the ddx wants */
451 if (surf.nby > 8) {
452 min = surf.nby - 8;
453 }
454 bsize = radeon_bo_size(track->cb_color_bo[id]);
455 tmp = track->cb_color_bo_offset[id] << 8;
456 for (nby = surf.nby; nby > min; nby--) {
457 size = nby * surf.nbx * surf.bpe * surf.nsamples;
458 if ((tmp + size * mslice) <= bsize) {
459 break;
460 }
461 }
462 if (nby > min) {
463 surf.nby = nby;
464 slice = ((nby * surf.nbx) / 64) - 1;
465 if (!evergreen_surface_check(p, &surf, "cb")) {
466 /* check if this one works */
467 tmp += surf.layer_size * mslice;
468 if (tmp <= bsize) {
469 ib[track->cb_color_slice_idx[id]] = slice;
470 goto old_ddx_ok;
471 }
472 }
473 }
474 }
Jerome Glisse285484e2011-12-16 17:03:42 -0500475 dev_warn(p->dev, "%s:%d cb[%d] bo too small (layer size %d, "
476 "offset %d, max layer %d, bo size %ld, slice %d)\n",
477 __func__, __LINE__, id, surf.layer_size,
478 track->cb_color_bo_offset[id] << 8, mslice,
479 radeon_bo_size(track->cb_color_bo[id]), slice);
480 dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
481 __func__, __LINE__, surf.nbx, surf.nby,
482 surf.mode, surf.bpe, surf.nsamples,
483 surf.bankw, surf.bankh,
484 surf.tsplit, surf.mtilea);
485 return -EINVAL;
486 }
Jerome Glissed2609872012-06-09 10:57:41 -0400487old_ddx_ok:
Jerome Glisse285484e2011-12-16 17:03:42 -0500488
489 return 0;
490}
491
Jerome Glisse88f50c82012-03-21 19:18:21 -0400492static int evergreen_cs_track_validate_htile(struct radeon_cs_parser *p,
493 unsigned nbx, unsigned nby)
494{
495 struct evergreen_cs_track *track = p->track;
496 unsigned long size;
497
498 if (track->htile_bo == NULL) {
499 dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
500 __func__, __LINE__, track->db_z_info);
501 return -EINVAL;
502 }
503
504 if (G_028ABC_LINEAR(track->htile_surface)) {
505 /* pitch must be 16 htiles aligned == 16 * 8 pixel aligned */
506 nbx = round_up(nbx, 16 * 8);
507 /* height is npipes htiles aligned == npipes * 8 pixel aligned */
508 nby = round_up(nby, track->npipes * 8);
509 } else {
510 switch (track->npipes) {
511 case 8:
512 nbx = round_up(nbx, 64 * 8);
513 nby = round_up(nby, 64 * 8);
514 break;
515 case 4:
516 nbx = round_up(nbx, 64 * 8);
517 nby = round_up(nby, 32 * 8);
518 break;
519 case 2:
520 nbx = round_up(nbx, 32 * 8);
521 nby = round_up(nby, 32 * 8);
522 break;
523 case 1:
524 nbx = round_up(nbx, 32 * 8);
525 nby = round_up(nby, 16 * 8);
526 break;
527 default:
528 dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
529 __func__, __LINE__, track->npipes);
530 return -EINVAL;
531 }
532 }
533 /* compute number of htile */
534 nbx = nbx / 8;
535 nby = nby / 8;
536 size = nbx * nby * 4;
537 size += track->htile_offset;
538
539 if (size > radeon_bo_size(track->htile_bo)) {
540 dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
541 __func__, __LINE__, radeon_bo_size(track->htile_bo),
542 size, nbx, nby);
543 return -EINVAL;
544 }
545 return 0;
546}
547
Jerome Glisse285484e2011-12-16 17:03:42 -0500548static int evergreen_cs_track_validate_stencil(struct radeon_cs_parser *p)
549{
550 struct evergreen_cs_track *track = p->track;
551 struct eg_surface surf;
552 unsigned pitch, slice, mslice;
553 unsigned long offset;
554 int r;
555
556 mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
557 pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
558 slice = track->db_depth_slice;
559 surf.nbx = (pitch + 1) * 8;
560 surf.nby = ((slice + 1) * 64) / surf.nbx;
561 surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
562 surf.format = G_028044_FORMAT(track->db_s_info);
563 surf.tsplit = G_028044_TILE_SPLIT(track->db_s_info);
564 surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
565 surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
566 surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
567 surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
568 surf.nsamples = 1;
569
570 if (surf.format != 1) {
571 dev_warn(p->dev, "%s:%d stencil invalid format %d\n",
572 __func__, __LINE__, surf.format);
573 return -EINVAL;
574 }
575 /* replace by color format so we can use same code */
576 surf.format = V_028C70_COLOR_8;
577
578 r = evergreen_surface_value_conv_check(p, &surf, "stencil");
579 if (r) {
580 return r;
581 }
582
583 r = evergreen_surface_check(p, &surf, NULL);
584 if (r) {
585 /* old userspace doesn't compute proper depth/stencil alignment
586 * check that alignment against a bigger byte per elements and
587 * only report if that alignment is wrong too.
588 */
589 surf.format = V_028C70_COLOR_8_8_8_8;
590 r = evergreen_surface_check(p, &surf, "stencil");
591 if (r) {
592 dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
593 __func__, __LINE__, track->db_depth_size,
594 track->db_depth_slice, track->db_s_info, track->db_z_info);
595 }
596 return r;
597 }
598
599 offset = track->db_s_read_offset << 8;
600 if (offset & (surf.base_align - 1)) {
601 dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
602 __func__, __LINE__, offset, surf.base_align);
603 return -EINVAL;
604 }
605 offset += surf.layer_size * mslice;
606 if (offset > radeon_bo_size(track->db_s_read_bo)) {
607 dev_warn(p->dev, "%s:%d stencil read bo too small (layer size %d, "
608 "offset %ld, max layer %d, bo size %ld)\n",
609 __func__, __LINE__, surf.layer_size,
610 (unsigned long)track->db_s_read_offset << 8, mslice,
611 radeon_bo_size(track->db_s_read_bo));
612 dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
613 __func__, __LINE__, track->db_depth_size,
614 track->db_depth_slice, track->db_s_info, track->db_z_info);
615 return -EINVAL;
616 }
617
618 offset = track->db_s_write_offset << 8;
619 if (offset & (surf.base_align - 1)) {
620 dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
621 __func__, __LINE__, offset, surf.base_align);
622 return -EINVAL;
623 }
624 offset += surf.layer_size * mslice;
625 if (offset > radeon_bo_size(track->db_s_write_bo)) {
626 dev_warn(p->dev, "%s:%d stencil write bo too small (layer size %d, "
627 "offset %ld, max layer %d, bo size %ld)\n",
628 __func__, __LINE__, surf.layer_size,
629 (unsigned long)track->db_s_write_offset << 8, mslice,
630 radeon_bo_size(track->db_s_write_bo));
631 return -EINVAL;
632 }
633
Jerome Glisse88f50c82012-03-21 19:18:21 -0400634 /* hyperz */
635 if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
636 r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
637 if (r) {
638 return r;
639 }
640 }
641
Jerome Glisse285484e2011-12-16 17:03:42 -0500642 return 0;
643}
644
645static int evergreen_cs_track_validate_depth(struct radeon_cs_parser *p)
646{
647 struct evergreen_cs_track *track = p->track;
648 struct eg_surface surf;
649 unsigned pitch, slice, mslice;
650 unsigned long offset;
651 int r;
652
653 mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
654 pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
655 slice = track->db_depth_slice;
656 surf.nbx = (pitch + 1) * 8;
657 surf.nby = ((slice + 1) * 64) / surf.nbx;
658 surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
659 surf.format = G_028040_FORMAT(track->db_z_info);
660 surf.tsplit = G_028040_TILE_SPLIT(track->db_z_info);
661 surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
662 surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
663 surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
664 surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
665 surf.nsamples = 1;
666
667 switch (surf.format) {
668 case V_028040_Z_16:
669 surf.format = V_028C70_COLOR_16;
670 break;
671 case V_028040_Z_24:
672 case V_028040_Z_32_FLOAT:
673 surf.format = V_028C70_COLOR_8_8_8_8;
674 break;
675 default:
676 dev_warn(p->dev, "%s:%d depth invalid format %d\n",
677 __func__, __LINE__, surf.format);
678 return -EINVAL;
679 }
680
681 r = evergreen_surface_value_conv_check(p, &surf, "depth");
682 if (r) {
683 dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
684 __func__, __LINE__, track->db_depth_size,
685 track->db_depth_slice, track->db_z_info);
686 return r;
687 }
688
689 r = evergreen_surface_check(p, &surf, "depth");
690 if (r) {
691 dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
692 __func__, __LINE__, track->db_depth_size,
693 track->db_depth_slice, track->db_z_info);
694 return r;
695 }
696
697 offset = track->db_z_read_offset << 8;
698 if (offset & (surf.base_align - 1)) {
699 dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
700 __func__, __LINE__, offset, surf.base_align);
701 return -EINVAL;
702 }
703 offset += surf.layer_size * mslice;
704 if (offset > radeon_bo_size(track->db_z_read_bo)) {
705 dev_warn(p->dev, "%s:%d depth read bo too small (layer size %d, "
706 "offset %ld, max layer %d, bo size %ld)\n",
707 __func__, __LINE__, surf.layer_size,
708 (unsigned long)track->db_z_read_offset << 8, mslice,
709 radeon_bo_size(track->db_z_read_bo));
710 return -EINVAL;
711 }
712
713 offset = track->db_z_write_offset << 8;
714 if (offset & (surf.base_align - 1)) {
715 dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
716 __func__, __LINE__, offset, surf.base_align);
717 return -EINVAL;
718 }
719 offset += surf.layer_size * mslice;
720 if (offset > radeon_bo_size(track->db_z_write_bo)) {
721 dev_warn(p->dev, "%s:%d depth write bo too small (layer size %d, "
722 "offset %ld, max layer %d, bo size %ld)\n",
723 __func__, __LINE__, surf.layer_size,
724 (unsigned long)track->db_z_write_offset << 8, mslice,
725 radeon_bo_size(track->db_z_write_bo));
726 return -EINVAL;
727 }
728
Jerome Glisse88f50c82012-03-21 19:18:21 -0400729 /* hyperz */
730 if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
731 r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
732 if (r) {
733 return r;
734 }
735 }
736
Jerome Glisse285484e2011-12-16 17:03:42 -0500737 return 0;
738}
739
740static int evergreen_cs_track_validate_texture(struct radeon_cs_parser *p,
741 struct radeon_bo *texture,
742 struct radeon_bo *mipmap,
743 unsigned idx)
744{
745 struct eg_surface surf;
746 unsigned long toffset, moffset;
747 unsigned dim, llevel, mslice, width, height, depth, i;
Dan Carpenter42b923b2012-02-14 10:38:11 +0300748 u32 texdw[8];
Jerome Glisse285484e2011-12-16 17:03:42 -0500749 int r;
750
751 texdw[0] = radeon_get_ib_value(p, idx + 0);
752 texdw[1] = radeon_get_ib_value(p, idx + 1);
753 texdw[2] = radeon_get_ib_value(p, idx + 2);
754 texdw[3] = radeon_get_ib_value(p, idx + 3);
755 texdw[4] = radeon_get_ib_value(p, idx + 4);
756 texdw[5] = radeon_get_ib_value(p, idx + 5);
757 texdw[6] = radeon_get_ib_value(p, idx + 6);
758 texdw[7] = radeon_get_ib_value(p, idx + 7);
759 dim = G_030000_DIM(texdw[0]);
760 llevel = G_030014_LAST_LEVEL(texdw[5]);
761 mslice = G_030014_LAST_ARRAY(texdw[5]) + 1;
762 width = G_030000_TEX_WIDTH(texdw[0]) + 1;
763 height = G_030004_TEX_HEIGHT(texdw[1]) + 1;
764 depth = G_030004_TEX_DEPTH(texdw[1]) + 1;
765 surf.format = G_03001C_DATA_FORMAT(texdw[7]);
766 surf.nbx = (G_030000_PITCH(texdw[0]) + 1) * 8;
767 surf.nbx = r600_fmt_get_nblocksx(surf.format, surf.nbx);
768 surf.nby = r600_fmt_get_nblocksy(surf.format, height);
769 surf.mode = G_030004_ARRAY_MODE(texdw[1]);
770 surf.tsplit = G_030018_TILE_SPLIT(texdw[6]);
771 surf.nbanks = G_03001C_NUM_BANKS(texdw[7]);
772 surf.bankw = G_03001C_BANK_WIDTH(texdw[7]);
773 surf.bankh = G_03001C_BANK_HEIGHT(texdw[7]);
774 surf.mtilea = G_03001C_MACRO_TILE_ASPECT(texdw[7]);
775 surf.nsamples = 1;
776 toffset = texdw[2] << 8;
777 moffset = texdw[3] << 8;
778
779 if (!r600_fmt_is_valid_texture(surf.format, p->family)) {
780 dev_warn(p->dev, "%s:%d texture invalid format %d\n",
781 __func__, __LINE__, surf.format);
782 return -EINVAL;
783 }
784 switch (dim) {
785 case V_030000_SQ_TEX_DIM_1D:
786 case V_030000_SQ_TEX_DIM_2D:
787 case V_030000_SQ_TEX_DIM_CUBEMAP:
788 case V_030000_SQ_TEX_DIM_1D_ARRAY:
789 case V_030000_SQ_TEX_DIM_2D_ARRAY:
790 depth = 1;
Marek Olšákb51ad122012-08-09 16:34:16 +0200791 break;
792 case V_030000_SQ_TEX_DIM_2D_MSAA:
793 case V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA:
794 surf.nsamples = 1 << llevel;
795 llevel = 0;
796 depth = 1;
797 break;
Jerome Glisse285484e2011-12-16 17:03:42 -0500798 case V_030000_SQ_TEX_DIM_3D:
799 break;
800 default:
801 dev_warn(p->dev, "%s:%d texture invalid dimension %d\n",
802 __func__, __LINE__, dim);
803 return -EINVAL;
804 }
805
806 r = evergreen_surface_value_conv_check(p, &surf, "texture");
807 if (r) {
808 return r;
809 }
810
811 /* align height */
812 evergreen_surface_check(p, &surf, NULL);
813 surf.nby = ALIGN(surf.nby, surf.halign);
814
815 r = evergreen_surface_check(p, &surf, "texture");
816 if (r) {
817 dev_warn(p->dev, "%s:%d texture invalid 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
818 __func__, __LINE__, texdw[0], texdw[1], texdw[4],
819 texdw[5], texdw[6], texdw[7]);
820 return r;
821 }
822
823 /* check texture size */
824 if (toffset & (surf.base_align - 1)) {
825 dev_warn(p->dev, "%s:%d texture bo base %ld not aligned with %ld\n",
826 __func__, __LINE__, toffset, surf.base_align);
827 return -EINVAL;
828 }
829 if (moffset & (surf.base_align - 1)) {
830 dev_warn(p->dev, "%s:%d mipmap bo base %ld not aligned with %ld\n",
831 __func__, __LINE__, moffset, surf.base_align);
832 return -EINVAL;
833 }
834 if (dim == SQ_TEX_DIM_3D) {
835 toffset += surf.layer_size * depth;
836 } else {
837 toffset += surf.layer_size * mslice;
838 }
839 if (toffset > radeon_bo_size(texture)) {
840 dev_warn(p->dev, "%s:%d texture bo too small (layer size %d, "
841 "offset %ld, max layer %d, depth %d, bo size %ld) (%d %d)\n",
842 __func__, __LINE__, surf.layer_size,
843 (unsigned long)texdw[2] << 8, mslice,
844 depth, radeon_bo_size(texture),
845 surf.nbx, surf.nby);
846 return -EINVAL;
847 }
848
Marek Olšák61051af2012-09-25 03:34:01 +0200849 if (!mipmap) {
850 if (llevel) {
851 dev_warn(p->dev, "%s:%i got NULL MIP_ADDRESS relocation\n",
852 __func__, __LINE__);
853 return -EINVAL;
854 } else {
855 return 0; /* everything's ok */
856 }
857 }
858
Jerome Glisse285484e2011-12-16 17:03:42 -0500859 /* check mipmap size */
860 for (i = 1; i <= llevel; i++) {
861 unsigned w, h, d;
862
863 w = r600_mip_minify(width, i);
864 h = r600_mip_minify(height, i);
865 d = r600_mip_minify(depth, i);
866 surf.nbx = r600_fmt_get_nblocksx(surf.format, w);
867 surf.nby = r600_fmt_get_nblocksy(surf.format, h);
868
869 switch (surf.mode) {
870 case ARRAY_2D_TILED_THIN1:
871 if (surf.nbx < surf.palign || surf.nby < surf.halign) {
872 surf.mode = ARRAY_1D_TILED_THIN1;
873 }
874 /* recompute alignment */
875 evergreen_surface_check(p, &surf, NULL);
876 break;
877 case ARRAY_LINEAR_GENERAL:
878 case ARRAY_LINEAR_ALIGNED:
879 case ARRAY_1D_TILED_THIN1:
880 break;
881 default:
882 dev_warn(p->dev, "%s:%d invalid array mode %d\n",
883 __func__, __LINE__, surf.mode);
884 return -EINVAL;
885 }
886 surf.nbx = ALIGN(surf.nbx, surf.palign);
887 surf.nby = ALIGN(surf.nby, surf.halign);
888
889 r = evergreen_surface_check(p, &surf, "mipmap");
890 if (r) {
891 return r;
892 }
893
894 if (dim == SQ_TEX_DIM_3D) {
895 moffset += surf.layer_size * d;
896 } else {
897 moffset += surf.layer_size * mslice;
898 }
899 if (moffset > radeon_bo_size(mipmap)) {
900 dev_warn(p->dev, "%s:%d mipmap [%d] bo too small (layer size %d, "
901 "offset %ld, coffset %ld, max layer %d, depth %d, "
902 "bo size %ld) level0 (%d %d %d)\n",
903 __func__, __LINE__, i, surf.layer_size,
904 (unsigned long)texdw[3] << 8, moffset, mslice,
905 d, radeon_bo_size(mipmap),
906 width, height, depth);
907 dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
908 __func__, __LINE__, surf.nbx, surf.nby,
909 surf.mode, surf.bpe, surf.nsamples,
910 surf.bankw, surf.bankh,
911 surf.tsplit, surf.mtilea);
912 return -EINVAL;
913 }
914 }
915
916 return 0;
917}
918
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400919static int evergreen_cs_track_check(struct radeon_cs_parser *p)
920{
921 struct evergreen_cs_track *track = p->track;
Marek Olšák7e9fa5f2012-03-19 03:09:34 +0100922 unsigned tmp, i;
Jerome Glisse285484e2011-12-16 17:03:42 -0500923 int r;
Marek Olšák7e9fa5f2012-03-19 03:09:34 +0100924 unsigned buffer_mask = 0;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400925
Marek Olšákdd220a02012-01-27 12:17:59 -0500926 /* check streamout */
Marek Olšák30838572012-03-19 03:09:35 +0100927 if (track->streamout_dirty && track->vgt_strmout_config) {
Marek Olšák7e9fa5f2012-03-19 03:09:34 +0100928 for (i = 0; i < 4; i++) {
929 if (track->vgt_strmout_config & (1 << i)) {
930 buffer_mask |= (track->vgt_strmout_buffer_config >> (i * 4)) & 0xf;
931 }
932 }
933
934 for (i = 0; i < 4; i++) {
935 if (buffer_mask & (1 << i)) {
936 if (track->vgt_strmout_bo[i]) {
937 u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
938 (u64)track->vgt_strmout_size[i];
939 if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
940 DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
941 i, offset,
942 radeon_bo_size(track->vgt_strmout_bo[i]));
Marek Olšákdd220a02012-01-27 12:17:59 -0500943 return -EINVAL;
944 }
Marek Olšák7e9fa5f2012-03-19 03:09:34 +0100945 } else {
946 dev_warn(p->dev, "No buffer for streamout %d\n", i);
947 return -EINVAL;
Marek Olšákdd220a02012-01-27 12:17:59 -0500948 }
949 }
950 }
Marek Olšák30838572012-03-19 03:09:35 +0100951 track->streamout_dirty = false;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400952 }
953
Marek Olšák779923b2012-03-08 00:56:00 +0100954 if (track->sx_misc_kill_all_prims)
955 return 0;
956
Jerome Glisse285484e2011-12-16 17:03:42 -0500957 /* check that we have a cb for each enabled target
958 */
Marek Olšák30838572012-03-19 03:09:35 +0100959 if (track->cb_dirty) {
960 tmp = track->cb_target_mask;
961 for (i = 0; i < 8; i++) {
962 if ((tmp >> (i * 4)) & 0xF) {
963 /* at least one component is enabled */
964 if (track->cb_color_bo[i] == NULL) {
965 dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
966 __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
967 return -EINVAL;
968 }
969 /* check cb */
970 r = evergreen_cs_track_validate_cb(p, i);
971 if (r) {
972 return r;
973 }
Jerome Glisse285484e2011-12-16 17:03:42 -0500974 }
975 }
Marek Olšák30838572012-03-19 03:09:35 +0100976 track->cb_dirty = false;
Jerome Glisse285484e2011-12-16 17:03:42 -0500977 }
978
Marek Olšák30838572012-03-19 03:09:35 +0100979 if (track->db_dirty) {
980 /* Check stencil buffer */
Marek Olšák0f457e42012-07-29 16:24:57 +0200981 if (G_028044_FORMAT(track->db_s_info) != V_028044_STENCIL_INVALID &&
982 G_028800_STENCIL_ENABLE(track->db_depth_control)) {
Marek Olšák30838572012-03-19 03:09:35 +0100983 r = evergreen_cs_track_validate_stencil(p);
984 if (r)
985 return r;
986 }
987 /* Check depth buffer */
Marek Olšák0f457e42012-07-29 16:24:57 +0200988 if (G_028040_FORMAT(track->db_z_info) != V_028040_Z_INVALID &&
989 G_028800_Z_ENABLE(track->db_depth_control)) {
Marek Olšák30838572012-03-19 03:09:35 +0100990 r = evergreen_cs_track_validate_depth(p);
991 if (r)
992 return r;
993 }
994 track->db_dirty = false;
Jerome Glisse285484e2011-12-16 17:03:42 -0500995 }
996
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400997 return 0;
998}
999
1000/**
1001 * evergreen_cs_packet_parse() - parse cp packet and point ib index to next packet
1002 * @parser: parser structure holding parsing context.
1003 * @pkt: where to store packet informations
1004 *
1005 * Assume that chunk_ib_index is properly set. Will return -EINVAL
1006 * if packet is bigger than remaining ib size. or if packets is unknown.
1007 **/
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001008static int evergreen_cs_packet_parse(struct radeon_cs_parser *p,
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001009 struct radeon_cs_packet *pkt,
1010 unsigned idx)
1011{
1012 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1013 uint32_t header;
1014
1015 if (idx >= ib_chunk->length_dw) {
1016 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1017 idx, ib_chunk->length_dw);
1018 return -EINVAL;
1019 }
1020 header = radeon_get_ib_value(p, idx);
1021 pkt->idx = idx;
1022 pkt->type = CP_PACKET_GET_TYPE(header);
1023 pkt->count = CP_PACKET_GET_COUNT(header);
1024 pkt->one_reg_wr = 0;
1025 switch (pkt->type) {
1026 case PACKET_TYPE0:
1027 pkt->reg = CP_PACKET0_GET_REG(header);
1028 break;
1029 case PACKET_TYPE3:
1030 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1031 break;
1032 case PACKET_TYPE2:
1033 pkt->count = -1;
1034 break;
1035 default:
1036 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1037 return -EINVAL;
1038 }
1039 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1040 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1041 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1042 return -EINVAL;
1043 }
1044 return 0;
1045}
1046
1047/**
1048 * evergreen_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1049 * @parser: parser structure holding parsing context.
1050 * @data: pointer to relocation data
1051 * @offset_start: starting offset
1052 * @offset_mask: offset mask (to align start offset on)
1053 * @reloc: reloc informations
1054 *
1055 * Check next packet is relocation packet3, do bo validation and compute
1056 * GPU offset using the provided start.
1057 **/
1058static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
1059 struct radeon_cs_reloc **cs_reloc)
1060{
1061 struct radeon_cs_chunk *relocs_chunk;
1062 struct radeon_cs_packet p3reloc;
1063 unsigned idx;
1064 int r;
1065
1066 if (p->chunk_relocs_idx == -1) {
1067 DRM_ERROR("No relocation chunk !\n");
1068 return -EINVAL;
1069 }
1070 *cs_reloc = NULL;
1071 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1072 r = evergreen_cs_packet_parse(p, &p3reloc, p->idx);
1073 if (r) {
1074 return r;
1075 }
1076 p->idx += p3reloc.count + 2;
1077 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1078 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1079 p3reloc.idx);
1080 return -EINVAL;
1081 }
1082 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1083 if (idx >= relocs_chunk->length_dw) {
1084 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1085 idx, relocs_chunk->length_dw);
1086 return -EINVAL;
1087 }
1088 /* FIXME: we assume reloc size is 4 dwords */
1089 *cs_reloc = p->relocs_ptr[(idx / 4)];
1090 return 0;
1091}
1092
1093/**
Marek Olšák61051af2012-09-25 03:34:01 +02001094 * evergreen_cs_packet_next_is_pkt3_nop() - test if the next packet is NOP
1095 * @p: structure holding the parser context.
1096 *
1097 * Check if the next packet is a relocation packet3.
1098 **/
1099static bool evergreen_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
1100{
1101 struct radeon_cs_packet p3reloc;
1102 int r;
1103
1104 r = evergreen_cs_packet_parse(p, &p3reloc, p->idx);
1105 if (r) {
1106 return false;
1107 }
1108 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1109 return false;
1110 }
1111 return true;
1112}
1113
1114/**
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001115 * evergreen_cs_packet_next_vline() - parse userspace VLINE packet
1116 * @parser: parser structure holding parsing context.
1117 *
1118 * Userspace sends a special sequence for VLINE waits.
1119 * PACKET0 - VLINE_START_END + value
1120 * PACKET3 - WAIT_REG_MEM poll vline status reg
1121 * RELOC (P3) - crtc_id in reloc.
1122 *
1123 * This function parses this and relocates the VLINE START END
1124 * and WAIT_REG_MEM packets to the correct crtc.
1125 * It also detects a switched off crtc and nulls out the
1126 * wait in that case.
1127 */
1128static int evergreen_cs_packet_parse_vline(struct radeon_cs_parser *p)
1129{
1130 struct drm_mode_object *obj;
1131 struct drm_crtc *crtc;
1132 struct radeon_crtc *radeon_crtc;
1133 struct radeon_cs_packet p3reloc, wait_reg_mem;
1134 int crtc_id;
1135 int r;
1136 uint32_t header, h_idx, reg, wait_reg_mem_info;
1137 volatile uint32_t *ib;
1138
Jerome Glissef2e39222012-05-09 15:35:02 +02001139 ib = p->ib.ptr;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001140
1141 /* parse the WAIT_REG_MEM */
1142 r = evergreen_cs_packet_parse(p, &wait_reg_mem, p->idx);
1143 if (r)
1144 return r;
1145
1146 /* check its a WAIT_REG_MEM */
1147 if (wait_reg_mem.type != PACKET_TYPE3 ||
1148 wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
1149 DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001150 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001151 }
1152
1153 wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
1154 /* bit 4 is reg (0) or mem (1) */
1155 if (wait_reg_mem_info & 0x10) {
1156 DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001157 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001158 }
1159 /* waiting for value to be equal */
1160 if ((wait_reg_mem_info & 0x7) != 0x3) {
1161 DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001162 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001163 }
1164 if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != EVERGREEN_VLINE_STATUS) {
1165 DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001166 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001167 }
1168
1169 if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != EVERGREEN_VLINE_STAT) {
1170 DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001171 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001172 }
1173
1174 /* jump over the NOP */
1175 r = evergreen_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
1176 if (r)
1177 return r;
1178
1179 h_idx = p->idx - 2;
1180 p->idx += wait_reg_mem.count + 2;
1181 p->idx += p3reloc.count + 2;
1182
1183 header = radeon_get_ib_value(p, h_idx);
1184 crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
1185 reg = CP_PACKET0_GET_REG(header);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001186 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1187 if (!obj) {
1188 DRM_ERROR("cannot find crtc %d\n", crtc_id);
Paul Bollea3a88a62011-03-16 22:10:06 +01001189 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001190 }
1191 crtc = obj_to_crtc(obj);
1192 radeon_crtc = to_radeon_crtc(crtc);
1193 crtc_id = radeon_crtc->crtc_id;
1194
1195 if (!crtc->enabled) {
1196 /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
1197 ib[h_idx + 2] = PACKET2(0);
1198 ib[h_idx + 3] = PACKET2(0);
1199 ib[h_idx + 4] = PACKET2(0);
1200 ib[h_idx + 5] = PACKET2(0);
1201 ib[h_idx + 6] = PACKET2(0);
1202 ib[h_idx + 7] = PACKET2(0);
1203 ib[h_idx + 8] = PACKET2(0);
1204 } else {
1205 switch (reg) {
1206 case EVERGREEN_VLINE_START_END:
1207 header &= ~R600_CP_PACKET0_REG_MASK;
1208 header |= (EVERGREEN_VLINE_START_END + radeon_crtc->crtc_offset) >> 2;
1209 ib[h_idx] = header;
1210 ib[h_idx + 4] = (EVERGREEN_VLINE_STATUS + radeon_crtc->crtc_offset) >> 2;
1211 break;
1212 default:
1213 DRM_ERROR("unknown crtc reloc\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001214 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001215 }
1216 }
Paul Bollea3a88a62011-03-16 22:10:06 +01001217 return 0;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001218}
1219
1220static int evergreen_packet0_check(struct radeon_cs_parser *p,
1221 struct radeon_cs_packet *pkt,
1222 unsigned idx, unsigned reg)
1223{
1224 int r;
1225
1226 switch (reg) {
1227 case EVERGREEN_VLINE_START_END:
1228 r = evergreen_cs_packet_parse_vline(p);
1229 if (r) {
1230 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1231 idx, reg);
1232 return r;
1233 }
1234 break;
1235 default:
1236 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1237 reg, idx);
1238 return -EINVAL;
1239 }
1240 return 0;
1241}
1242
1243static int evergreen_cs_parse_packet0(struct radeon_cs_parser *p,
1244 struct radeon_cs_packet *pkt)
1245{
1246 unsigned reg, i;
1247 unsigned idx;
1248 int r;
1249
1250 idx = pkt->idx + 1;
1251 reg = pkt->reg;
1252 for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
1253 r = evergreen_packet0_check(p, pkt, idx, reg);
1254 if (r) {
1255 return r;
1256 }
1257 }
1258 return 0;
1259}
1260
1261/**
1262 * evergreen_cs_check_reg() - check if register is authorized or not
1263 * @parser: parser structure holding parsing context
1264 * @reg: register we are testing
1265 * @idx: index into the cs buffer
1266 *
1267 * This function will test against evergreen_reg_safe_bm and return 0
1268 * if register is safe. If register is not flag as safe this function
1269 * will test it against a list of register needind special handling.
1270 */
Andi Kleen488479e2011-10-13 16:08:41 -07001271static int evergreen_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001272{
1273 struct evergreen_cs_track *track = (struct evergreen_cs_track *)p->track;
1274 struct radeon_cs_reloc *reloc;
Alex Deucherc175ca92011-03-02 20:07:37 -05001275 u32 last_reg;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001276 u32 m, i, tmp, *ib;
1277 int r;
1278
Alex Deucherc175ca92011-03-02 20:07:37 -05001279 if (p->rdev->family >= CHIP_CAYMAN)
1280 last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
1281 else
1282 last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
1283
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001284 i = (reg >> 7);
Dan Carpenter88498832011-07-27 09:53:40 +00001285 if (i >= last_reg) {
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001286 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1287 return -EINVAL;
1288 }
1289 m = 1 << ((reg >> 2) & 31);
Alex Deucherc175ca92011-03-02 20:07:37 -05001290 if (p->rdev->family >= CHIP_CAYMAN) {
1291 if (!(cayman_reg_safe_bm[i] & m))
1292 return 0;
1293 } else {
1294 if (!(evergreen_reg_safe_bm[i] & m))
1295 return 0;
1296 }
Jerome Glissef2e39222012-05-09 15:35:02 +02001297 ib = p->ib.ptr;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001298 switch (reg) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001299 /* force following reg to 0 in an attempt to disable out buffer
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001300 * which will need us to better understand how it works to perform
1301 * security check on it (Jerome)
1302 */
1303 case SQ_ESGS_RING_SIZE:
1304 case SQ_GSVS_RING_SIZE:
1305 case SQ_ESTMP_RING_SIZE:
1306 case SQ_GSTMP_RING_SIZE:
1307 case SQ_HSTMP_RING_SIZE:
1308 case SQ_LSTMP_RING_SIZE:
1309 case SQ_PSTMP_RING_SIZE:
1310 case SQ_VSTMP_RING_SIZE:
1311 case SQ_ESGS_RING_ITEMSIZE:
1312 case SQ_ESTMP_RING_ITEMSIZE:
1313 case SQ_GSTMP_RING_ITEMSIZE:
1314 case SQ_GSVS_RING_ITEMSIZE:
1315 case SQ_GS_VERT_ITEMSIZE:
1316 case SQ_GS_VERT_ITEMSIZE_1:
1317 case SQ_GS_VERT_ITEMSIZE_2:
1318 case SQ_GS_VERT_ITEMSIZE_3:
1319 case SQ_GSVS_RING_OFFSET_1:
1320 case SQ_GSVS_RING_OFFSET_2:
1321 case SQ_GSVS_RING_OFFSET_3:
1322 case SQ_HSTMP_RING_ITEMSIZE:
1323 case SQ_LSTMP_RING_ITEMSIZE:
1324 case SQ_PSTMP_RING_ITEMSIZE:
1325 case SQ_VSTMP_RING_ITEMSIZE:
1326 case VGT_TF_RING_SIZE:
1327 /* get value to populate the IB don't remove */
Alex Deucher8aa75002011-03-02 20:07:40 -05001328 /*tmp =radeon_get_ib_value(p, idx);
1329 ib[idx] = 0;*/
1330 break;
1331 case SQ_ESGS_RING_BASE:
1332 case SQ_GSVS_RING_BASE:
1333 case SQ_ESTMP_RING_BASE:
1334 case SQ_GSTMP_RING_BASE:
1335 case SQ_HSTMP_RING_BASE:
1336 case SQ_LSTMP_RING_BASE:
1337 case SQ_PSTMP_RING_BASE:
1338 case SQ_VSTMP_RING_BASE:
1339 r = evergreen_cs_packet_next_reloc(p, &reloc);
1340 if (r) {
1341 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1342 "0x%04X\n", reg);
1343 return -EINVAL;
1344 }
1345 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001346 break;
1347 case DB_DEPTH_CONTROL:
1348 track->db_depth_control = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001349 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001350 break;
Alex Deucherc175ca92011-03-02 20:07:37 -05001351 case CAYMAN_DB_EQAA:
1352 if (p->rdev->family < CHIP_CAYMAN) {
1353 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1354 "0x%04X\n", reg);
1355 return -EINVAL;
1356 }
1357 break;
1358 case CAYMAN_DB_DEPTH_INFO:
1359 if (p->rdev->family < CHIP_CAYMAN) {
1360 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1361 "0x%04X\n", reg);
1362 return -EINVAL;
1363 }
1364 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001365 case DB_Z_INFO:
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001366 track->db_z_info = radeon_get_ib_value(p, idx);
Jerome Glisse721604a2012-01-05 22:11:05 -05001367 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Marek Olšáke70f2242011-10-25 01:38:45 +02001368 r = evergreen_cs_packet_next_reloc(p, &reloc);
1369 if (r) {
1370 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1371 "0x%04X\n", reg);
1372 return -EINVAL;
1373 }
1374 ib[idx] &= ~Z_ARRAY_MODE(0xf);
1375 track->db_z_info &= ~Z_ARRAY_MODE(0xf);
Alex Deucherf3a71df2011-11-28 14:49:28 -05001376 ib[idx] |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
1377 track->db_z_info |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
Marek Olšáke70f2242011-10-25 01:38:45 +02001378 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
Jerome Glisse285484e2011-12-16 17:03:42 -05001379 unsigned bankw, bankh, mtaspect, tile_split;
1380
1381 evergreen_tiling_fields(reloc->lobj.tiling_flags,
1382 &bankw, &bankh, &mtaspect,
1383 &tile_split);
Alex Deucherf3a71df2011-11-28 14:49:28 -05001384 ib[idx] |= DB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
Jerome Glisse285484e2011-12-16 17:03:42 -05001385 ib[idx] |= DB_TILE_SPLIT(tile_split) |
1386 DB_BANK_WIDTH(bankw) |
1387 DB_BANK_HEIGHT(bankh) |
1388 DB_MACRO_TILE_ASPECT(mtaspect);
Marek Olšáke70f2242011-10-25 01:38:45 +02001389 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001390 }
Marek Olšák30838572012-03-19 03:09:35 +01001391 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001392 break;
1393 case DB_STENCIL_INFO:
1394 track->db_s_info = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001395 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001396 break;
1397 case DB_DEPTH_VIEW:
1398 track->db_depth_view = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001399 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001400 break;
1401 case DB_DEPTH_SIZE:
1402 track->db_depth_size = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001403 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001404 break;
Jerome Glisse285484e2011-12-16 17:03:42 -05001405 case R_02805C_DB_DEPTH_SLICE:
1406 track->db_depth_slice = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001407 track->db_dirty = true;
Jerome Glisse285484e2011-12-16 17:03:42 -05001408 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001409 case DB_Z_READ_BASE:
1410 r = evergreen_cs_packet_next_reloc(p, &reloc);
1411 if (r) {
1412 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1413 "0x%04X\n", reg);
1414 return -EINVAL;
1415 }
1416 track->db_z_read_offset = radeon_get_ib_value(p, idx);
1417 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1418 track->db_z_read_bo = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001419 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001420 break;
1421 case DB_Z_WRITE_BASE:
1422 r = evergreen_cs_packet_next_reloc(p, &reloc);
1423 if (r) {
1424 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1425 "0x%04X\n", reg);
1426 return -EINVAL;
1427 }
1428 track->db_z_write_offset = radeon_get_ib_value(p, idx);
1429 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1430 track->db_z_write_bo = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001431 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001432 break;
1433 case DB_STENCIL_READ_BASE:
1434 r = evergreen_cs_packet_next_reloc(p, &reloc);
1435 if (r) {
1436 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1437 "0x%04X\n", reg);
1438 return -EINVAL;
1439 }
1440 track->db_s_read_offset = radeon_get_ib_value(p, idx);
1441 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1442 track->db_s_read_bo = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001443 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001444 break;
1445 case DB_STENCIL_WRITE_BASE:
1446 r = evergreen_cs_packet_next_reloc(p, &reloc);
1447 if (r) {
1448 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1449 "0x%04X\n", reg);
1450 return -EINVAL;
1451 }
1452 track->db_s_write_offset = radeon_get_ib_value(p, idx);
1453 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1454 track->db_s_write_bo = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001455 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001456 break;
1457 case VGT_STRMOUT_CONFIG:
1458 track->vgt_strmout_config = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001459 track->streamout_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001460 break;
1461 case VGT_STRMOUT_BUFFER_CONFIG:
1462 track->vgt_strmout_buffer_config = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001463 track->streamout_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001464 break;
Marek Olšákdd220a02012-01-27 12:17:59 -05001465 case VGT_STRMOUT_BUFFER_BASE_0:
1466 case VGT_STRMOUT_BUFFER_BASE_1:
1467 case VGT_STRMOUT_BUFFER_BASE_2:
1468 case VGT_STRMOUT_BUFFER_BASE_3:
1469 r = evergreen_cs_packet_next_reloc(p, &reloc);
1470 if (r) {
1471 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1472 "0x%04X\n", reg);
1473 return -EINVAL;
1474 }
1475 tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
1476 track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
1477 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1478 track->vgt_strmout_bo[tmp] = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001479 track->streamout_dirty = true;
Marek Olšákdd220a02012-01-27 12:17:59 -05001480 break;
1481 case VGT_STRMOUT_BUFFER_SIZE_0:
1482 case VGT_STRMOUT_BUFFER_SIZE_1:
1483 case VGT_STRMOUT_BUFFER_SIZE_2:
1484 case VGT_STRMOUT_BUFFER_SIZE_3:
1485 tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
1486 /* size in register is DWs, convert to bytes */
1487 track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
Marek Olšák30838572012-03-19 03:09:35 +01001488 track->streamout_dirty = true;
Marek Olšákdd220a02012-01-27 12:17:59 -05001489 break;
1490 case CP_COHER_BASE:
1491 r = evergreen_cs_packet_next_reloc(p, &reloc);
1492 if (r) {
1493 dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
1494 "0x%04X\n", reg);
1495 return -EINVAL;
1496 }
1497 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001498 case CB_TARGET_MASK:
1499 track->cb_target_mask = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001500 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001501 break;
1502 case CB_SHADER_MASK:
1503 track->cb_shader_mask = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001504 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001505 break;
1506 case PA_SC_AA_CONFIG:
Alex Deucherc175ca92011-03-02 20:07:37 -05001507 if (p->rdev->family >= CHIP_CAYMAN) {
1508 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1509 "0x%04X\n", reg);
1510 return -EINVAL;
1511 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001512 tmp = radeon_get_ib_value(p, idx) & MSAA_NUM_SAMPLES_MASK;
1513 track->nsamples = 1 << tmp;
1514 break;
Alex Deucherc175ca92011-03-02 20:07:37 -05001515 case CAYMAN_PA_SC_AA_CONFIG:
1516 if (p->rdev->family < CHIP_CAYMAN) {
1517 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1518 "0x%04X\n", reg);
1519 return -EINVAL;
1520 }
1521 tmp = radeon_get_ib_value(p, idx) & CAYMAN_MSAA_NUM_SAMPLES_MASK;
1522 track->nsamples = 1 << tmp;
1523 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001524 case CB_COLOR0_VIEW:
1525 case CB_COLOR1_VIEW:
1526 case CB_COLOR2_VIEW:
1527 case CB_COLOR3_VIEW:
1528 case CB_COLOR4_VIEW:
1529 case CB_COLOR5_VIEW:
1530 case CB_COLOR6_VIEW:
1531 case CB_COLOR7_VIEW:
1532 tmp = (reg - CB_COLOR0_VIEW) / 0x3c;
1533 track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001534 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001535 break;
1536 case CB_COLOR8_VIEW:
1537 case CB_COLOR9_VIEW:
1538 case CB_COLOR10_VIEW:
1539 case CB_COLOR11_VIEW:
1540 tmp = ((reg - CB_COLOR8_VIEW) / 0x1c) + 8;
1541 track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001542 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001543 break;
1544 case CB_COLOR0_INFO:
1545 case CB_COLOR1_INFO:
1546 case CB_COLOR2_INFO:
1547 case CB_COLOR3_INFO:
1548 case CB_COLOR4_INFO:
1549 case CB_COLOR5_INFO:
1550 case CB_COLOR6_INFO:
1551 case CB_COLOR7_INFO:
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001552 tmp = (reg - CB_COLOR0_INFO) / 0x3c;
1553 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
Jerome Glisse721604a2012-01-05 22:11:05 -05001554 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Marek Olšáke70f2242011-10-25 01:38:45 +02001555 r = evergreen_cs_packet_next_reloc(p, &reloc);
1556 if (r) {
1557 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1558 "0x%04X\n", reg);
1559 return -EINVAL;
1560 }
Alex Deucherf3a71df2011-11-28 14:49:28 -05001561 ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
1562 track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001563 }
Marek Olšák30838572012-03-19 03:09:35 +01001564 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001565 break;
1566 case CB_COLOR8_INFO:
1567 case CB_COLOR9_INFO:
1568 case CB_COLOR10_INFO:
1569 case CB_COLOR11_INFO:
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001570 tmp = ((reg - CB_COLOR8_INFO) / 0x1c) + 8;
1571 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
Jerome Glisse721604a2012-01-05 22:11:05 -05001572 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Marek Olšáke70f2242011-10-25 01:38:45 +02001573 r = evergreen_cs_packet_next_reloc(p, &reloc);
1574 if (r) {
1575 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1576 "0x%04X\n", reg);
1577 return -EINVAL;
1578 }
Alex Deucherf3a71df2011-11-28 14:49:28 -05001579 ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
1580 track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001581 }
Marek Olšák30838572012-03-19 03:09:35 +01001582 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001583 break;
1584 case CB_COLOR0_PITCH:
1585 case CB_COLOR1_PITCH:
1586 case CB_COLOR2_PITCH:
1587 case CB_COLOR3_PITCH:
1588 case CB_COLOR4_PITCH:
1589 case CB_COLOR5_PITCH:
1590 case CB_COLOR6_PITCH:
1591 case CB_COLOR7_PITCH:
1592 tmp = (reg - CB_COLOR0_PITCH) / 0x3c;
1593 track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001594 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001595 break;
1596 case CB_COLOR8_PITCH:
1597 case CB_COLOR9_PITCH:
1598 case CB_COLOR10_PITCH:
1599 case CB_COLOR11_PITCH:
1600 tmp = ((reg - CB_COLOR8_PITCH) / 0x1c) + 8;
1601 track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001602 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001603 break;
1604 case CB_COLOR0_SLICE:
1605 case CB_COLOR1_SLICE:
1606 case CB_COLOR2_SLICE:
1607 case CB_COLOR3_SLICE:
1608 case CB_COLOR4_SLICE:
1609 case CB_COLOR5_SLICE:
1610 case CB_COLOR6_SLICE:
1611 case CB_COLOR7_SLICE:
1612 tmp = (reg - CB_COLOR0_SLICE) / 0x3c;
1613 track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
Jerome Glissed2609872012-06-09 10:57:41 -04001614 track->cb_color_slice_idx[tmp] = idx;
Marek Olšák30838572012-03-19 03:09:35 +01001615 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001616 break;
1617 case CB_COLOR8_SLICE:
1618 case CB_COLOR9_SLICE:
1619 case CB_COLOR10_SLICE:
1620 case CB_COLOR11_SLICE:
1621 tmp = ((reg - CB_COLOR8_SLICE) / 0x1c) + 8;
1622 track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
Jerome Glissed2609872012-06-09 10:57:41 -04001623 track->cb_color_slice_idx[tmp] = idx;
Marek Olšák30838572012-03-19 03:09:35 +01001624 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001625 break;
1626 case CB_COLOR0_ATTRIB:
1627 case CB_COLOR1_ATTRIB:
1628 case CB_COLOR2_ATTRIB:
1629 case CB_COLOR3_ATTRIB:
1630 case CB_COLOR4_ATTRIB:
1631 case CB_COLOR5_ATTRIB:
1632 case CB_COLOR6_ATTRIB:
1633 case CB_COLOR7_ATTRIB:
Jerome Glisse285484e2011-12-16 17:03:42 -05001634 r = evergreen_cs_packet_next_reloc(p, &reloc);
1635 if (r) {
1636 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1637 "0x%04X\n", reg);
1638 return -EINVAL;
1639 }
1640 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1641 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
1642 unsigned bankw, bankh, mtaspect, tile_split;
1643
1644 evergreen_tiling_fields(reloc->lobj.tiling_flags,
1645 &bankw, &bankh, &mtaspect,
1646 &tile_split);
1647 ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
1648 ib[idx] |= CB_TILE_SPLIT(tile_split) |
1649 CB_BANK_WIDTH(bankw) |
1650 CB_BANK_HEIGHT(bankh) |
1651 CB_MACRO_TILE_ASPECT(mtaspect);
1652 }
1653 }
1654 tmp = ((reg - CB_COLOR0_ATTRIB) / 0x3c);
1655 track->cb_color_attrib[tmp] = ib[idx];
Marek Olšák30838572012-03-19 03:09:35 +01001656 track->cb_dirty = true;
Jerome Glisse285484e2011-12-16 17:03:42 -05001657 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001658 case CB_COLOR8_ATTRIB:
1659 case CB_COLOR9_ATTRIB:
1660 case CB_COLOR10_ATTRIB:
1661 case CB_COLOR11_ATTRIB:
Alex Deucherf3a71df2011-11-28 14:49:28 -05001662 r = evergreen_cs_packet_next_reloc(p, &reloc);
1663 if (r) {
1664 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1665 "0x%04X\n", reg);
1666 return -EINVAL;
1667 }
Jerome Glisse285484e2011-12-16 17:03:42 -05001668 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1669 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
1670 unsigned bankw, bankh, mtaspect, tile_split;
1671
1672 evergreen_tiling_fields(reloc->lobj.tiling_flags,
1673 &bankw, &bankh, &mtaspect,
1674 &tile_split);
1675 ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
1676 ib[idx] |= CB_TILE_SPLIT(tile_split) |
1677 CB_BANK_WIDTH(bankw) |
1678 CB_BANK_HEIGHT(bankh) |
1679 CB_MACRO_TILE_ASPECT(mtaspect);
1680 }
Alex Deucherf3a71df2011-11-28 14:49:28 -05001681 }
Jerome Glisse285484e2011-12-16 17:03:42 -05001682 tmp = ((reg - CB_COLOR8_ATTRIB) / 0x1c) + 8;
1683 track->cb_color_attrib[tmp] = ib[idx];
Marek Olšák30838572012-03-19 03:09:35 +01001684 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001685 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001686 case CB_COLOR0_FMASK:
1687 case CB_COLOR1_FMASK:
1688 case CB_COLOR2_FMASK:
1689 case CB_COLOR3_FMASK:
1690 case CB_COLOR4_FMASK:
1691 case CB_COLOR5_FMASK:
1692 case CB_COLOR6_FMASK:
1693 case CB_COLOR7_FMASK:
1694 tmp = (reg - CB_COLOR0_FMASK) / 0x3c;
1695 r = evergreen_cs_packet_next_reloc(p, &reloc);
1696 if (r) {
1697 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1698 return -EINVAL;
1699 }
1700 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1701 track->cb_color_fmask_bo[tmp] = reloc->robj;
1702 break;
1703 case CB_COLOR0_CMASK:
1704 case CB_COLOR1_CMASK:
1705 case CB_COLOR2_CMASK:
1706 case CB_COLOR3_CMASK:
1707 case CB_COLOR4_CMASK:
1708 case CB_COLOR5_CMASK:
1709 case CB_COLOR6_CMASK:
1710 case CB_COLOR7_CMASK:
1711 tmp = (reg - CB_COLOR0_CMASK) / 0x3c;
1712 r = evergreen_cs_packet_next_reloc(p, &reloc);
1713 if (r) {
1714 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1715 return -EINVAL;
1716 }
1717 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1718 track->cb_color_cmask_bo[tmp] = reloc->robj;
1719 break;
1720 case CB_COLOR0_FMASK_SLICE:
1721 case CB_COLOR1_FMASK_SLICE:
1722 case CB_COLOR2_FMASK_SLICE:
1723 case CB_COLOR3_FMASK_SLICE:
1724 case CB_COLOR4_FMASK_SLICE:
1725 case CB_COLOR5_FMASK_SLICE:
1726 case CB_COLOR6_FMASK_SLICE:
1727 case CB_COLOR7_FMASK_SLICE:
1728 tmp = (reg - CB_COLOR0_FMASK_SLICE) / 0x3c;
1729 track->cb_color_fmask_slice[tmp] = radeon_get_ib_value(p, idx);
1730 break;
1731 case CB_COLOR0_CMASK_SLICE:
1732 case CB_COLOR1_CMASK_SLICE:
1733 case CB_COLOR2_CMASK_SLICE:
1734 case CB_COLOR3_CMASK_SLICE:
1735 case CB_COLOR4_CMASK_SLICE:
1736 case CB_COLOR5_CMASK_SLICE:
1737 case CB_COLOR6_CMASK_SLICE:
1738 case CB_COLOR7_CMASK_SLICE:
1739 tmp = (reg - CB_COLOR0_CMASK_SLICE) / 0x3c;
1740 track->cb_color_cmask_slice[tmp] = radeon_get_ib_value(p, idx);
1741 break;
1742 case CB_COLOR0_BASE:
1743 case CB_COLOR1_BASE:
1744 case CB_COLOR2_BASE:
1745 case CB_COLOR3_BASE:
1746 case CB_COLOR4_BASE:
1747 case CB_COLOR5_BASE:
1748 case CB_COLOR6_BASE:
1749 case CB_COLOR7_BASE:
1750 r = evergreen_cs_packet_next_reloc(p, &reloc);
1751 if (r) {
1752 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1753 "0x%04X\n", reg);
1754 return -EINVAL;
1755 }
1756 tmp = (reg - CB_COLOR0_BASE) / 0x3c;
1757 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
1758 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001759 track->cb_color_bo[tmp] = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001760 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001761 break;
1762 case CB_COLOR8_BASE:
1763 case CB_COLOR9_BASE:
1764 case CB_COLOR10_BASE:
1765 case CB_COLOR11_BASE:
1766 r = evergreen_cs_packet_next_reloc(p, &reloc);
1767 if (r) {
1768 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1769 "0x%04X\n", reg);
1770 return -EINVAL;
1771 }
1772 tmp = ((reg - CB_COLOR8_BASE) / 0x1c) + 8;
1773 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
1774 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001775 track->cb_color_bo[tmp] = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001776 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001777 break;
Jerome Glisse88f50c82012-03-21 19:18:21 -04001778 case DB_HTILE_DATA_BASE:
1779 r = evergreen_cs_packet_next_reloc(p, &reloc);
1780 if (r) {
1781 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1782 "0x%04X\n", reg);
1783 return -EINVAL;
1784 }
1785 track->htile_offset = radeon_get_ib_value(p, idx);
1786 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1787 track->htile_bo = reloc->robj;
1788 track->db_dirty = true;
1789 break;
1790 case DB_HTILE_SURFACE:
1791 /* 8x8 only */
1792 track->htile_surface = radeon_get_ib_value(p, idx);
1793 track->db_dirty = true;
1794 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001795 case CB_IMMED0_BASE:
1796 case CB_IMMED1_BASE:
1797 case CB_IMMED2_BASE:
1798 case CB_IMMED3_BASE:
1799 case CB_IMMED4_BASE:
1800 case CB_IMMED5_BASE:
1801 case CB_IMMED6_BASE:
1802 case CB_IMMED7_BASE:
1803 case CB_IMMED8_BASE:
1804 case CB_IMMED9_BASE:
1805 case CB_IMMED10_BASE:
1806 case CB_IMMED11_BASE:
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001807 case SQ_PGM_START_FS:
1808 case SQ_PGM_START_ES:
1809 case SQ_PGM_START_VS:
1810 case SQ_PGM_START_GS:
1811 case SQ_PGM_START_PS:
1812 case SQ_PGM_START_HS:
1813 case SQ_PGM_START_LS:
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001814 case SQ_CONST_MEM_BASE:
1815 case SQ_ALU_CONST_CACHE_GS_0:
1816 case SQ_ALU_CONST_CACHE_GS_1:
1817 case SQ_ALU_CONST_CACHE_GS_2:
1818 case SQ_ALU_CONST_CACHE_GS_3:
1819 case SQ_ALU_CONST_CACHE_GS_4:
1820 case SQ_ALU_CONST_CACHE_GS_5:
1821 case SQ_ALU_CONST_CACHE_GS_6:
1822 case SQ_ALU_CONST_CACHE_GS_7:
1823 case SQ_ALU_CONST_CACHE_GS_8:
1824 case SQ_ALU_CONST_CACHE_GS_9:
1825 case SQ_ALU_CONST_CACHE_GS_10:
1826 case SQ_ALU_CONST_CACHE_GS_11:
1827 case SQ_ALU_CONST_CACHE_GS_12:
1828 case SQ_ALU_CONST_CACHE_GS_13:
1829 case SQ_ALU_CONST_CACHE_GS_14:
1830 case SQ_ALU_CONST_CACHE_GS_15:
1831 case SQ_ALU_CONST_CACHE_PS_0:
1832 case SQ_ALU_CONST_CACHE_PS_1:
1833 case SQ_ALU_CONST_CACHE_PS_2:
1834 case SQ_ALU_CONST_CACHE_PS_3:
1835 case SQ_ALU_CONST_CACHE_PS_4:
1836 case SQ_ALU_CONST_CACHE_PS_5:
1837 case SQ_ALU_CONST_CACHE_PS_6:
1838 case SQ_ALU_CONST_CACHE_PS_7:
1839 case SQ_ALU_CONST_CACHE_PS_8:
1840 case SQ_ALU_CONST_CACHE_PS_9:
1841 case SQ_ALU_CONST_CACHE_PS_10:
1842 case SQ_ALU_CONST_CACHE_PS_11:
1843 case SQ_ALU_CONST_CACHE_PS_12:
1844 case SQ_ALU_CONST_CACHE_PS_13:
1845 case SQ_ALU_CONST_CACHE_PS_14:
1846 case SQ_ALU_CONST_CACHE_PS_15:
1847 case SQ_ALU_CONST_CACHE_VS_0:
1848 case SQ_ALU_CONST_CACHE_VS_1:
1849 case SQ_ALU_CONST_CACHE_VS_2:
1850 case SQ_ALU_CONST_CACHE_VS_3:
1851 case SQ_ALU_CONST_CACHE_VS_4:
1852 case SQ_ALU_CONST_CACHE_VS_5:
1853 case SQ_ALU_CONST_CACHE_VS_6:
1854 case SQ_ALU_CONST_CACHE_VS_7:
1855 case SQ_ALU_CONST_CACHE_VS_8:
1856 case SQ_ALU_CONST_CACHE_VS_9:
1857 case SQ_ALU_CONST_CACHE_VS_10:
1858 case SQ_ALU_CONST_CACHE_VS_11:
1859 case SQ_ALU_CONST_CACHE_VS_12:
1860 case SQ_ALU_CONST_CACHE_VS_13:
1861 case SQ_ALU_CONST_CACHE_VS_14:
1862 case SQ_ALU_CONST_CACHE_VS_15:
1863 case SQ_ALU_CONST_CACHE_HS_0:
1864 case SQ_ALU_CONST_CACHE_HS_1:
1865 case SQ_ALU_CONST_CACHE_HS_2:
1866 case SQ_ALU_CONST_CACHE_HS_3:
1867 case SQ_ALU_CONST_CACHE_HS_4:
1868 case SQ_ALU_CONST_CACHE_HS_5:
1869 case SQ_ALU_CONST_CACHE_HS_6:
1870 case SQ_ALU_CONST_CACHE_HS_7:
1871 case SQ_ALU_CONST_CACHE_HS_8:
1872 case SQ_ALU_CONST_CACHE_HS_9:
1873 case SQ_ALU_CONST_CACHE_HS_10:
1874 case SQ_ALU_CONST_CACHE_HS_11:
1875 case SQ_ALU_CONST_CACHE_HS_12:
1876 case SQ_ALU_CONST_CACHE_HS_13:
1877 case SQ_ALU_CONST_CACHE_HS_14:
1878 case SQ_ALU_CONST_CACHE_HS_15:
1879 case SQ_ALU_CONST_CACHE_LS_0:
1880 case SQ_ALU_CONST_CACHE_LS_1:
1881 case SQ_ALU_CONST_CACHE_LS_2:
1882 case SQ_ALU_CONST_CACHE_LS_3:
1883 case SQ_ALU_CONST_CACHE_LS_4:
1884 case SQ_ALU_CONST_CACHE_LS_5:
1885 case SQ_ALU_CONST_CACHE_LS_6:
1886 case SQ_ALU_CONST_CACHE_LS_7:
1887 case SQ_ALU_CONST_CACHE_LS_8:
1888 case SQ_ALU_CONST_CACHE_LS_9:
1889 case SQ_ALU_CONST_CACHE_LS_10:
1890 case SQ_ALU_CONST_CACHE_LS_11:
1891 case SQ_ALU_CONST_CACHE_LS_12:
1892 case SQ_ALU_CONST_CACHE_LS_13:
1893 case SQ_ALU_CONST_CACHE_LS_14:
1894 case SQ_ALU_CONST_CACHE_LS_15:
1895 r = evergreen_cs_packet_next_reloc(p, &reloc);
1896 if (r) {
1897 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1898 "0x%04X\n", reg);
1899 return -EINVAL;
1900 }
1901 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1902 break;
Alex Deucher033b5652011-06-08 15:26:45 -04001903 case SX_MEMORY_EXPORT_BASE:
1904 if (p->rdev->family >= CHIP_CAYMAN) {
1905 dev_warn(p->dev, "bad SET_CONFIG_REG "
1906 "0x%04X\n", reg);
1907 return -EINVAL;
1908 }
1909 r = evergreen_cs_packet_next_reloc(p, &reloc);
1910 if (r) {
1911 dev_warn(p->dev, "bad SET_CONFIG_REG "
1912 "0x%04X\n", reg);
1913 return -EINVAL;
1914 }
1915 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1916 break;
1917 case CAYMAN_SX_SCATTER_EXPORT_BASE:
1918 if (p->rdev->family < CHIP_CAYMAN) {
1919 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1920 "0x%04X\n", reg);
1921 return -EINVAL;
1922 }
1923 r = evergreen_cs_packet_next_reloc(p, &reloc);
1924 if (r) {
1925 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1926 "0x%04X\n", reg);
1927 return -EINVAL;
1928 }
1929 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1930 break;
Marek Olšák779923b2012-03-08 00:56:00 +01001931 case SX_MISC:
1932 track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
1933 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001934 default:
1935 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1936 return -EINVAL;
1937 }
1938 return 0;
1939}
1940
Marek Olšákdd220a02012-01-27 12:17:59 -05001941static bool evergreen_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
1942{
1943 u32 last_reg, m, i;
1944
1945 if (p->rdev->family >= CHIP_CAYMAN)
1946 last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
1947 else
1948 last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
1949
1950 i = (reg >> 7);
1951 if (i >= last_reg) {
1952 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1953 return false;
1954 }
1955 m = 1 << ((reg >> 2) & 31);
1956 if (p->rdev->family >= CHIP_CAYMAN) {
1957 if (!(cayman_reg_safe_bm[i] & m))
1958 return true;
1959 } else {
1960 if (!(evergreen_reg_safe_bm[i] & m))
1961 return true;
1962 }
1963 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1964 return false;
1965}
1966
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001967static int evergreen_packet3_check(struct radeon_cs_parser *p,
1968 struct radeon_cs_packet *pkt)
1969{
1970 struct radeon_cs_reloc *reloc;
1971 struct evergreen_cs_track *track;
1972 volatile u32 *ib;
1973 unsigned idx;
1974 unsigned i;
1975 unsigned start_reg, end_reg, reg;
1976 int r;
1977 u32 idx_value;
1978
1979 track = (struct evergreen_cs_track *)p->track;
Jerome Glissef2e39222012-05-09 15:35:02 +02001980 ib = p->ib.ptr;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001981 idx = pkt->idx + 1;
1982 idx_value = radeon_get_ib_value(p, idx);
1983
1984 switch (pkt->opcode) {
Dave Airlie2a19cac2011-02-28 16:11:48 +10001985 case PACKET3_SET_PREDICATION:
1986 {
1987 int pred_op;
1988 int tmp;
Marek Olšák78857132012-03-19 03:09:33 +01001989 uint64_t offset;
1990
Dave Airlie2a19cac2011-02-28 16:11:48 +10001991 if (pkt->count != 1) {
1992 DRM_ERROR("bad SET PREDICATION\n");
1993 return -EINVAL;
1994 }
1995
1996 tmp = radeon_get_ib_value(p, idx + 1);
1997 pred_op = (tmp >> 16) & 0x7;
1998
1999 /* for the clear predicate operation */
2000 if (pred_op == 0)
2001 return 0;
2002
2003 if (pred_op > 2) {
2004 DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
2005 return -EINVAL;
2006 }
2007
2008 r = evergreen_cs_packet_next_reloc(p, &reloc);
2009 if (r) {
2010 DRM_ERROR("bad SET PREDICATION\n");
2011 return -EINVAL;
2012 }
2013
Marek Olšák78857132012-03-19 03:09:33 +01002014 offset = reloc->lobj.gpu_offset +
2015 (idx_value & 0xfffffff0) +
2016 ((u64)(tmp & 0xff) << 32);
2017
2018 ib[idx + 0] = offset;
2019 ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
Dave Airlie2a19cac2011-02-28 16:11:48 +10002020 }
2021 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002022 case PACKET3_CONTEXT_CONTROL:
2023 if (pkt->count != 1) {
2024 DRM_ERROR("bad CONTEXT_CONTROL\n");
2025 return -EINVAL;
2026 }
2027 break;
2028 case PACKET3_INDEX_TYPE:
2029 case PACKET3_NUM_INSTANCES:
2030 case PACKET3_CLEAR_STATE:
2031 if (pkt->count) {
2032 DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
2033 return -EINVAL;
2034 }
2035 break;
Alex Deucherc175ca92011-03-02 20:07:37 -05002036 case CAYMAN_PACKET3_DEALLOC_STATE:
2037 if (p->rdev->family < CHIP_CAYMAN) {
2038 DRM_ERROR("bad PACKET3_DEALLOC_STATE\n");
2039 return -EINVAL;
2040 }
2041 if (pkt->count) {
2042 DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
2043 return -EINVAL;
2044 }
2045 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002046 case PACKET3_INDEX_BASE:
Marek Olšák78857132012-03-19 03:09:33 +01002047 {
2048 uint64_t offset;
2049
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002050 if (pkt->count != 1) {
2051 DRM_ERROR("bad INDEX_BASE\n");
2052 return -EINVAL;
2053 }
2054 r = evergreen_cs_packet_next_reloc(p, &reloc);
2055 if (r) {
2056 DRM_ERROR("bad INDEX_BASE\n");
2057 return -EINVAL;
2058 }
Marek Olšák78857132012-03-19 03:09:33 +01002059
2060 offset = reloc->lobj.gpu_offset +
2061 idx_value +
2062 ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
2063
2064 ib[idx+0] = offset;
2065 ib[idx+1] = upper_32_bits(offset) & 0xff;
2066
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002067 r = evergreen_cs_track_check(p);
2068 if (r) {
2069 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2070 return r;
2071 }
2072 break;
Marek Olšák78857132012-03-19 03:09:33 +01002073 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002074 case PACKET3_DRAW_INDEX:
Marek Olšák78857132012-03-19 03:09:33 +01002075 {
2076 uint64_t offset;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002077 if (pkt->count != 3) {
2078 DRM_ERROR("bad DRAW_INDEX\n");
2079 return -EINVAL;
2080 }
2081 r = evergreen_cs_packet_next_reloc(p, &reloc);
2082 if (r) {
2083 DRM_ERROR("bad DRAW_INDEX\n");
2084 return -EINVAL;
2085 }
Marek Olšák78857132012-03-19 03:09:33 +01002086
2087 offset = reloc->lobj.gpu_offset +
2088 idx_value +
2089 ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
2090
2091 ib[idx+0] = offset;
2092 ib[idx+1] = upper_32_bits(offset) & 0xff;
2093
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002094 r = evergreen_cs_track_check(p);
2095 if (r) {
2096 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2097 return r;
2098 }
2099 break;
Marek Olšák78857132012-03-19 03:09:33 +01002100 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002101 case PACKET3_DRAW_INDEX_2:
Marek Olšák78857132012-03-19 03:09:33 +01002102 {
2103 uint64_t offset;
2104
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002105 if (pkt->count != 4) {
2106 DRM_ERROR("bad DRAW_INDEX_2\n");
2107 return -EINVAL;
2108 }
2109 r = evergreen_cs_packet_next_reloc(p, &reloc);
2110 if (r) {
2111 DRM_ERROR("bad DRAW_INDEX_2\n");
2112 return -EINVAL;
2113 }
Marek Olšák78857132012-03-19 03:09:33 +01002114
2115 offset = reloc->lobj.gpu_offset +
2116 radeon_get_ib_value(p, idx+1) +
2117 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2118
2119 ib[idx+1] = offset;
2120 ib[idx+2] = upper_32_bits(offset) & 0xff;
2121
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002122 r = evergreen_cs_track_check(p);
2123 if (r) {
2124 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2125 return r;
2126 }
2127 break;
Marek Olšák78857132012-03-19 03:09:33 +01002128 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002129 case PACKET3_DRAW_INDEX_AUTO:
2130 if (pkt->count != 1) {
2131 DRM_ERROR("bad DRAW_INDEX_AUTO\n");
2132 return -EINVAL;
2133 }
2134 r = evergreen_cs_track_check(p);
2135 if (r) {
2136 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
2137 return r;
2138 }
2139 break;
2140 case PACKET3_DRAW_INDEX_MULTI_AUTO:
2141 if (pkt->count != 2) {
2142 DRM_ERROR("bad DRAW_INDEX_MULTI_AUTO\n");
2143 return -EINVAL;
2144 }
2145 r = evergreen_cs_track_check(p);
2146 if (r) {
2147 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
2148 return r;
2149 }
2150 break;
2151 case PACKET3_DRAW_INDEX_IMMD:
2152 if (pkt->count < 2) {
2153 DRM_ERROR("bad DRAW_INDEX_IMMD\n");
2154 return -EINVAL;
2155 }
2156 r = evergreen_cs_track_check(p);
2157 if (r) {
2158 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2159 return r;
2160 }
2161 break;
2162 case PACKET3_DRAW_INDEX_OFFSET:
2163 if (pkt->count != 2) {
2164 DRM_ERROR("bad DRAW_INDEX_OFFSET\n");
2165 return -EINVAL;
2166 }
2167 r = evergreen_cs_track_check(p);
2168 if (r) {
2169 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2170 return r;
2171 }
2172 break;
2173 case PACKET3_DRAW_INDEX_OFFSET_2:
2174 if (pkt->count != 3) {
2175 DRM_ERROR("bad DRAW_INDEX_OFFSET_2\n");
2176 return -EINVAL;
2177 }
2178 r = evergreen_cs_track_check(p);
2179 if (r) {
2180 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2181 return r;
2182 }
2183 break;
Alex Deucher033b5652011-06-08 15:26:45 -04002184 case PACKET3_DISPATCH_DIRECT:
2185 if (pkt->count != 3) {
2186 DRM_ERROR("bad DISPATCH_DIRECT\n");
2187 return -EINVAL;
2188 }
2189 r = evergreen_cs_track_check(p);
2190 if (r) {
2191 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
2192 return r;
2193 }
2194 break;
2195 case PACKET3_DISPATCH_INDIRECT:
2196 if (pkt->count != 1) {
2197 DRM_ERROR("bad DISPATCH_INDIRECT\n");
2198 return -EINVAL;
2199 }
2200 r = evergreen_cs_packet_next_reloc(p, &reloc);
2201 if (r) {
2202 DRM_ERROR("bad DISPATCH_INDIRECT\n");
2203 return -EINVAL;
2204 }
2205 ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
2206 r = evergreen_cs_track_check(p);
2207 if (r) {
2208 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2209 return r;
2210 }
2211 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002212 case PACKET3_WAIT_REG_MEM:
2213 if (pkt->count != 5) {
2214 DRM_ERROR("bad WAIT_REG_MEM\n");
2215 return -EINVAL;
2216 }
2217 /* bit 4 is reg (0) or mem (1) */
2218 if (idx_value & 0x10) {
Marek Olšák78857132012-03-19 03:09:33 +01002219 uint64_t offset;
2220
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002221 r = evergreen_cs_packet_next_reloc(p, &reloc);
2222 if (r) {
2223 DRM_ERROR("bad WAIT_REG_MEM\n");
2224 return -EINVAL;
2225 }
Marek Olšák78857132012-03-19 03:09:33 +01002226
2227 offset = reloc->lobj.gpu_offset +
2228 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
2229 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2230
2231 ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffffc);
2232 ib[idx+2] = upper_32_bits(offset) & 0xff;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002233 }
2234 break;
2235 case PACKET3_SURFACE_SYNC:
2236 if (pkt->count != 3) {
2237 DRM_ERROR("bad SURFACE_SYNC\n");
2238 return -EINVAL;
2239 }
2240 /* 0xffffffff/0x0 is flush all cache flag */
2241 if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
2242 radeon_get_ib_value(p, idx + 2) != 0) {
2243 r = evergreen_cs_packet_next_reloc(p, &reloc);
2244 if (r) {
2245 DRM_ERROR("bad SURFACE_SYNC\n");
2246 return -EINVAL;
2247 }
2248 ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
2249 }
2250 break;
2251 case PACKET3_EVENT_WRITE:
2252 if (pkt->count != 2 && pkt->count != 0) {
2253 DRM_ERROR("bad EVENT_WRITE\n");
2254 return -EINVAL;
2255 }
2256 if (pkt->count) {
Marek Olšák78857132012-03-19 03:09:33 +01002257 uint64_t offset;
2258
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002259 r = evergreen_cs_packet_next_reloc(p, &reloc);
2260 if (r) {
2261 DRM_ERROR("bad EVENT_WRITE\n");
2262 return -EINVAL;
2263 }
Marek Olšák78857132012-03-19 03:09:33 +01002264 offset = reloc->lobj.gpu_offset +
2265 (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
2266 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2267
2268 ib[idx+1] = offset & 0xfffffff8;
2269 ib[idx+2] = upper_32_bits(offset) & 0xff;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002270 }
2271 break;
2272 case PACKET3_EVENT_WRITE_EOP:
Marek Olšák78857132012-03-19 03:09:33 +01002273 {
2274 uint64_t offset;
2275
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002276 if (pkt->count != 4) {
2277 DRM_ERROR("bad EVENT_WRITE_EOP\n");
2278 return -EINVAL;
2279 }
2280 r = evergreen_cs_packet_next_reloc(p, &reloc);
2281 if (r) {
2282 DRM_ERROR("bad EVENT_WRITE_EOP\n");
2283 return -EINVAL;
2284 }
Marek Olšák78857132012-03-19 03:09:33 +01002285
2286 offset = reloc->lobj.gpu_offset +
2287 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
2288 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2289
2290 ib[idx+1] = offset & 0xfffffffc;
2291 ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002292 break;
Marek Olšák78857132012-03-19 03:09:33 +01002293 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002294 case PACKET3_EVENT_WRITE_EOS:
Marek Olšák78857132012-03-19 03:09:33 +01002295 {
2296 uint64_t offset;
2297
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002298 if (pkt->count != 3) {
2299 DRM_ERROR("bad EVENT_WRITE_EOS\n");
2300 return -EINVAL;
2301 }
2302 r = evergreen_cs_packet_next_reloc(p, &reloc);
2303 if (r) {
2304 DRM_ERROR("bad EVENT_WRITE_EOS\n");
2305 return -EINVAL;
2306 }
Marek Olšák78857132012-03-19 03:09:33 +01002307
2308 offset = reloc->lobj.gpu_offset +
2309 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
2310 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2311
2312 ib[idx+1] = offset & 0xfffffffc;
2313 ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002314 break;
Marek Olšák78857132012-03-19 03:09:33 +01002315 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002316 case PACKET3_SET_CONFIG_REG:
2317 start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
2318 end_reg = 4 * pkt->count + start_reg - 4;
2319 if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
2320 (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
2321 (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
2322 DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
2323 return -EINVAL;
2324 }
2325 for (i = 0; i < pkt->count; i++) {
2326 reg = start_reg + (4 * i);
2327 r = evergreen_cs_check_reg(p, reg, idx+1+i);
2328 if (r)
2329 return r;
2330 }
2331 break;
2332 case PACKET3_SET_CONTEXT_REG:
2333 start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_START;
2334 end_reg = 4 * pkt->count + start_reg - 4;
2335 if ((start_reg < PACKET3_SET_CONTEXT_REG_START) ||
2336 (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
2337 (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
2338 DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
2339 return -EINVAL;
2340 }
2341 for (i = 0; i < pkt->count; i++) {
2342 reg = start_reg + (4 * i);
2343 r = evergreen_cs_check_reg(p, reg, idx+1+i);
2344 if (r)
2345 return r;
2346 }
2347 break;
2348 case PACKET3_SET_RESOURCE:
2349 if (pkt->count % 8) {
2350 DRM_ERROR("bad SET_RESOURCE\n");
2351 return -EINVAL;
2352 }
2353 start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_START;
2354 end_reg = 4 * pkt->count + start_reg - 4;
2355 if ((start_reg < PACKET3_SET_RESOURCE_START) ||
2356 (start_reg >= PACKET3_SET_RESOURCE_END) ||
2357 (end_reg >= PACKET3_SET_RESOURCE_END)) {
2358 DRM_ERROR("bad SET_RESOURCE\n");
2359 return -EINVAL;
2360 }
2361 for (i = 0; i < (pkt->count / 8); i++) {
2362 struct radeon_bo *texture, *mipmap;
Jerome Glisse285484e2011-12-16 17:03:42 -05002363 u32 toffset, moffset;
Marek Olšák61051af2012-09-25 03:34:01 +02002364 u32 size, offset, mip_address, tex_dim;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002365
2366 switch (G__SQ_CONSTANT_TYPE(radeon_get_ib_value(p, idx+1+(i*8)+7))) {
2367 case SQ_TEX_VTX_VALID_TEXTURE:
2368 /* tex base */
2369 r = evergreen_cs_packet_next_reloc(p, &reloc);
2370 if (r) {
2371 DRM_ERROR("bad SET_RESOURCE (tex)\n");
2372 return -EINVAL;
2373 }
Jerome Glisse721604a2012-01-05 22:11:05 -05002374 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Alex Deucherf3a71df2011-11-28 14:49:28 -05002375 ib[idx+1+(i*8)+1] |=
2376 TEX_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
2377 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
Jerome Glisse285484e2011-12-16 17:03:42 -05002378 unsigned bankw, bankh, mtaspect, tile_split;
2379
2380 evergreen_tiling_fields(reloc->lobj.tiling_flags,
2381 &bankw, &bankh, &mtaspect,
2382 &tile_split);
2383 ib[idx+1+(i*8)+6] |= TEX_TILE_SPLIT(tile_split);
Alex Deucherf3a71df2011-11-28 14:49:28 -05002384 ib[idx+1+(i*8)+7] |=
Jerome Glisse285484e2011-12-16 17:03:42 -05002385 TEX_BANK_WIDTH(bankw) |
2386 TEX_BANK_HEIGHT(bankh) |
2387 MACRO_TILE_ASPECT(mtaspect) |
Alex Deucherf3a71df2011-11-28 14:49:28 -05002388 TEX_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
2389 }
Marek Olšáke70f2242011-10-25 01:38:45 +02002390 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002391 texture = reloc->robj;
Jerome Glisse285484e2011-12-16 17:03:42 -05002392 toffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Marek Olšák61051af2012-09-25 03:34:01 +02002393
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002394 /* tex mip base */
Marek Olšák61051af2012-09-25 03:34:01 +02002395 tex_dim = ib[idx+1+(i*8)+0] & 0x7;
2396 mip_address = ib[idx+1+(i*8)+3];
2397
2398 if ((tex_dim == SQ_TEX_DIM_2D_MSAA || tex_dim == SQ_TEX_DIM_2D_ARRAY_MSAA) &&
2399 !mip_address &&
2400 !evergreen_cs_packet_next_is_pkt3_nop(p)) {
2401 /* MIP_ADDRESS should point to FMASK for an MSAA texture.
2402 * It should be 0 if FMASK is disabled. */
2403 moffset = 0;
2404 mipmap = NULL;
2405 } else {
2406 r = evergreen_cs_packet_next_reloc(p, &reloc);
2407 if (r) {
2408 DRM_ERROR("bad SET_RESOURCE (tex)\n");
2409 return -EINVAL;
2410 }
2411 moffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
2412 mipmap = reloc->robj;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002413 }
Marek Olšák61051af2012-09-25 03:34:01 +02002414
Jerome Glisse285484e2011-12-16 17:03:42 -05002415 r = evergreen_cs_track_validate_texture(p, texture, mipmap, idx+1+(i*8));
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002416 if (r)
2417 return r;
Jerome Glisse285484e2011-12-16 17:03:42 -05002418 ib[idx+1+(i*8)+2] += toffset;
2419 ib[idx+1+(i*8)+3] += moffset;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002420 break;
2421 case SQ_TEX_VTX_VALID_BUFFER:
Marek Olšák78857132012-03-19 03:09:33 +01002422 {
2423 uint64_t offset64;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002424 /* vtx base */
2425 r = evergreen_cs_packet_next_reloc(p, &reloc);
2426 if (r) {
2427 DRM_ERROR("bad SET_RESOURCE (vtx)\n");
2428 return -EINVAL;
2429 }
2430 offset = radeon_get_ib_value(p, idx+1+(i*8)+0);
2431 size = radeon_get_ib_value(p, idx+1+(i*8)+1);
2432 if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
2433 /* force size to size of the buffer */
2434 dev_warn(p->dev, "vbo resource seems too big for the bo\n");
Marek Olšák78857132012-03-19 03:09:33 +01002435 ib[idx+1+(i*8)+1] = radeon_bo_size(reloc->robj) - offset;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002436 }
Marek Olšák78857132012-03-19 03:09:33 +01002437
2438 offset64 = reloc->lobj.gpu_offset + offset;
2439 ib[idx+1+(i*8)+0] = offset64;
2440 ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
2441 (upper_32_bits(offset64) & 0xff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002442 break;
Marek Olšák78857132012-03-19 03:09:33 +01002443 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002444 case SQ_TEX_VTX_INVALID_TEXTURE:
2445 case SQ_TEX_VTX_INVALID_BUFFER:
2446 default:
2447 DRM_ERROR("bad SET_RESOURCE\n");
2448 return -EINVAL;
2449 }
2450 }
2451 break;
2452 case PACKET3_SET_ALU_CONST:
2453 /* XXX fix me ALU const buffers only */
2454 break;
2455 case PACKET3_SET_BOOL_CONST:
2456 start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_START;
2457 end_reg = 4 * pkt->count + start_reg - 4;
2458 if ((start_reg < PACKET3_SET_BOOL_CONST_START) ||
2459 (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
2460 (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
2461 DRM_ERROR("bad SET_BOOL_CONST\n");
2462 return -EINVAL;
2463 }
2464 break;
2465 case PACKET3_SET_LOOP_CONST:
2466 start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_START;
2467 end_reg = 4 * pkt->count + start_reg - 4;
2468 if ((start_reg < PACKET3_SET_LOOP_CONST_START) ||
2469 (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
2470 (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
2471 DRM_ERROR("bad SET_LOOP_CONST\n");
2472 return -EINVAL;
2473 }
2474 break;
2475 case PACKET3_SET_CTL_CONST:
2476 start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_START;
2477 end_reg = 4 * pkt->count + start_reg - 4;
2478 if ((start_reg < PACKET3_SET_CTL_CONST_START) ||
2479 (start_reg >= PACKET3_SET_CTL_CONST_END) ||
2480 (end_reg >= PACKET3_SET_CTL_CONST_END)) {
2481 DRM_ERROR("bad SET_CTL_CONST\n");
2482 return -EINVAL;
2483 }
2484 break;
2485 case PACKET3_SET_SAMPLER:
2486 if (pkt->count % 3) {
2487 DRM_ERROR("bad SET_SAMPLER\n");
2488 return -EINVAL;
2489 }
2490 start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_START;
2491 end_reg = 4 * pkt->count + start_reg - 4;
2492 if ((start_reg < PACKET3_SET_SAMPLER_START) ||
2493 (start_reg >= PACKET3_SET_SAMPLER_END) ||
2494 (end_reg >= PACKET3_SET_SAMPLER_END)) {
2495 DRM_ERROR("bad SET_SAMPLER\n");
2496 return -EINVAL;
2497 }
2498 break;
Marek Olšákdd220a02012-01-27 12:17:59 -05002499 case PACKET3_STRMOUT_BUFFER_UPDATE:
2500 if (pkt->count != 4) {
2501 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
2502 return -EINVAL;
2503 }
2504 /* Updating memory at DST_ADDRESS. */
2505 if (idx_value & 0x1) {
2506 u64 offset;
2507 r = evergreen_cs_packet_next_reloc(p, &reloc);
2508 if (r) {
2509 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
2510 return -EINVAL;
2511 }
2512 offset = radeon_get_ib_value(p, idx+1);
2513 offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2514 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2515 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
2516 offset + 4, radeon_bo_size(reloc->robj));
2517 return -EINVAL;
2518 }
Marek Olšák78857132012-03-19 03:09:33 +01002519 offset += reloc->lobj.gpu_offset;
2520 ib[idx+1] = offset;
2521 ib[idx+2] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05002522 }
2523 /* Reading data from SRC_ADDRESS. */
2524 if (((idx_value >> 1) & 0x3) == 2) {
2525 u64 offset;
2526 r = evergreen_cs_packet_next_reloc(p, &reloc);
2527 if (r) {
2528 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
2529 return -EINVAL;
2530 }
2531 offset = radeon_get_ib_value(p, idx+3);
2532 offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2533 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2534 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
2535 offset + 4, radeon_bo_size(reloc->robj));
2536 return -EINVAL;
2537 }
Marek Olšák78857132012-03-19 03:09:33 +01002538 offset += reloc->lobj.gpu_offset;
2539 ib[idx+3] = offset;
2540 ib[idx+4] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05002541 }
2542 break;
2543 case PACKET3_COPY_DW:
2544 if (pkt->count != 4) {
2545 DRM_ERROR("bad COPY_DW (invalid count)\n");
2546 return -EINVAL;
2547 }
2548 if (idx_value & 0x1) {
2549 u64 offset;
2550 /* SRC is memory. */
2551 r = evergreen_cs_packet_next_reloc(p, &reloc);
2552 if (r) {
2553 DRM_ERROR("bad COPY_DW (missing src reloc)\n");
2554 return -EINVAL;
2555 }
2556 offset = radeon_get_ib_value(p, idx+1);
2557 offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2558 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2559 DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
2560 offset + 4, radeon_bo_size(reloc->robj));
2561 return -EINVAL;
2562 }
Marek Olšák78857132012-03-19 03:09:33 +01002563 offset += reloc->lobj.gpu_offset;
2564 ib[idx+1] = offset;
2565 ib[idx+2] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05002566 } else {
2567 /* SRC is a reg. */
2568 reg = radeon_get_ib_value(p, idx+1) << 2;
2569 if (!evergreen_is_safe_reg(p, reg, idx+1))
2570 return -EINVAL;
2571 }
2572 if (idx_value & 0x2) {
2573 u64 offset;
2574 /* DST is memory. */
2575 r = evergreen_cs_packet_next_reloc(p, &reloc);
2576 if (r) {
2577 DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
2578 return -EINVAL;
2579 }
2580 offset = radeon_get_ib_value(p, idx+3);
2581 offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2582 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2583 DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
2584 offset + 4, radeon_bo_size(reloc->robj));
2585 return -EINVAL;
2586 }
Marek Olšák78857132012-03-19 03:09:33 +01002587 offset += reloc->lobj.gpu_offset;
2588 ib[idx+3] = offset;
2589 ib[idx+4] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05002590 } else {
2591 /* DST is a reg. */
2592 reg = radeon_get_ib_value(p, idx+3) << 2;
2593 if (!evergreen_is_safe_reg(p, reg, idx+3))
2594 return -EINVAL;
2595 }
2596 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002597 case PACKET3_NOP:
2598 break;
2599 default:
2600 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2601 return -EINVAL;
2602 }
2603 return 0;
2604}
2605
2606int evergreen_cs_parse(struct radeon_cs_parser *p)
2607{
2608 struct radeon_cs_packet pkt;
2609 struct evergreen_cs_track *track;
Alex Deucherf3a71df2011-11-28 14:49:28 -05002610 u32 tmp;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002611 int r;
2612
2613 if (p->track == NULL) {
2614 /* initialize tracker, we are in kms */
2615 track = kzalloc(sizeof(*track), GFP_KERNEL);
2616 if (track == NULL)
2617 return -ENOMEM;
2618 evergreen_cs_track_init(track);
Alex Deucherf3a71df2011-11-28 14:49:28 -05002619 if (p->rdev->family >= CHIP_CAYMAN)
2620 tmp = p->rdev->config.cayman.tile_config;
2621 else
2622 tmp = p->rdev->config.evergreen.tile_config;
2623
2624 switch (tmp & 0xf) {
2625 case 0:
2626 track->npipes = 1;
2627 break;
2628 case 1:
2629 default:
2630 track->npipes = 2;
2631 break;
2632 case 2:
2633 track->npipes = 4;
2634 break;
2635 case 3:
2636 track->npipes = 8;
2637 break;
2638 }
2639
2640 switch ((tmp & 0xf0) >> 4) {
2641 case 0:
2642 track->nbanks = 4;
2643 break;
2644 case 1:
2645 default:
2646 track->nbanks = 8;
2647 break;
2648 case 2:
2649 track->nbanks = 16;
2650 break;
2651 }
2652
2653 switch ((tmp & 0xf00) >> 8) {
2654 case 0:
2655 track->group_size = 256;
2656 break;
2657 case 1:
2658 default:
2659 track->group_size = 512;
2660 break;
2661 }
2662
2663 switch ((tmp & 0xf000) >> 12) {
2664 case 0:
2665 track->row_size = 1;
2666 break;
2667 case 1:
2668 default:
2669 track->row_size = 2;
2670 break;
2671 case 2:
2672 track->row_size = 4;
2673 break;
2674 }
2675
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002676 p->track = track;
2677 }
2678 do {
2679 r = evergreen_cs_packet_parse(p, &pkt, p->idx);
2680 if (r) {
2681 kfree(p->track);
2682 p->track = NULL;
2683 return r;
2684 }
2685 p->idx += pkt.count + 2;
2686 switch (pkt.type) {
2687 case PACKET_TYPE0:
2688 r = evergreen_cs_parse_packet0(p, &pkt);
2689 break;
2690 case PACKET_TYPE2:
2691 break;
2692 case PACKET_TYPE3:
2693 r = evergreen_packet3_check(p, &pkt);
2694 break;
2695 default:
2696 DRM_ERROR("Unknown packet type %d !\n", pkt.type);
2697 kfree(p->track);
2698 p->track = NULL;
2699 return -EINVAL;
2700 }
2701 if (r) {
2702 kfree(p->track);
2703 p->track = NULL;
2704 return r;
2705 }
2706 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2707#if 0
Jerome Glissef2e39222012-05-09 15:35:02 +02002708 for (r = 0; r < p->ib.length_dw; r++) {
2709 printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002710 mdelay(1);
2711 }
2712#endif
2713 kfree(p->track);
2714 p->track = NULL;
2715 return 0;
2716}
2717
Jerome Glisse721604a2012-01-05 22:11:05 -05002718/* vm parser */
2719static bool evergreen_vm_reg_valid(u32 reg)
2720{
2721 /* context regs are fine */
2722 if (reg >= 0x28000)
2723 return true;
2724
2725 /* check config regs */
2726 switch (reg) {
2727 case GRBM_GFX_INDEX:
2728 case VGT_VTX_VECT_EJECT_REG:
2729 case VGT_CACHE_INVALIDATION:
2730 case VGT_GS_VERTEX_REUSE:
2731 case VGT_PRIMITIVE_TYPE:
2732 case VGT_INDEX_TYPE:
2733 case VGT_NUM_INDICES:
2734 case VGT_NUM_INSTANCES:
2735 case VGT_COMPUTE_DIM_X:
2736 case VGT_COMPUTE_DIM_Y:
2737 case VGT_COMPUTE_DIM_Z:
2738 case VGT_COMPUTE_START_X:
2739 case VGT_COMPUTE_START_Y:
2740 case VGT_COMPUTE_START_Z:
2741 case VGT_COMPUTE_INDEX:
2742 case VGT_COMPUTE_THREAD_GROUP_SIZE:
2743 case VGT_HS_OFFCHIP_PARAM:
2744 case PA_CL_ENHANCE:
2745 case PA_SU_LINE_STIPPLE_VALUE:
2746 case PA_SC_LINE_STIPPLE_STATE:
2747 case PA_SC_ENHANCE:
2748 case SQ_DYN_GPR_CNTL_PS_FLUSH_REQ:
2749 case SQ_DYN_GPR_SIMD_LOCK_EN:
2750 case SQ_CONFIG:
2751 case SQ_GPR_RESOURCE_MGMT_1:
2752 case SQ_GLOBAL_GPR_RESOURCE_MGMT_1:
2753 case SQ_GLOBAL_GPR_RESOURCE_MGMT_2:
2754 case SQ_CONST_MEM_BASE:
2755 case SQ_STATIC_THREAD_MGMT_1:
2756 case SQ_STATIC_THREAD_MGMT_2:
2757 case SQ_STATIC_THREAD_MGMT_3:
2758 case SPI_CONFIG_CNTL:
2759 case SPI_CONFIG_CNTL_1:
2760 case TA_CNTL_AUX:
2761 case DB_DEBUG:
2762 case DB_DEBUG2:
2763 case DB_DEBUG3:
2764 case DB_DEBUG4:
2765 case DB_WATERMARKS:
2766 case TD_PS_BORDER_COLOR_INDEX:
2767 case TD_PS_BORDER_COLOR_RED:
2768 case TD_PS_BORDER_COLOR_GREEN:
2769 case TD_PS_BORDER_COLOR_BLUE:
2770 case TD_PS_BORDER_COLOR_ALPHA:
2771 case TD_VS_BORDER_COLOR_INDEX:
2772 case TD_VS_BORDER_COLOR_RED:
2773 case TD_VS_BORDER_COLOR_GREEN:
2774 case TD_VS_BORDER_COLOR_BLUE:
2775 case TD_VS_BORDER_COLOR_ALPHA:
2776 case TD_GS_BORDER_COLOR_INDEX:
2777 case TD_GS_BORDER_COLOR_RED:
2778 case TD_GS_BORDER_COLOR_GREEN:
2779 case TD_GS_BORDER_COLOR_BLUE:
2780 case TD_GS_BORDER_COLOR_ALPHA:
2781 case TD_HS_BORDER_COLOR_INDEX:
2782 case TD_HS_BORDER_COLOR_RED:
2783 case TD_HS_BORDER_COLOR_GREEN:
2784 case TD_HS_BORDER_COLOR_BLUE:
2785 case TD_HS_BORDER_COLOR_ALPHA:
2786 case TD_LS_BORDER_COLOR_INDEX:
2787 case TD_LS_BORDER_COLOR_RED:
2788 case TD_LS_BORDER_COLOR_GREEN:
2789 case TD_LS_BORDER_COLOR_BLUE:
2790 case TD_LS_BORDER_COLOR_ALPHA:
2791 case TD_CS_BORDER_COLOR_INDEX:
2792 case TD_CS_BORDER_COLOR_RED:
2793 case TD_CS_BORDER_COLOR_GREEN:
2794 case TD_CS_BORDER_COLOR_BLUE:
2795 case TD_CS_BORDER_COLOR_ALPHA:
2796 case SQ_ESGS_RING_SIZE:
2797 case SQ_GSVS_RING_SIZE:
2798 case SQ_ESTMP_RING_SIZE:
2799 case SQ_GSTMP_RING_SIZE:
2800 case SQ_HSTMP_RING_SIZE:
2801 case SQ_LSTMP_RING_SIZE:
2802 case SQ_PSTMP_RING_SIZE:
2803 case SQ_VSTMP_RING_SIZE:
2804 case SQ_ESGS_RING_ITEMSIZE:
2805 case SQ_ESTMP_RING_ITEMSIZE:
2806 case SQ_GSTMP_RING_ITEMSIZE:
2807 case SQ_GSVS_RING_ITEMSIZE:
2808 case SQ_GS_VERT_ITEMSIZE:
2809 case SQ_GS_VERT_ITEMSIZE_1:
2810 case SQ_GS_VERT_ITEMSIZE_2:
2811 case SQ_GS_VERT_ITEMSIZE_3:
2812 case SQ_GSVS_RING_OFFSET_1:
2813 case SQ_GSVS_RING_OFFSET_2:
2814 case SQ_GSVS_RING_OFFSET_3:
2815 case SQ_HSTMP_RING_ITEMSIZE:
2816 case SQ_LSTMP_RING_ITEMSIZE:
2817 case SQ_PSTMP_RING_ITEMSIZE:
2818 case SQ_VSTMP_RING_ITEMSIZE:
2819 case VGT_TF_RING_SIZE:
2820 case SQ_ESGS_RING_BASE:
2821 case SQ_GSVS_RING_BASE:
2822 case SQ_ESTMP_RING_BASE:
2823 case SQ_GSTMP_RING_BASE:
2824 case SQ_HSTMP_RING_BASE:
2825 case SQ_LSTMP_RING_BASE:
2826 case SQ_PSTMP_RING_BASE:
2827 case SQ_VSTMP_RING_BASE:
2828 case CAYMAN_VGT_OFFCHIP_LDS_BASE:
2829 case CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS:
2830 return true;
2831 default:
2832 return false;
2833 }
2834}
2835
2836static int evergreen_vm_packet3_check(struct radeon_device *rdev,
2837 u32 *ib, struct radeon_cs_packet *pkt)
2838{
2839 u32 idx = pkt->idx + 1;
2840 u32 idx_value = ib[idx];
2841 u32 start_reg, end_reg, reg, i;
2842
2843 switch (pkt->opcode) {
2844 case PACKET3_NOP:
2845 case PACKET3_SET_BASE:
2846 case PACKET3_CLEAR_STATE:
2847 case PACKET3_INDEX_BUFFER_SIZE:
2848 case PACKET3_DISPATCH_DIRECT:
2849 case PACKET3_DISPATCH_INDIRECT:
2850 case PACKET3_MODE_CONTROL:
2851 case PACKET3_SET_PREDICATION:
2852 case PACKET3_COND_EXEC:
2853 case PACKET3_PRED_EXEC:
2854 case PACKET3_DRAW_INDIRECT:
2855 case PACKET3_DRAW_INDEX_INDIRECT:
2856 case PACKET3_INDEX_BASE:
2857 case PACKET3_DRAW_INDEX_2:
2858 case PACKET3_CONTEXT_CONTROL:
2859 case PACKET3_DRAW_INDEX_OFFSET:
2860 case PACKET3_INDEX_TYPE:
2861 case PACKET3_DRAW_INDEX:
2862 case PACKET3_DRAW_INDEX_AUTO:
2863 case PACKET3_DRAW_INDEX_IMMD:
2864 case PACKET3_NUM_INSTANCES:
2865 case PACKET3_DRAW_INDEX_MULTI_AUTO:
2866 case PACKET3_STRMOUT_BUFFER_UPDATE:
2867 case PACKET3_DRAW_INDEX_OFFSET_2:
2868 case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
2869 case PACKET3_MPEG_INDEX:
2870 case PACKET3_WAIT_REG_MEM:
2871 case PACKET3_MEM_WRITE:
2872 case PACKET3_SURFACE_SYNC:
2873 case PACKET3_EVENT_WRITE:
2874 case PACKET3_EVENT_WRITE_EOP:
2875 case PACKET3_EVENT_WRITE_EOS:
2876 case PACKET3_SET_CONTEXT_REG:
2877 case PACKET3_SET_BOOL_CONST:
2878 case PACKET3_SET_LOOP_CONST:
2879 case PACKET3_SET_RESOURCE:
2880 case PACKET3_SET_SAMPLER:
2881 case PACKET3_SET_CTL_CONST:
2882 case PACKET3_SET_RESOURCE_OFFSET:
2883 case PACKET3_SET_CONTEXT_REG_INDIRECT:
2884 case PACKET3_SET_RESOURCE_INDIRECT:
2885 case CAYMAN_PACKET3_DEALLOC_STATE:
2886 break;
2887 case PACKET3_COND_WRITE:
2888 if (idx_value & 0x100) {
2889 reg = ib[idx + 5] * 4;
2890 if (!evergreen_vm_reg_valid(reg))
2891 return -EINVAL;
2892 }
2893 break;
2894 case PACKET3_COPY_DW:
2895 if (idx_value & 0x2) {
2896 reg = ib[idx + 3] * 4;
2897 if (!evergreen_vm_reg_valid(reg))
2898 return -EINVAL;
2899 }
2900 break;
2901 case PACKET3_SET_CONFIG_REG:
2902 start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
2903 end_reg = 4 * pkt->count + start_reg - 4;
2904 if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
2905 (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
2906 (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
2907 DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
2908 return -EINVAL;
2909 }
2910 for (i = 0; i < pkt->count; i++) {
2911 reg = start_reg + (4 * i);
2912 if (!evergreen_vm_reg_valid(reg))
2913 return -EINVAL;
2914 }
2915 break;
2916 default:
2917 return -EINVAL;
2918 }
2919 return 0;
2920}
2921
2922int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
2923{
2924 int ret = 0;
2925 u32 idx = 0;
2926 struct radeon_cs_packet pkt;
2927
2928 do {
2929 pkt.idx = idx;
2930 pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]);
2931 pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]);
2932 pkt.one_reg_wr = 0;
2933 switch (pkt.type) {
2934 case PACKET_TYPE0:
2935 dev_err(rdev->dev, "Packet0 not allowed!\n");
2936 ret = -EINVAL;
2937 break;
2938 case PACKET_TYPE2:
Alex Deucher0b41da62012-01-12 15:42:37 -05002939 idx += 1;
Jerome Glisse721604a2012-01-05 22:11:05 -05002940 break;
2941 case PACKET_TYPE3:
2942 pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
2943 ret = evergreen_vm_packet3_check(rdev, ib->ptr, &pkt);
Alex Deucher0b41da62012-01-12 15:42:37 -05002944 idx += pkt.count + 2;
Jerome Glisse721604a2012-01-05 22:11:05 -05002945 break;
2946 default:
2947 dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
2948 ret = -EINVAL;
2949 break;
2950 }
2951 if (ret)
2952 break;
Jerome Glisse721604a2012-01-05 22:11:05 -05002953 } while (idx < ib->length_dw);
2954
2955 return ret;
2956}