blob: a3855e4d913d6bf34c429c019fa5d9ec07e660cb [file] [log] [blame]
Kukjin Kimc4aaa292012-12-28 16:29:10 -08001/*
Jaecheol Leea125a172012-01-07 20:18:35 +09002 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
5 * EXYNOS - CPUFreq support
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12enum cpufreq_level_index {
13 L0, L1, L2, L3, L4,
14 L5, L6, L7, L8, L9,
15 L10, L11, L12, L13, L14,
16 L15, L16, L17, L18, L19,
17 L20,
18};
19
Jonghwan Choibe1f7c82014-05-17 08:19:30 +090020enum exynos_soc_type {
Jonghwan Choibe1f7c82014-05-17 08:19:30 +090021 EXYNOS_SOC_4212,
22 EXYNOS_SOC_4412,
23 EXYNOS_SOC_5250,
24};
25
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080026#define APLL_FREQ(f, a0, a1, a2, a3, a4, a5, a6, a7, b0, b1, b2, m, p, s) \
27 { \
28 .freq = (f) * 1000, \
29 .clk_div_cpu0 = ((a0) | (a1) << 4 | (a2) << 8 | (a3) << 12 | \
30 (a4) << 16 | (a5) << 20 | (a6) << 24 | (a7) << 28), \
31 .clk_div_cpu1 = (b0 << 0 | b1 << 4 | b2 << 8), \
32 .mps = ((m) << 16 | (p) << 8 | (s)), \
33 }
34
35struct apll_freq {
36 unsigned int freq;
37 u32 clk_div_cpu0;
38 u32 clk_div_cpu1;
39 u32 mps;
40};
41
Jaecheol Leea125a172012-01-07 20:18:35 +090042struct exynos_dvfs_info {
Jonghwan Choibe1f7c82014-05-17 08:19:30 +090043 enum exynos_soc_type type;
Chanwoo Choie5eaa442014-04-18 11:20:33 +090044 struct device *dev;
Jaecheol Leea125a172012-01-07 20:18:35 +090045 unsigned long mpll_freq_khz;
46 unsigned int pll_safe_idx;
Jaecheol Leea125a172012-01-07 20:18:35 +090047 struct clk *cpu_clk;
48 unsigned int *volt_table;
49 struct cpufreq_frequency_table *freq_table;
50 void (*set_freq)(unsigned int, unsigned int);
51 bool (*need_apll_change)(unsigned int, unsigned int);
Tomasz Figa4c8d8192014-05-26 06:26:03 +090052 void __iomem *cmu_regs;
Jaecheol Leea125a172012-01-07 20:18:35 +090053};
54
Bartlomiej Zolnierkiewicz45e12082013-08-09 14:04:55 +020055#ifdef CONFIG_ARM_EXYNOS4X12_CPUFREQ
Jaecheol Leea35c5052012-03-10 02:59:22 -080056extern int exynos4x12_cpufreq_init(struct exynos_dvfs_info *);
Bartlomiej Zolnierkiewicz45e12082013-08-09 14:04:55 +020057#else
58static inline int exynos4x12_cpufreq_init(struct exynos_dvfs_info *info)
59{
60 return -EOPNOTSUPP;
61}
62#endif
63#ifdef CONFIG_ARM_EXYNOS5250_CPUFREQ
Jaecheol Lee562a6cb2012-03-10 03:00:02 -080064extern int exynos5250_cpufreq_init(struct exynos_dvfs_info *);
Bartlomiej Zolnierkiewicz45e12082013-08-09 14:04:55 +020065#else
66static inline int exynos5250_cpufreq_init(struct exynos_dvfs_info *info)
67{
68 return -EOPNOTSUPP;
69}
70#endif
Kukjin Kimdf3e9c02013-12-19 04:21:34 +090071
Tomasz Figa4c8d8192014-05-26 06:26:03 +090072#define EXYNOS4_CLKSRC_CPU 0x14200
73#define EXYNOS4_CLKMUX_STATCPU 0x14400
Kukjin Kimdf3e9c02013-12-19 04:21:34 +090074
Tomasz Figa4c8d8192014-05-26 06:26:03 +090075#define EXYNOS4_CLKDIV_CPU 0x14500
76#define EXYNOS4_CLKDIV_CPU1 0x14504
77#define EXYNOS4_CLKDIV_STATCPU 0x14600
78#define EXYNOS4_CLKDIV_STATCPU1 0x14604
Kukjin Kimdf3e9c02013-12-19 04:21:34 +090079
80#define EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT (16)
81#define EXYNOS4_CLKMUX_STATCPU_MUXCORE_MASK (0x7 << EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT)
82
Tomasz Figa4c8d8192014-05-26 06:26:03 +090083#define EXYNOS5_APLL_LOCK 0x00000
84#define EXYNOS5_APLL_CON0 0x00100
85#define EXYNOS5_CLKMUX_STATCPU 0x00400
86#define EXYNOS5_CLKDIV_CPU0 0x00500
87#define EXYNOS5_CLKDIV_CPU1 0x00504
88#define EXYNOS5_CLKDIV_STATCPU0 0x00600
89#define EXYNOS5_CLKDIV_STATCPU1 0x00604