blob: e8aee6d88a40acc445484606f074e74f687e21fc [file] [log] [blame]
Thomas Abraham43b169d2012-09-07 06:07:19 +09001/*
2 * Exynos specific support for Samsung pinctrl/gpiolib driver with eint support.
3 *
4 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 * Copyright (c) 2012 Linaro Ltd
7 * http://www.linaro.org
8 *
9 * Author: Thomas Abraham <thomas.ab@samsung.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This file contains the Samsung Exynos specific information required by the
17 * the Samsung pinctrl/gpiolib driver. It also includes the implementation of
18 * external gpio and wakeup interrupt support.
19 */
20
21#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/interrupt.h>
24#include <linux/irqdomain.h>
25#include <linux/irq.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000026#include <linux/irqchip/chained_irq.h>
Thomas Abraham43b169d2012-09-07 06:07:19 +090027#include <linux/of_irq.h>
28#include <linux/io.h>
29#include <linux/slab.h>
Tomasz Figa19846952013-03-18 22:31:50 +010030#include <linux/spinlock.h>
Thomas Abraham43b169d2012-09-07 06:07:19 +090031#include <linux/err.h>
32
Thomas Abraham43b169d2012-09-07 06:07:19 +090033#include "pinctrl-samsung.h"
34#include "pinctrl-exynos.h"
35
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +020036struct exynos_irq_chip {
37 struct irq_chip chip;
38
39 u32 eint_con;
40 u32 eint_mask;
41 u32 eint_pend;
42};
43
44static inline struct exynos_irq_chip *to_exynos_irq_chip(struct irq_chip *chip)
45{
46 return container_of(chip, struct exynos_irq_chip, chip);
47}
Tomasz Figa499147c2013-03-18 22:31:52 +010048
Tomasz Figa94ce9442014-09-23 21:05:39 +020049static const struct samsung_pin_bank_type bank_type_off = {
Tomasz Figa499147c2013-03-18 22:31:52 +010050 .fld_width = { 4, 1, 2, 2, 2, 2, },
Tomasz Figa43fc9e72013-03-18 22:31:53 +010051 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, },
Tomasz Figa499147c2013-03-18 22:31:52 +010052};
53
Tomasz Figa94ce9442014-09-23 21:05:39 +020054static const struct samsung_pin_bank_type bank_type_alive = {
Tomasz Figa499147c2013-03-18 22:31:52 +010055 .fld_width = { 4, 1, 2, 2, },
Tomasz Figa43fc9e72013-03-18 22:31:53 +010056 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, },
Tomasz Figa499147c2013-03-18 22:31:52 +010057};
58
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +020059static void exynos_irq_mask(struct irq_data *irqd)
Thomas Abraham43b169d2012-09-07 06:07:19 +090060{
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +020061 struct irq_chip *chip = irq_data_get_irq_chip(irqd);
62 struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
Tomasz Figa595be722012-10-11 10:11:16 +020063 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
64 struct samsung_pinctrl_drv_data *d = bank->drvdata;
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +020065 unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset;
Thomas Abraham43b169d2012-09-07 06:07:19 +090066 unsigned long mask;
Doug Anderson5ae8cf72013-06-12 10:33:17 -070067 unsigned long flags;
68
69 spin_lock_irqsave(&bank->slock, flags);
Thomas Abraham43b169d2012-09-07 06:07:19 +090070
71 mask = readl(d->virt_base + reg_mask);
Tomasz Figa595be722012-10-11 10:11:16 +020072 mask |= 1 << irqd->hwirq;
Thomas Abraham43b169d2012-09-07 06:07:19 +090073 writel(mask, d->virt_base + reg_mask);
Doug Anderson5ae8cf72013-06-12 10:33:17 -070074
75 spin_unlock_irqrestore(&bank->slock, flags);
Thomas Abraham43b169d2012-09-07 06:07:19 +090076}
77
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +020078static void exynos_irq_ack(struct irq_data *irqd)
Thomas Abraham43b169d2012-09-07 06:07:19 +090079{
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +020080 struct irq_chip *chip = irq_data_get_irq_chip(irqd);
81 struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
Tomasz Figa595be722012-10-11 10:11:16 +020082 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
83 struct samsung_pinctrl_drv_data *d = bank->drvdata;
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +020084 unsigned long reg_pend = our_chip->eint_pend + bank->eint_offset;
Thomas Abraham43b169d2012-09-07 06:07:19 +090085
Tomasz Figa595be722012-10-11 10:11:16 +020086 writel(1 << irqd->hwirq, d->virt_base + reg_pend);
Thomas Abraham43b169d2012-09-07 06:07:19 +090087}
88
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +020089static void exynos_irq_unmask(struct irq_data *irqd)
Doug Anderson5ace03f2013-06-12 10:33:18 -070090{
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +020091 struct irq_chip *chip = irq_data_get_irq_chip(irqd);
92 struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
Doug Anderson5ace03f2013-06-12 10:33:18 -070093 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
94 struct samsung_pinctrl_drv_data *d = bank->drvdata;
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +020095 unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset;
Doug Anderson5ace03f2013-06-12 10:33:18 -070096 unsigned long mask;
97 unsigned long flags;
98
Doug Anderson5a68e7a2013-06-17 09:50:43 -070099 /*
100 * Ack level interrupts right before unmask
101 *
102 * If we don't do this we'll get a double-interrupt. Level triggered
103 * interrupts must not fire an interrupt if the level is not
104 * _currently_ active, even if it was active while the interrupt was
105 * masked.
106 */
107 if (irqd_get_trigger_type(irqd) & IRQ_TYPE_LEVEL_MASK)
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +0200108 exynos_irq_ack(irqd);
Doug Anderson5a68e7a2013-06-17 09:50:43 -0700109
Doug Anderson5ace03f2013-06-12 10:33:18 -0700110 spin_lock_irqsave(&bank->slock, flags);
111
112 mask = readl(d->virt_base + reg_mask);
113 mask &= ~(1 << irqd->hwirq);
114 writel(mask, d->virt_base + reg_mask);
115
116 spin_unlock_irqrestore(&bank->slock, flags);
117}
118
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +0200119static int exynos_irq_set_type(struct irq_data *irqd, unsigned int type)
Thomas Abraham43b169d2012-09-07 06:07:19 +0900120{
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +0200121 struct irq_chip *chip = irq_data_get_irq_chip(irqd);
122 struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
Tomasz Figa595be722012-10-11 10:11:16 +0200123 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
124 struct samsung_pinctrl_drv_data *d = bank->drvdata;
Tomasz Figaf6a82492014-08-09 01:48:05 +0200125 unsigned int shift = EXYNOS_EINT_CON_LEN * irqd->hwirq;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900126 unsigned int con, trig_type;
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +0200127 unsigned long reg_con = our_chip->eint_con + bank->eint_offset;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900128
129 switch (type) {
130 case IRQ_TYPE_EDGE_RISING:
131 trig_type = EXYNOS_EINT_EDGE_RISING;
132 break;
133 case IRQ_TYPE_EDGE_FALLING:
134 trig_type = EXYNOS_EINT_EDGE_FALLING;
135 break;
136 case IRQ_TYPE_EDGE_BOTH:
137 trig_type = EXYNOS_EINT_EDGE_BOTH;
138 break;
139 case IRQ_TYPE_LEVEL_HIGH:
140 trig_type = EXYNOS_EINT_LEVEL_HIGH;
141 break;
142 case IRQ_TYPE_LEVEL_LOW:
143 trig_type = EXYNOS_EINT_LEVEL_LOW;
144 break;
145 default:
146 pr_err("unsupported external interrupt type\n");
147 return -EINVAL;
148 }
149
150 if (type & IRQ_TYPE_EDGE_BOTH)
Thomas Gleixner40ec1682015-06-23 15:52:57 +0200151 irq_set_handler_locked(irqd, handle_edge_irq);
Thomas Abraham43b169d2012-09-07 06:07:19 +0900152 else
Thomas Gleixner40ec1682015-06-23 15:52:57 +0200153 irq_set_handler_locked(irqd, handle_level_irq);
Thomas Abraham43b169d2012-09-07 06:07:19 +0900154
155 con = readl(d->virt_base + reg_con);
156 con &= ~(EXYNOS_EINT_CON_MASK << shift);
157 con |= trig_type << shift;
158 writel(con, d->virt_base + reg_con);
Tomasz Figaee2f5732012-09-21 07:33:48 +0900159
Tomasz Figaf6a82492014-08-09 01:48:05 +0200160 return 0;
161}
162
163static int exynos_irq_request_resources(struct irq_data *irqd)
164{
165 struct irq_chip *chip = irq_data_get_irq_chip(irqd);
166 struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
167 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
Tomasz Figa94ce9442014-09-23 21:05:39 +0200168 const struct samsung_pin_bank_type *bank_type = bank->type;
Tomasz Figaf6a82492014-08-09 01:48:05 +0200169 struct samsung_pinctrl_drv_data *d = bank->drvdata;
170 unsigned int shift = EXYNOS_EINT_CON_LEN * irqd->hwirq;
171 unsigned long reg_con = our_chip->eint_con + bank->eint_offset;
172 unsigned long flags;
173 unsigned int mask;
174 unsigned int con;
175 int ret;
176
Alexandre Courbote3a2e872014-10-23 17:27:07 +0900177 ret = gpiochip_lock_as_irq(&bank->gpio_chip, irqd->hwirq);
Tomasz Figaf6a82492014-08-09 01:48:05 +0200178 if (ret) {
Linus Walleij58383c72015-11-04 09:56:26 +0100179 dev_err(bank->gpio_chip.parent,
180 "unable to lock pin %s-%lu IRQ\n",
Tomasz Figaf6a82492014-08-09 01:48:05 +0200181 bank->name, irqd->hwirq);
182 return ret;
183 }
184
Tomasz Figa43fc9e72013-03-18 22:31:53 +0100185 reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
Tomasz Figaf6a82492014-08-09 01:48:05 +0200186 shift = irqd->hwirq * bank_type->fld_width[PINCFG_TYPE_FUNC];
Tomasz Figa499147c2013-03-18 22:31:52 +0100187 mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
Tomasz Figaee2f5732012-09-21 07:33:48 +0900188
Tomasz Figa19846952013-03-18 22:31:50 +0100189 spin_lock_irqsave(&bank->slock, flags);
190
Tomasz Figaee2f5732012-09-21 07:33:48 +0900191 con = readl(d->virt_base + reg_con);
192 con &= ~(mask << shift);
193 con |= EXYNOS_EINT_FUNC << shift;
194 writel(con, d->virt_base + reg_con);
195
Tomasz Figa19846952013-03-18 22:31:50 +0100196 spin_unlock_irqrestore(&bank->slock, flags);
197
Thomas Abraham43b169d2012-09-07 06:07:19 +0900198 return 0;
199}
200
Tomasz Figaf6a82492014-08-09 01:48:05 +0200201static void exynos_irq_release_resources(struct irq_data *irqd)
202{
203 struct irq_chip *chip = irq_data_get_irq_chip(irqd);
204 struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
205 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
Tomasz Figa94ce9442014-09-23 21:05:39 +0200206 const struct samsung_pin_bank_type *bank_type = bank->type;
Tomasz Figaf6a82492014-08-09 01:48:05 +0200207 struct samsung_pinctrl_drv_data *d = bank->drvdata;
208 unsigned int shift = EXYNOS_EINT_CON_LEN * irqd->hwirq;
209 unsigned long reg_con = our_chip->eint_con + bank->eint_offset;
210 unsigned long flags;
211 unsigned int mask;
212 unsigned int con;
213
214 reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
215 shift = irqd->hwirq * bank_type->fld_width[PINCFG_TYPE_FUNC];
216 mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
217
Tomasz Figaf6a82492014-08-09 01:48:05 +0200218 spin_lock_irqsave(&bank->slock, flags);
219
220 con = readl(d->virt_base + reg_con);
221 con &= ~(mask << shift);
222 con |= FUNC_INPUT << shift;
223 writel(con, d->virt_base + reg_con);
224
225 spin_unlock_irqrestore(&bank->slock, flags);
226
Alexandre Courbote3a2e872014-10-23 17:27:07 +0900227 gpiochip_unlock_as_irq(&bank->gpio_chip, irqd->hwirq);
Tomasz Figaf6a82492014-08-09 01:48:05 +0200228}
229
Thomas Abraham43b169d2012-09-07 06:07:19 +0900230/*
231 * irq_chip for gpio interrupts.
232 */
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +0200233static struct exynos_irq_chip exynos_gpio_irq_chip = {
234 .chip = {
235 .name = "exynos_gpio_irq_chip",
236 .irq_unmask = exynos_irq_unmask,
237 .irq_mask = exynos_irq_mask,
238 .irq_ack = exynos_irq_ack,
239 .irq_set_type = exynos_irq_set_type,
Tomasz Figaf6a82492014-08-09 01:48:05 +0200240 .irq_request_resources = exynos_irq_request_resources,
241 .irq_release_resources = exynos_irq_release_resources,
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +0200242 },
243 .eint_con = EXYNOS_GPIO_ECON_OFFSET,
244 .eint_mask = EXYNOS_GPIO_EMASK_OFFSET,
245 .eint_pend = EXYNOS_GPIO_EPEND_OFFSET,
Thomas Abraham43b169d2012-09-07 06:07:19 +0900246};
247
Abhilash Kesavan6f5e41b2014-10-09 19:24:30 +0530248static int exynos_eint_irq_map(struct irq_domain *h, unsigned int virq,
Thomas Abraham43b169d2012-09-07 06:07:19 +0900249 irq_hw_number_t hw)
250{
Tomasz Figa595be722012-10-11 10:11:16 +0200251 struct samsung_pin_bank *b = h->host_data;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900252
Tomasz Figa595be722012-10-11 10:11:16 +0200253 irq_set_chip_data(virq, b);
Abhilash Kesavan0d3d30d2014-10-09 19:24:29 +0530254 irq_set_chip_and_handler(virq, &b->irq_chip->chip,
Thomas Abraham43b169d2012-09-07 06:07:19 +0900255 handle_level_irq);
Thomas Abraham43b169d2012-09-07 06:07:19 +0900256 return 0;
257}
258
Thomas Abraham43b169d2012-09-07 06:07:19 +0900259/*
Abhilash Kesavan6f5e41b2014-10-09 19:24:30 +0530260 * irq domain callbacks for external gpio and wakeup interrupt controllers.
Thomas Abraham43b169d2012-09-07 06:07:19 +0900261 */
Abhilash Kesavan6f5e41b2014-10-09 19:24:30 +0530262static const struct irq_domain_ops exynos_eint_irqd_ops = {
263 .map = exynos_eint_irq_map,
Thomas Abraham43b169d2012-09-07 06:07:19 +0900264 .xlate = irq_domain_xlate_twocell,
265};
266
267static irqreturn_t exynos_eint_gpio_irq(int irq, void *data)
268{
269 struct samsung_pinctrl_drv_data *d = data;
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200270 struct samsung_pin_bank *bank = d->pin_banks;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900271 unsigned int svc, group, pin, virq;
272
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +0200273 svc = readl(d->virt_base + EXYNOS_SVC_OFFSET);
Thomas Abraham43b169d2012-09-07 06:07:19 +0900274 group = EXYNOS_SVC_GROUP(svc);
275 pin = svc & EXYNOS_SVC_NUM_MASK;
276
277 if (!group)
278 return IRQ_HANDLED;
279 bank += (group - 1);
280
Tomasz Figa595be722012-10-11 10:11:16 +0200281 virq = irq_linear_revmap(bank->irq_domain, pin);
Thomas Abraham43b169d2012-09-07 06:07:19 +0900282 if (!virq)
283 return IRQ_NONE;
284 generic_handle_irq(virq);
285 return IRQ_HANDLED;
286}
287
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200288struct exynos_eint_gpio_save {
289 u32 eint_con;
290 u32 eint_fltcon0;
291 u32 eint_fltcon1;
292};
293
Thomas Abraham43b169d2012-09-07 06:07:19 +0900294/*
295 * exynos_eint_gpio_init() - setup handling of external gpio interrupts.
296 * @d: driver data of samsung pinctrl driver.
297 */
298static int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d)
299{
Tomasz Figa595be722012-10-11 10:11:16 +0200300 struct samsung_pin_bank *bank;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900301 struct device *dev = d->dev;
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200302 int ret;
303 int i;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900304
305 if (!d->irq) {
306 dev_err(dev, "irq number not available\n");
307 return -EINVAL;
308 }
309
310 ret = devm_request_irq(dev, d->irq, exynos_eint_gpio_irq,
311 0, dev_name(dev), d);
312 if (ret) {
313 dev_err(dev, "irq request failed\n");
314 return -ENXIO;
315 }
316
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200317 bank = d->pin_banks;
318 for (i = 0; i < d->nr_banks; ++i, ++bank) {
Tomasz Figa595be722012-10-11 10:11:16 +0200319 if (bank->eint_type != EINT_TYPE_GPIO)
320 continue;
321 bank->irq_domain = irq_domain_add_linear(bank->of_node,
Abhilash Kesavan6f5e41b2014-10-09 19:24:30 +0530322 bank->nr_pins, &exynos_eint_irqd_ops, bank);
Tomasz Figa595be722012-10-11 10:11:16 +0200323 if (!bank->irq_domain) {
324 dev_err(dev, "gpio irq domain add failed\n");
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200325 ret = -ENXIO;
326 goto err_domains;
327 }
328
329 bank->soc_priv = devm_kzalloc(d->dev,
330 sizeof(struct exynos_eint_gpio_save), GFP_KERNEL);
331 if (!bank->soc_priv) {
332 irq_domain_remove(bank->irq_domain);
333 ret = -ENOMEM;
334 goto err_domains;
Tomasz Figa595be722012-10-11 10:11:16 +0200335 }
Abhilash Kesavan0d3d30d2014-10-09 19:24:29 +0530336
337 bank->irq_chip = &exynos_gpio_irq_chip;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900338 }
339
340 return 0;
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200341
342err_domains:
343 for (--i, --bank; i >= 0; --i, --bank) {
344 if (bank->eint_type != EINT_TYPE_GPIO)
345 continue;
346 irq_domain_remove(bank->irq_domain);
347 }
348
349 return ret;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900350}
351
Tomasz Figaad350cd2013-05-17 18:24:27 +0200352static u32 exynos_eint_wake_mask = 0xffffffff;
353
354u32 exynos_get_eint_wake_mask(void)
355{
356 return exynos_eint_wake_mask;
357}
358
359static int exynos_wkup_irq_set_wake(struct irq_data *irqd, unsigned int on)
360{
361 struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
362 unsigned long bit = 1UL << (2 * bank->eint_offset + irqd->hwirq);
363
364 pr_info("wake %s for irq %d\n", on ? "enabled" : "disabled", irqd->irq);
365
366 if (!on)
367 exynos_eint_wake_mask |= bit;
368 else
369 exynos_eint_wake_mask &= ~bit;
370
371 return 0;
372}
373
Thomas Abraham43b169d2012-09-07 06:07:19 +0900374/*
375 * irq_chip for wakeup interrupts
376 */
Abhilash Kesavan14c255d2014-10-09 19:24:31 +0530377static struct exynos_irq_chip exynos4210_wkup_irq_chip __initdata = {
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +0200378 .chip = {
Abhilash Kesavan14c255d2014-10-09 19:24:31 +0530379 .name = "exynos4210_wkup_irq_chip",
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +0200380 .irq_unmask = exynos_irq_unmask,
381 .irq_mask = exynos_irq_mask,
382 .irq_ack = exynos_irq_ack,
383 .irq_set_type = exynos_irq_set_type,
384 .irq_set_wake = exynos_wkup_irq_set_wake,
Tomasz Figaf6a82492014-08-09 01:48:05 +0200385 .irq_request_resources = exynos_irq_request_resources,
386 .irq_release_resources = exynos_irq_release_resources,
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +0200387 },
388 .eint_con = EXYNOS_WKUP_ECON_OFFSET,
389 .eint_mask = EXYNOS_WKUP_EMASK_OFFSET,
390 .eint_pend = EXYNOS_WKUP_EPEND_OFFSET,
Thomas Abraham43b169d2012-09-07 06:07:19 +0900391};
392
Abhilash Kesavan14c255d2014-10-09 19:24:31 +0530393static struct exynos_irq_chip exynos7_wkup_irq_chip __initdata = {
394 .chip = {
395 .name = "exynos7_wkup_irq_chip",
396 .irq_unmask = exynos_irq_unmask,
397 .irq_mask = exynos_irq_mask,
398 .irq_ack = exynos_irq_ack,
399 .irq_set_type = exynos_irq_set_type,
400 .irq_set_wake = exynos_wkup_irq_set_wake,
401 .irq_request_resources = exynos_irq_request_resources,
402 .irq_release_resources = exynos_irq_release_resources,
403 },
404 .eint_con = EXYNOS7_WKUP_ECON_OFFSET,
405 .eint_mask = EXYNOS7_WKUP_EMASK_OFFSET,
406 .eint_pend = EXYNOS7_WKUP_EPEND_OFFSET,
407};
408
409/* list of external wakeup controllers supported */
410static const struct of_device_id exynos_wkup_irq_ids[] = {
411 { .compatible = "samsung,exynos4210-wakeup-eint",
412 .data = &exynos4210_wkup_irq_chip },
413 { .compatible = "samsung,exynos7-wakeup-eint",
414 .data = &exynos7_wkup_irq_chip },
415 { }
416};
417
Thomas Abraham43b169d2012-09-07 06:07:19 +0900418/* interrupt handler for wakeup interrupts 0..15 */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200419static void exynos_irq_eint0_15(struct irq_desc *desc)
Thomas Abraham43b169d2012-09-07 06:07:19 +0900420{
Jiang Liu5663bb22015-06-04 12:13:16 +0800421 struct exynos_weint_data *eintd = irq_desc_get_handler_data(desc);
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200422 struct samsung_pin_bank *bank = eintd->bank;
Jiang Liu5663bb22015-06-04 12:13:16 +0800423 struct irq_chip *chip = irq_desc_get_chip(desc);
Thomas Abraham43b169d2012-09-07 06:07:19 +0900424 int eint_irq;
425
426 chained_irq_enter(chip, desc);
Thomas Abraham43b169d2012-09-07 06:07:19 +0900427
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200428 eint_irq = irq_linear_revmap(bank->irq_domain, eintd->irq);
Thomas Abraham43b169d2012-09-07 06:07:19 +0900429 generic_handle_irq(eint_irq);
perr perr26fecf02016-08-16 18:45:29 +0800430
Thomas Abraham43b169d2012-09-07 06:07:19 +0900431 chained_irq_exit(chip, desc);
432}
433
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200434static inline void exynos_irq_demux_eint(unsigned long pend,
435 struct irq_domain *domain)
Thomas Abraham43b169d2012-09-07 06:07:19 +0900436{
437 unsigned int irq;
438
439 while (pend) {
440 irq = fls(pend) - 1;
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200441 generic_handle_irq(irq_find_mapping(domain, irq));
Thomas Abraham43b169d2012-09-07 06:07:19 +0900442 pend &= ~(1 << irq);
443 }
444}
445
446/* interrupt handler for wakeup interrupt 16 */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200447static void exynos_irq_demux_eint16_31(struct irq_desc *desc)
Thomas Abraham43b169d2012-09-07 06:07:19 +0900448{
Jiang Liu5663bb22015-06-04 12:13:16 +0800449 struct irq_chip *chip = irq_desc_get_chip(desc);
450 struct exynos_muxed_weint_data *eintd = irq_desc_get_handler_data(desc);
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200451 struct samsung_pinctrl_drv_data *d = eintd->banks[0]->drvdata;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900452 unsigned long pend;
Tomasz Figade590492012-09-21 07:33:55 +0900453 unsigned long mask;
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200454 int i;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900455
456 chained_irq_enter(chip, desc);
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200457
458 for (i = 0; i < eintd->nr_banks; ++i) {
459 struct samsung_pin_bank *b = eintd->banks[i];
Abhilash Kesavan0d3d30d2014-10-09 19:24:29 +0530460 pend = readl(d->virt_base + b->irq_chip->eint_pend
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +0200461 + b->eint_offset);
Abhilash Kesavan0d3d30d2014-10-09 19:24:29 +0530462 mask = readl(d->virt_base + b->irq_chip->eint_mask
Tomasz Figa2e4a4fd2014-07-02 17:41:01 +0200463 + b->eint_offset);
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200464 exynos_irq_demux_eint(pend & ~mask, b->irq_domain);
465 }
466
Thomas Abraham43b169d2012-09-07 06:07:19 +0900467 chained_irq_exit(chip, desc);
468}
469
Thomas Abraham43b169d2012-09-07 06:07:19 +0900470/*
471 * exynos_eint_wkup_init() - setup handling of external wakeup interrupts.
472 * @d: driver data of samsung pinctrl driver.
473 */
474static int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d)
475{
476 struct device *dev = d->dev;
Tomasz Figac3ad0562012-09-21 07:34:01 +0900477 struct device_node *wkup_np = NULL;
478 struct device_node *np;
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200479 struct samsung_pin_bank *bank;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900480 struct exynos_weint_data *weint_data;
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200481 struct exynos_muxed_weint_data *muxed_data;
Abhilash Kesavan14c255d2014-10-09 19:24:31 +0530482 struct exynos_irq_chip *irq_chip;
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200483 unsigned int muxed_banks = 0;
484 unsigned int i;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900485 int idx, irq;
486
Tomasz Figac3ad0562012-09-21 07:34:01 +0900487 for_each_child_of_node(dev->of_node, np) {
Abhilash Kesavan14c255d2014-10-09 19:24:31 +0530488 const struct of_device_id *match;
489
490 match = of_match_node(exynos_wkup_irq_ids, np);
491 if (match) {
492 irq_chip = kmemdup(match->data,
493 sizeof(*irq_chip), GFP_KERNEL);
Tomasz Figac3ad0562012-09-21 07:34:01 +0900494 wkup_np = np;
495 break;
496 }
Thomas Abraham43b169d2012-09-07 06:07:19 +0900497 }
Tomasz Figac3ad0562012-09-21 07:34:01 +0900498 if (!wkup_np)
499 return -ENODEV;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900500
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200501 bank = d->pin_banks;
502 for (i = 0; i < d->nr_banks; ++i, ++bank) {
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200503 if (bank->eint_type != EINT_TYPE_WKUP)
504 continue;
505
506 bank->irq_domain = irq_domain_add_linear(bank->of_node,
Abhilash Kesavan6f5e41b2014-10-09 19:24:30 +0530507 bank->nr_pins, &exynos_eint_irqd_ops, bank);
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200508 if (!bank->irq_domain) {
509 dev_err(dev, "wkup irq domain add failed\n");
510 return -ENXIO;
511 }
512
Abhilash Kesavan14c255d2014-10-09 19:24:31 +0530513 bank->irq_chip = irq_chip;
Abhilash Kesavan0d3d30d2014-10-09 19:24:29 +0530514
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200515 if (!of_find_property(bank->of_node, "interrupts", NULL)) {
516 bank->eint_type = EINT_TYPE_WKUP_MUX;
517 ++muxed_banks;
518 continue;
519 }
520
521 weint_data = devm_kzalloc(dev, bank->nr_pins
522 * sizeof(*weint_data), GFP_KERNEL);
523 if (!weint_data) {
524 dev_err(dev, "could not allocate memory for weint_data\n");
525 return -ENOMEM;
526 }
527
528 for (idx = 0; idx < bank->nr_pins; ++idx) {
529 irq = irq_of_parse_and_map(bank->of_node, idx);
530 if (!irq) {
531 dev_err(dev, "irq number for eint-%s-%d not found\n",
532 bank->name, idx);
533 continue;
534 }
535 weint_data[idx].irq = idx;
536 weint_data[idx].bank = bank;
Thomas Gleixnerc21f7842015-06-21 21:11:07 +0200537 irq_set_chained_handler_and_data(irq,
538 exynos_irq_eint0_15,
539 &weint_data[idx]);
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200540 }
Thomas Abraham43b169d2012-09-07 06:07:19 +0900541 }
542
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200543 if (!muxed_banks)
544 return 0;
545
546 irq = irq_of_parse_and_map(wkup_np, 0);
547 if (!irq) {
548 dev_err(dev, "irq number for muxed EINTs not found\n");
549 return 0;
550 }
551
552 muxed_data = devm_kzalloc(dev, sizeof(*muxed_data)
553 + muxed_banks*sizeof(struct samsung_pin_bank *), GFP_KERNEL);
554 if (!muxed_data) {
555 dev_err(dev, "could not allocate memory for muxed_data\n");
Thomas Abraham43b169d2012-09-07 06:07:19 +0900556 return -ENOMEM;
557 }
558
Thomas Gleixnerbb56fc32015-06-21 20:16:16 +0200559 irq_set_chained_handler_and_data(irq, exynos_irq_demux_eint16_31,
560 muxed_data);
Thomas Abraham43b169d2012-09-07 06:07:19 +0900561
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200562 bank = d->pin_banks;
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200563 idx = 0;
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200564 for (i = 0; i < d->nr_banks; ++i, ++bank) {
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200565 if (bank->eint_type != EINT_TYPE_WKUP_MUX)
566 continue;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900567
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200568 muxed_data->banks[idx++] = bank;
Thomas Abraham43b169d2012-09-07 06:07:19 +0900569 }
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200570 muxed_data->nr_banks = muxed_banks;
571
Thomas Abraham43b169d2012-09-07 06:07:19 +0900572 return 0;
573}
574
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200575static void exynos_pinctrl_suspend_bank(
576 struct samsung_pinctrl_drv_data *drvdata,
577 struct samsung_pin_bank *bank)
578{
579 struct exynos_eint_gpio_save *save = bank->soc_priv;
580 void __iomem *regs = drvdata->virt_base;
581
582 save->eint_con = readl(regs + EXYNOS_GPIO_ECON_OFFSET
583 + bank->eint_offset);
584 save->eint_fltcon0 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
585 + 2 * bank->eint_offset);
586 save->eint_fltcon1 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
587 + 2 * bank->eint_offset + 4);
588
589 pr_debug("%s: save con %#010x\n", bank->name, save->eint_con);
590 pr_debug("%s: save fltcon0 %#010x\n", bank->name, save->eint_fltcon0);
591 pr_debug("%s: save fltcon1 %#010x\n", bank->name, save->eint_fltcon1);
592}
593
594static void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata)
595{
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200596 struct samsung_pin_bank *bank = drvdata->pin_banks;
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200597 int i;
598
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200599 for (i = 0; i < drvdata->nr_banks; ++i, ++bank)
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200600 if (bank->eint_type == EINT_TYPE_GPIO)
601 exynos_pinctrl_suspend_bank(drvdata, bank);
602}
603
604static void exynos_pinctrl_resume_bank(
605 struct samsung_pinctrl_drv_data *drvdata,
606 struct samsung_pin_bank *bank)
607{
608 struct exynos_eint_gpio_save *save = bank->soc_priv;
609 void __iomem *regs = drvdata->virt_base;
610
611 pr_debug("%s: con %#010x => %#010x\n", bank->name,
612 readl(regs + EXYNOS_GPIO_ECON_OFFSET
613 + bank->eint_offset), save->eint_con);
614 pr_debug("%s: fltcon0 %#010x => %#010x\n", bank->name,
615 readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
616 + 2 * bank->eint_offset), save->eint_fltcon0);
617 pr_debug("%s: fltcon1 %#010x => %#010x\n", bank->name,
618 readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
619 + 2 * bank->eint_offset + 4), save->eint_fltcon1);
620
621 writel(save->eint_con, regs + EXYNOS_GPIO_ECON_OFFSET
622 + bank->eint_offset);
623 writel(save->eint_fltcon0, regs + EXYNOS_GPIO_EFLTCON_OFFSET
624 + 2 * bank->eint_offset);
625 writel(save->eint_fltcon1, regs + EXYNOS_GPIO_EFLTCON_OFFSET
626 + 2 * bank->eint_offset + 4);
627}
628
629static void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata)
630{
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200631 struct samsung_pin_bank *bank = drvdata->pin_banks;
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200632 int i;
633
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200634 for (i = 0; i < drvdata->nr_banks; ++i, ++bank)
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200635 if (bank->eint_type == EINT_TYPE_GPIO)
636 exynos_pinctrl_resume_bank(drvdata, bank);
637}
638
Mateusz Krawczuk608a26a2013-08-27 15:08:10 +0200639/* pin banks of s5pv210 pin-controller */
Tomasz Figa8100cf42014-09-23 21:05:41 +0200640static const struct samsung_pin_bank_data s5pv210_pin_bank[] __initconst = {
Mateusz Krawczuk608a26a2013-08-27 15:08:10 +0200641 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
Mateusz Krawczuk48802922013-09-24 17:04:11 +0200642 EXYNOS_PIN_BANK_EINTG(4, 0x020, "gpa1", 0x04),
Mateusz Krawczuk608a26a2013-08-27 15:08:10 +0200643 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
644 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
645 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
646 EXYNOS_PIN_BANK_EINTG(4, 0x0a0, "gpd0", 0x14),
Mateusz Krawczuk48802922013-09-24 17:04:11 +0200647 EXYNOS_PIN_BANK_EINTG(6, 0x0c0, "gpd1", 0x18),
648 EXYNOS_PIN_BANK_EINTG(8, 0x0e0, "gpe0", 0x1c),
649 EXYNOS_PIN_BANK_EINTG(5, 0x100, "gpe1", 0x20),
650 EXYNOS_PIN_BANK_EINTG(8, 0x120, "gpf0", 0x24),
Mateusz Krawczuk608a26a2013-08-27 15:08:10 +0200651 EXYNOS_PIN_BANK_EINTG(8, 0x140, "gpf1", 0x28),
652 EXYNOS_PIN_BANK_EINTG(8, 0x160, "gpf2", 0x2c),
Mateusz Krawczuk48802922013-09-24 17:04:11 +0200653 EXYNOS_PIN_BANK_EINTG(6, 0x180, "gpf3", 0x30),
Mateusz Krawczuk608a26a2013-08-27 15:08:10 +0200654 EXYNOS_PIN_BANK_EINTG(7, 0x1a0, "gpg0", 0x34),
655 EXYNOS_PIN_BANK_EINTG(7, 0x1c0, "gpg1", 0x38),
656 EXYNOS_PIN_BANK_EINTG(7, 0x1e0, "gpg2", 0x3c),
657 EXYNOS_PIN_BANK_EINTG(7, 0x200, "gpg3", 0x40),
658 EXYNOS_PIN_BANK_EINTN(7, 0x220, "gpi"),
659 EXYNOS_PIN_BANK_EINTG(8, 0x240, "gpj0", 0x44),
660 EXYNOS_PIN_BANK_EINTG(6, 0x260, "gpj1", 0x48),
661 EXYNOS_PIN_BANK_EINTG(8, 0x280, "gpj2", 0x4c),
662 EXYNOS_PIN_BANK_EINTG(8, 0x2a0, "gpj3", 0x50),
663 EXYNOS_PIN_BANK_EINTG(5, 0x2c0, "gpj4", 0x54),
664 EXYNOS_PIN_BANK_EINTN(8, 0x2e0, "mp01"),
665 EXYNOS_PIN_BANK_EINTN(4, 0x300, "mp02"),
666 EXYNOS_PIN_BANK_EINTN(8, 0x320, "mp03"),
667 EXYNOS_PIN_BANK_EINTN(8, 0x340, "mp04"),
668 EXYNOS_PIN_BANK_EINTN(8, 0x360, "mp05"),
669 EXYNOS_PIN_BANK_EINTN(8, 0x380, "mp06"),
670 EXYNOS_PIN_BANK_EINTN(8, 0x3a0, "mp07"),
671 EXYNOS_PIN_BANK_EINTW(8, 0xc00, "gph0", 0x00),
672 EXYNOS_PIN_BANK_EINTW(8, 0xc20, "gph1", 0x04),
673 EXYNOS_PIN_BANK_EINTW(8, 0xc40, "gph2", 0x08),
674 EXYNOS_PIN_BANK_EINTW(8, 0xc60, "gph3", 0x0c),
675};
676
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200677const struct samsung_pin_ctrl s5pv210_pin_ctrl[] __initconst = {
Mateusz Krawczuk608a26a2013-08-27 15:08:10 +0200678 {
679 /* pin-controller instance 0 data */
680 .pin_banks = s5pv210_pin_bank,
681 .nr_banks = ARRAY_SIZE(s5pv210_pin_bank),
Mateusz Krawczuk608a26a2013-08-27 15:08:10 +0200682 .eint_gpio_init = exynos_eint_gpio_init,
683 .eint_wkup_init = exynos_eint_wkup_init,
684 .suspend = exynos_pinctrl_suspend,
685 .resume = exynos_pinctrl_resume,
Mateusz Krawczuk608a26a2013-08-27 15:08:10 +0200686 },
687};
688
Tomasz Figad97f5b92014-04-14 10:45:47 +0900689/* pin banks of exynos3250 pin-controller 0 */
Tomasz Figa8100cf42014-09-23 21:05:41 +0200690static const struct samsung_pin_bank_data exynos3250_pin_banks0[] __initconst = {
Tomasz Figad97f5b92014-04-14 10:45:47 +0900691 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
692 EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
693 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
694 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
695 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
696 EXYNOS_PIN_BANK_EINTG(4, 0x0a0, "gpd0", 0x14),
697 EXYNOS_PIN_BANK_EINTG(4, 0x0c0, "gpd1", 0x18),
698};
699
700/* pin banks of exynos3250 pin-controller 1 */
Tomasz Figa8100cf42014-09-23 21:05:41 +0200701static const struct samsung_pin_bank_data exynos3250_pin_banks1[] __initconst = {
Tomasz Figad97f5b92014-04-14 10:45:47 +0900702 EXYNOS_PIN_BANK_EINTN(8, 0x120, "gpe0"),
703 EXYNOS_PIN_BANK_EINTN(8, 0x140, "gpe1"),
704 EXYNOS_PIN_BANK_EINTN(3, 0x180, "gpe2"),
705 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpk0", 0x08),
706 EXYNOS_PIN_BANK_EINTG(7, 0x060, "gpk1", 0x0c),
707 EXYNOS_PIN_BANK_EINTG(7, 0x080, "gpk2", 0x10),
708 EXYNOS_PIN_BANK_EINTG(4, 0x0c0, "gpl0", 0x18),
709 EXYNOS_PIN_BANK_EINTG(8, 0x260, "gpm0", 0x24),
710 EXYNOS_PIN_BANK_EINTG(7, 0x280, "gpm1", 0x28),
711 EXYNOS_PIN_BANK_EINTG(5, 0x2a0, "gpm2", 0x2c),
712 EXYNOS_PIN_BANK_EINTG(8, 0x2c0, "gpm3", 0x30),
713 EXYNOS_PIN_BANK_EINTG(8, 0x2e0, "gpm4", 0x34),
714 EXYNOS_PIN_BANK_EINTW(8, 0xc00, "gpx0", 0x00),
715 EXYNOS_PIN_BANK_EINTW(8, 0xc20, "gpx1", 0x04),
716 EXYNOS_PIN_BANK_EINTW(8, 0xc40, "gpx2", 0x08),
717 EXYNOS_PIN_BANK_EINTW(8, 0xc60, "gpx3", 0x0c),
718};
719
720/*
721 * Samsung pinctrl driver data for Exynos3250 SoC. Exynos3250 SoC includes
722 * two gpio/pin-mux/pinconfig controllers.
723 */
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200724const struct samsung_pin_ctrl exynos3250_pin_ctrl[] __initconst = {
Tomasz Figad97f5b92014-04-14 10:45:47 +0900725 {
726 /* pin-controller instance 0 data */
727 .pin_banks = exynos3250_pin_banks0,
728 .nr_banks = ARRAY_SIZE(exynos3250_pin_banks0),
Tomasz Figad97f5b92014-04-14 10:45:47 +0900729 .eint_gpio_init = exynos_eint_gpio_init,
730 .suspend = exynos_pinctrl_suspend,
731 .resume = exynos_pinctrl_resume,
Tomasz Figad97f5b92014-04-14 10:45:47 +0900732 }, {
733 /* pin-controller instance 1 data */
734 .pin_banks = exynos3250_pin_banks1,
735 .nr_banks = ARRAY_SIZE(exynos3250_pin_banks1),
Tomasz Figad97f5b92014-04-14 10:45:47 +0900736 .eint_gpio_init = exynos_eint_gpio_init,
737 .eint_wkup_init = exynos_eint_wkup_init,
738 .suspend = exynos_pinctrl_suspend,
739 .resume = exynos_pinctrl_resume,
Tomasz Figad97f5b92014-04-14 10:45:47 +0900740 },
741};
742
Thomas Abraham43b169d2012-09-07 06:07:19 +0900743/* pin banks of exynos4210 pin-controller 0 */
Tomasz Figa8100cf42014-09-23 21:05:41 +0200744static const struct samsung_pin_bank_data exynos4210_pin_banks0[] __initconst = {
Tomasz Figa1b6056d2012-10-11 10:11:15 +0200745 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
746 EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
747 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
748 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
749 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
750 EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpd0", 0x14),
751 EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpd1", 0x18),
752 EXYNOS_PIN_BANK_EINTG(5, 0x0E0, "gpe0", 0x1c),
753 EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpe1", 0x20),
754 EXYNOS_PIN_BANK_EINTG(6, 0x120, "gpe2", 0x24),
755 EXYNOS_PIN_BANK_EINTG(8, 0x140, "gpe3", 0x28),
756 EXYNOS_PIN_BANK_EINTG(8, 0x160, "gpe4", 0x2c),
757 EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpf0", 0x30),
758 EXYNOS_PIN_BANK_EINTG(8, 0x1A0, "gpf1", 0x34),
759 EXYNOS_PIN_BANK_EINTG(8, 0x1C0, "gpf2", 0x38),
760 EXYNOS_PIN_BANK_EINTG(6, 0x1E0, "gpf3", 0x3c),
Thomas Abraham43b169d2012-09-07 06:07:19 +0900761};
762
763/* pin banks of exynos4210 pin-controller 1 */
Tomasz Figa8100cf42014-09-23 21:05:41 +0200764static const struct samsung_pin_bank_data exynos4210_pin_banks1[] __initconst = {
Tomasz Figa1b6056d2012-10-11 10:11:15 +0200765 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpj0", 0x00),
766 EXYNOS_PIN_BANK_EINTG(5, 0x020, "gpj1", 0x04),
767 EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpk0", 0x08),
768 EXYNOS_PIN_BANK_EINTG(7, 0x060, "gpk1", 0x0c),
769 EXYNOS_PIN_BANK_EINTG(7, 0x080, "gpk2", 0x10),
770 EXYNOS_PIN_BANK_EINTG(7, 0x0A0, "gpk3", 0x14),
771 EXYNOS_PIN_BANK_EINTG(8, 0x0C0, "gpl0", 0x18),
772 EXYNOS_PIN_BANK_EINTG(3, 0x0E0, "gpl1", 0x1c),
773 EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpl2", 0x20),
Tomasz Figa40ba6222012-10-11 10:11:09 +0200774 EXYNOS_PIN_BANK_EINTN(6, 0x120, "gpy0"),
775 EXYNOS_PIN_BANK_EINTN(4, 0x140, "gpy1"),
776 EXYNOS_PIN_BANK_EINTN(6, 0x160, "gpy2"),
777 EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy3"),
778 EXYNOS_PIN_BANK_EINTN(8, 0x1A0, "gpy4"),
779 EXYNOS_PIN_BANK_EINTN(8, 0x1C0, "gpy5"),
780 EXYNOS_PIN_BANK_EINTN(8, 0x1E0, "gpy6"),
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200781 EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
782 EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
783 EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
784 EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
Thomas Abraham43b169d2012-09-07 06:07:19 +0900785};
786
787/* pin banks of exynos4210 pin-controller 2 */
Tomasz Figa8100cf42014-09-23 21:05:41 +0200788static const struct samsung_pin_bank_data exynos4210_pin_banks2[] __initconst = {
Tomasz Figa40ba6222012-10-11 10:11:09 +0200789 EXYNOS_PIN_BANK_EINTN(7, 0x000, "gpz"),
Thomas Abraham43b169d2012-09-07 06:07:19 +0900790};
791
792/*
793 * Samsung pinctrl driver data for Exynos4210 SoC. Exynos4210 SoC includes
794 * three gpio/pin-mux/pinconfig controllers.
795 */
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200796const struct samsung_pin_ctrl exynos4210_pin_ctrl[] __initconst = {
Thomas Abraham43b169d2012-09-07 06:07:19 +0900797 {
798 /* pin-controller instance 0 data */
799 .pin_banks = exynos4210_pin_banks0,
800 .nr_banks = ARRAY_SIZE(exynos4210_pin_banks0),
Thomas Abraham43b169d2012-09-07 06:07:19 +0900801 .eint_gpio_init = exynos_eint_gpio_init,
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200802 .suspend = exynos_pinctrl_suspend,
803 .resume = exynos_pinctrl_resume,
Thomas Abraham43b169d2012-09-07 06:07:19 +0900804 }, {
805 /* pin-controller instance 1 data */
806 .pin_banks = exynos4210_pin_banks1,
807 .nr_banks = ARRAY_SIZE(exynos4210_pin_banks1),
Thomas Abraham43b169d2012-09-07 06:07:19 +0900808 .eint_gpio_init = exynos_eint_gpio_init,
809 .eint_wkup_init = exynos_eint_wkup_init,
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200810 .suspend = exynos_pinctrl_suspend,
811 .resume = exynos_pinctrl_resume,
Thomas Abraham43b169d2012-09-07 06:07:19 +0900812 }, {
813 /* pin-controller instance 2 data */
814 .pin_banks = exynos4210_pin_banks2,
815 .nr_banks = ARRAY_SIZE(exynos4210_pin_banks2),
Thomas Abraham43b169d2012-09-07 06:07:19 +0900816 },
817};
Tomasz Figa6edc7942012-11-07 08:44:59 +0900818
819/* pin banks of exynos4x12 pin-controller 0 */
Tomasz Figa8100cf42014-09-23 21:05:41 +0200820static const struct samsung_pin_bank_data exynos4x12_pin_banks0[] __initconst = {
Tomasz Figa6edc7942012-11-07 08:44:59 +0900821 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
822 EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
823 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
824 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
825 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
826 EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpd0", 0x14),
827 EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpd1", 0x18),
828 EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpf0", 0x30),
829 EXYNOS_PIN_BANK_EINTG(8, 0x1A0, "gpf1", 0x34),
830 EXYNOS_PIN_BANK_EINTG(8, 0x1C0, "gpf2", 0x38),
831 EXYNOS_PIN_BANK_EINTG(6, 0x1E0, "gpf3", 0x3c),
832 EXYNOS_PIN_BANK_EINTG(8, 0x240, "gpj0", 0x40),
833 EXYNOS_PIN_BANK_EINTG(5, 0x260, "gpj1", 0x44),
834};
835
836/* pin banks of exynos4x12 pin-controller 1 */
Tomasz Figa8100cf42014-09-23 21:05:41 +0200837static const struct samsung_pin_bank_data exynos4x12_pin_banks1[] __initconst = {
Tomasz Figa6edc7942012-11-07 08:44:59 +0900838 EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpk0", 0x08),
839 EXYNOS_PIN_BANK_EINTG(7, 0x060, "gpk1", 0x0c),
840 EXYNOS_PIN_BANK_EINTG(7, 0x080, "gpk2", 0x10),
841 EXYNOS_PIN_BANK_EINTG(7, 0x0A0, "gpk3", 0x14),
842 EXYNOS_PIN_BANK_EINTG(7, 0x0C0, "gpl0", 0x18),
843 EXYNOS_PIN_BANK_EINTG(2, 0x0E0, "gpl1", 0x1c),
844 EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpl2", 0x20),
845 EXYNOS_PIN_BANK_EINTG(8, 0x260, "gpm0", 0x24),
846 EXYNOS_PIN_BANK_EINTG(7, 0x280, "gpm1", 0x28),
847 EXYNOS_PIN_BANK_EINTG(5, 0x2A0, "gpm2", 0x2c),
848 EXYNOS_PIN_BANK_EINTG(8, 0x2C0, "gpm3", 0x30),
849 EXYNOS_PIN_BANK_EINTG(8, 0x2E0, "gpm4", 0x34),
850 EXYNOS_PIN_BANK_EINTN(6, 0x120, "gpy0"),
851 EXYNOS_PIN_BANK_EINTN(4, 0x140, "gpy1"),
852 EXYNOS_PIN_BANK_EINTN(6, 0x160, "gpy2"),
853 EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy3"),
854 EXYNOS_PIN_BANK_EINTN(8, 0x1A0, "gpy4"),
855 EXYNOS_PIN_BANK_EINTN(8, 0x1C0, "gpy5"),
856 EXYNOS_PIN_BANK_EINTN(8, 0x1E0, "gpy6"),
857 EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
858 EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
859 EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
860 EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
861};
862
863/* pin banks of exynos4x12 pin-controller 2 */
Tomasz Figa8100cf42014-09-23 21:05:41 +0200864static const struct samsung_pin_bank_data exynos4x12_pin_banks2[] __initconst = {
Tomasz Figa6edc7942012-11-07 08:44:59 +0900865 EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
866};
867
868/* pin banks of exynos4x12 pin-controller 3 */
Tomasz Figa8100cf42014-09-23 21:05:41 +0200869static const struct samsung_pin_bank_data exynos4x12_pin_banks3[] __initconst = {
Tomasz Figa6edc7942012-11-07 08:44:59 +0900870 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpv0", 0x00),
871 EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpv1", 0x04),
872 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpv2", 0x08),
873 EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpv3", 0x0c),
874 EXYNOS_PIN_BANK_EINTG(2, 0x080, "gpv4", 0x10),
875};
876
877/*
878 * Samsung pinctrl driver data for Exynos4x12 SoC. Exynos4x12 SoC includes
879 * four gpio/pin-mux/pinconfig controllers.
880 */
Tomasz Figa1bf00d72014-09-23 21:05:40 +0200881const struct samsung_pin_ctrl exynos4x12_pin_ctrl[] __initconst = {
Tomasz Figa6edc7942012-11-07 08:44:59 +0900882 {
883 /* pin-controller instance 0 data */
884 .pin_banks = exynos4x12_pin_banks0,
885 .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks0),
Tomasz Figa6edc7942012-11-07 08:44:59 +0900886 .eint_gpio_init = exynos_eint_gpio_init,
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200887 .suspend = exynos_pinctrl_suspend,
888 .resume = exynos_pinctrl_resume,
Tomasz Figa6edc7942012-11-07 08:44:59 +0900889 }, {
890 /* pin-controller instance 1 data */
891 .pin_banks = exynos4x12_pin_banks1,
892 .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks1),
Tomasz Figa6edc7942012-11-07 08:44:59 +0900893 .eint_gpio_init = exynos_eint_gpio_init,
894 .eint_wkup_init = exynos_eint_wkup_init,
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200895 .suspend = exynos_pinctrl_suspend,
896 .resume = exynos_pinctrl_resume,
Tomasz Figa6edc7942012-11-07 08:44:59 +0900897 }, {
898 /* pin-controller instance 2 data */
899 .pin_banks = exynos4x12_pin_banks2,
900 .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks2),
Tomasz Figa6edc7942012-11-07 08:44:59 +0900901 .eint_gpio_init = exynos_eint_gpio_init,
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200902 .suspend = exynos_pinctrl_suspend,
903 .resume = exynos_pinctrl_resume,
Tomasz Figa6edc7942012-11-07 08:44:59 +0900904 }, {
905 /* pin-controller instance 3 data */
906 .pin_banks = exynos4x12_pin_banks3,
907 .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks3),
Tomasz Figa6edc7942012-11-07 08:44:59 +0900908 .eint_gpio_init = exynos_eint_gpio_init,
Tomasz Figa7ccbc602013-05-22 16:03:17 +0200909 .suspend = exynos_pinctrl_suspend,
910 .resume = exynos_pinctrl_resume,
Tomasz Figa6edc7942012-11-07 08:44:59 +0900911 },
912};
Thomas Abrahamf67faf42012-12-28 10:37:27 -0800913
Tomasz Figa2891ba22014-10-27 10:21:18 +0900914/* pin banks of exynos4415 pin-controller 0 */
915static const struct samsung_pin_bank_data exynos4415_pin_banks0[] = {
916 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
917 EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
918 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
919 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
920 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
921 EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpd0", 0x14),
922 EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpd1", 0x18),
923 EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpf0", 0x30),
924 EXYNOS_PIN_BANK_EINTG(8, 0x1A0, "gpf1", 0x34),
925 EXYNOS_PIN_BANK_EINTG(1, 0x1C0, "gpf2", 0x38),
926};
927
928/* pin banks of exynos4415 pin-controller 1 */
929static const struct samsung_pin_bank_data exynos4415_pin_banks1[] = {
930 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpk0", 0x08),
931 EXYNOS_PIN_BANK_EINTG(7, 0x060, "gpk1", 0x0c),
932 EXYNOS_PIN_BANK_EINTG(7, 0x080, "gpk2", 0x10),
933 EXYNOS_PIN_BANK_EINTG(7, 0x0A0, "gpk3", 0x14),
934 EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpl0", 0x18),
935 EXYNOS_PIN_BANK_EINTN(6, 0x120, "mp00"),
936 EXYNOS_PIN_BANK_EINTN(4, 0x140, "mp01"),
937 EXYNOS_PIN_BANK_EINTN(6, 0x160, "mp02"),
938 EXYNOS_PIN_BANK_EINTN(8, 0x180, "mp03"),
939 EXYNOS_PIN_BANK_EINTN(8, 0x1A0, "mp04"),
940 EXYNOS_PIN_BANK_EINTN(8, 0x1C0, "mp05"),
941 EXYNOS_PIN_BANK_EINTN(8, 0x1E0, "mp06"),
942 EXYNOS_PIN_BANK_EINTG(8, 0x260, "gpm0", 0x24),
943 EXYNOS_PIN_BANK_EINTG(7, 0x280, "gpm1", 0x28),
944 EXYNOS_PIN_BANK_EINTG(5, 0x2A0, "gpm2", 0x2c),
945 EXYNOS_PIN_BANK_EINTG(8, 0x2C0, "gpm3", 0x30),
946 EXYNOS_PIN_BANK_EINTG(8, 0x2E0, "gpm4", 0x34),
947 EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
948 EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
949 EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
950 EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
951};
952
953/* pin banks of exynos4415 pin-controller 2 */
954static const struct samsung_pin_bank_data exynos4415_pin_banks2[] = {
955 EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
956 EXYNOS_PIN_BANK_EINTN(2, 0x000, "etc1"),
957};
958
959/*
960 * Samsung pinctrl driver data for Exynos4415 SoC. Exynos4415 SoC includes
961 * three gpio/pin-mux/pinconfig controllers.
962 */
963const struct samsung_pin_ctrl exynos4415_pin_ctrl[] = {
964 {
965 /* pin-controller instance 0 data */
966 .pin_banks = exynos4415_pin_banks0,
967 .nr_banks = ARRAY_SIZE(exynos4415_pin_banks0),
968 .eint_gpio_init = exynos_eint_gpio_init,
969 .suspend = exynos_pinctrl_suspend,
970 .resume = exynos_pinctrl_resume,
971 }, {
972 /* pin-controller instance 1 data */
973 .pin_banks = exynos4415_pin_banks1,
974 .nr_banks = ARRAY_SIZE(exynos4415_pin_banks1),
975 .eint_gpio_init = exynos_eint_gpio_init,
976 .eint_wkup_init = exynos_eint_wkup_init,
977 .suspend = exynos_pinctrl_suspend,
978 .resume = exynos_pinctrl_resume,
979 }, {
980 /* pin-controller instance 2 data */
981 .pin_banks = exynos4415_pin_banks2,
982 .nr_banks = ARRAY_SIZE(exynos4415_pin_banks2),
983 .eint_gpio_init = exynos_eint_gpio_init,
984 .suspend = exynos_pinctrl_suspend,
985 .resume = exynos_pinctrl_resume,
986 },
987};
988
Thomas Abrahamf67faf42012-12-28 10:37:27 -0800989/* pin banks of exynos5250 pin-controller 0 */
Tomasz Figa8100cf42014-09-23 21:05:41 +0200990static const struct samsung_pin_bank_data exynos5250_pin_banks0[] __initconst = {
Thomas Abrahamf67faf42012-12-28 10:37:27 -0800991 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
992 EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
993 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpa2", 0x08),
994 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpb0", 0x0c),
995 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpb1", 0x10),
996 EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpb2", 0x14),
997 EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpb3", 0x18),
998 EXYNOS_PIN_BANK_EINTG(7, 0x0E0, "gpc0", 0x1c),
999 EXYNOS_PIN_BANK_EINTG(4, 0x100, "gpc1", 0x20),
1000 EXYNOS_PIN_BANK_EINTG(7, 0x120, "gpc2", 0x24),
1001 EXYNOS_PIN_BANK_EINTG(7, 0x140, "gpc3", 0x28),
1002 EXYNOS_PIN_BANK_EINTG(4, 0x160, "gpd0", 0x2c),
1003 EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpd1", 0x30),
1004 EXYNOS_PIN_BANK_EINTG(7, 0x2E0, "gpc4", 0x34),
1005 EXYNOS_PIN_BANK_EINTN(6, 0x1A0, "gpy0"),
1006 EXYNOS_PIN_BANK_EINTN(4, 0x1C0, "gpy1"),
1007 EXYNOS_PIN_BANK_EINTN(6, 0x1E0, "gpy2"),
1008 EXYNOS_PIN_BANK_EINTN(8, 0x200, "gpy3"),
1009 EXYNOS_PIN_BANK_EINTN(8, 0x220, "gpy4"),
1010 EXYNOS_PIN_BANK_EINTN(8, 0x240, "gpy5"),
1011 EXYNOS_PIN_BANK_EINTN(8, 0x260, "gpy6"),
1012 EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
1013 EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
1014 EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
1015 EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
1016};
1017
1018/* pin banks of exynos5250 pin-controller 1 */
Tomasz Figa8100cf42014-09-23 21:05:41 +02001019static const struct samsung_pin_bank_data exynos5250_pin_banks1[] __initconst = {
Thomas Abrahamf67faf42012-12-28 10:37:27 -08001020 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpe0", 0x00),
1021 EXYNOS_PIN_BANK_EINTG(2, 0x020, "gpe1", 0x04),
1022 EXYNOS_PIN_BANK_EINTG(4, 0x040, "gpf0", 0x08),
1023 EXYNOS_PIN_BANK_EINTG(4, 0x060, "gpf1", 0x0c),
1024 EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpg0", 0x10),
1025 EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpg1", 0x14),
1026 EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpg2", 0x18),
1027 EXYNOS_PIN_BANK_EINTG(4, 0x0E0, "gph0", 0x1c),
1028 EXYNOS_PIN_BANK_EINTG(8, 0x100, "gph1", 0x20),
1029};
1030
1031/* pin banks of exynos5250 pin-controller 2 */
Tomasz Figa8100cf42014-09-23 21:05:41 +02001032static const struct samsung_pin_bank_data exynos5250_pin_banks2[] __initconst = {
Thomas Abrahamf67faf42012-12-28 10:37:27 -08001033 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpv0", 0x00),
1034 EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpv1", 0x04),
1035 EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpv2", 0x08),
1036 EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpv3", 0x0c),
1037 EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpv4", 0x10),
1038};
1039
1040/* pin banks of exynos5250 pin-controller 3 */
Tomasz Figa8100cf42014-09-23 21:05:41 +02001041static const struct samsung_pin_bank_data exynos5250_pin_banks3[] __initconst = {
Thomas Abrahamf67faf42012-12-28 10:37:27 -08001042 EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
1043};
1044
1045/*
1046 * Samsung pinctrl driver data for Exynos5250 SoC. Exynos5250 SoC includes
1047 * four gpio/pin-mux/pinconfig controllers.
1048 */
Tomasz Figa1bf00d72014-09-23 21:05:40 +02001049const struct samsung_pin_ctrl exynos5250_pin_ctrl[] __initconst = {
Thomas Abrahamf67faf42012-12-28 10:37:27 -08001050 {
1051 /* pin-controller instance 0 data */
1052 .pin_banks = exynos5250_pin_banks0,
1053 .nr_banks = ARRAY_SIZE(exynos5250_pin_banks0),
Thomas Abrahamf67faf42012-12-28 10:37:27 -08001054 .eint_gpio_init = exynos_eint_gpio_init,
1055 .eint_wkup_init = exynos_eint_wkup_init,
Tomasz Figa7ccbc602013-05-22 16:03:17 +02001056 .suspend = exynos_pinctrl_suspend,
1057 .resume = exynos_pinctrl_resume,
Thomas Abrahamf67faf42012-12-28 10:37:27 -08001058 }, {
1059 /* pin-controller instance 1 data */
1060 .pin_banks = exynos5250_pin_banks1,
1061 .nr_banks = ARRAY_SIZE(exynos5250_pin_banks1),
Thomas Abrahamf67faf42012-12-28 10:37:27 -08001062 .eint_gpio_init = exynos_eint_gpio_init,
Tomasz Figa7ccbc602013-05-22 16:03:17 +02001063 .suspend = exynos_pinctrl_suspend,
1064 .resume = exynos_pinctrl_resume,
Thomas Abrahamf67faf42012-12-28 10:37:27 -08001065 }, {
1066 /* pin-controller instance 2 data */
1067 .pin_banks = exynos5250_pin_banks2,
1068 .nr_banks = ARRAY_SIZE(exynos5250_pin_banks2),
Thomas Abrahamf67faf42012-12-28 10:37:27 -08001069 .eint_gpio_init = exynos_eint_gpio_init,
Tomasz Figa7ccbc602013-05-22 16:03:17 +02001070 .suspend = exynos_pinctrl_suspend,
1071 .resume = exynos_pinctrl_resume,
Thomas Abrahamf67faf42012-12-28 10:37:27 -08001072 }, {
1073 /* pin-controller instance 3 data */
1074 .pin_banks = exynos5250_pin_banks3,
1075 .nr_banks = ARRAY_SIZE(exynos5250_pin_banks3),
Thomas Abrahamf67faf42012-12-28 10:37:27 -08001076 .eint_gpio_init = exynos_eint_gpio_init,
Tomasz Figa7ccbc602013-05-22 16:03:17 +02001077 .suspend = exynos_pinctrl_suspend,
1078 .resume = exynos_pinctrl_resume,
Thomas Abrahamf67faf42012-12-28 10:37:27 -08001079 },
1080};
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001081
Young-Gun Jang9a8b6072014-02-05 11:51:28 +05301082/* pin banks of exynos5260 pin-controller 0 */
Tomasz Figa8100cf42014-09-23 21:05:41 +02001083static const struct samsung_pin_bank_data exynos5260_pin_banks0[] __initconst = {
Young-Gun Jang9a8b6072014-02-05 11:51:28 +05301084 EXYNOS_PIN_BANK_EINTG(4, 0x000, "gpa0", 0x00),
1085 EXYNOS_PIN_BANK_EINTG(7, 0x020, "gpa1", 0x04),
1086 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpa2", 0x08),
1087 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpb0", 0x0c),
1088 EXYNOS_PIN_BANK_EINTG(4, 0x080, "gpb1", 0x10),
1089 EXYNOS_PIN_BANK_EINTG(5, 0x0a0, "gpb2", 0x14),
1090 EXYNOS_PIN_BANK_EINTG(8, 0x0c0, "gpb3", 0x18),
1091 EXYNOS_PIN_BANK_EINTG(8, 0x0e0, "gpb4", 0x1c),
1092 EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpb5", 0x20),
1093 EXYNOS_PIN_BANK_EINTG(8, 0x120, "gpd0", 0x24),
1094 EXYNOS_PIN_BANK_EINTG(7, 0x140, "gpd1", 0x28),
1095 EXYNOS_PIN_BANK_EINTG(5, 0x160, "gpd2", 0x2c),
1096 EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpe0", 0x30),
1097 EXYNOS_PIN_BANK_EINTG(5, 0x1a0, "gpe1", 0x34),
1098 EXYNOS_PIN_BANK_EINTG(4, 0x1c0, "gpf0", 0x38),
1099 EXYNOS_PIN_BANK_EINTG(8, 0x1e0, "gpf1", 0x3c),
1100 EXYNOS_PIN_BANK_EINTG(2, 0x200, "gpk0", 0x40),
1101 EXYNOS_PIN_BANK_EINTW(8, 0xc00, "gpx0", 0x00),
1102 EXYNOS_PIN_BANK_EINTW(8, 0xc20, "gpx1", 0x04),
1103 EXYNOS_PIN_BANK_EINTW(8, 0xc40, "gpx2", 0x08),
1104 EXYNOS_PIN_BANK_EINTW(8, 0xc60, "gpx3", 0x0c),
1105};
1106
1107/* pin banks of exynos5260 pin-controller 1 */
Tomasz Figa8100cf42014-09-23 21:05:41 +02001108static const struct samsung_pin_bank_data exynos5260_pin_banks1[] __initconst = {
Young-Gun Jang9a8b6072014-02-05 11:51:28 +05301109 EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpc0", 0x00),
1110 EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpc1", 0x04),
1111 EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpc2", 0x08),
1112 EXYNOS_PIN_BANK_EINTG(4, 0x060, "gpc3", 0x0c),
1113 EXYNOS_PIN_BANK_EINTG(4, 0x080, "gpc4", 0x10),
1114};
1115
1116/* pin banks of exynos5260 pin-controller 2 */
Tomasz Figa8100cf42014-09-23 21:05:41 +02001117static const struct samsung_pin_bank_data exynos5260_pin_banks2[] __initconst = {
Young-Gun Jang9a8b6072014-02-05 11:51:28 +05301118 EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz0", 0x00),
1119 EXYNOS_PIN_BANK_EINTG(4, 0x020, "gpz1", 0x04),
1120};
1121
1122/*
1123 * Samsung pinctrl driver data for Exynos5260 SoC. Exynos5260 SoC includes
1124 * three gpio/pin-mux/pinconfig controllers.
1125 */
Tomasz Figa1bf00d72014-09-23 21:05:40 +02001126const struct samsung_pin_ctrl exynos5260_pin_ctrl[] __initconst = {
Young-Gun Jang9a8b6072014-02-05 11:51:28 +05301127 {
1128 /* pin-controller instance 0 data */
1129 .pin_banks = exynos5260_pin_banks0,
1130 .nr_banks = ARRAY_SIZE(exynos5260_pin_banks0),
Young-Gun Jang9a8b6072014-02-05 11:51:28 +05301131 .eint_gpio_init = exynos_eint_gpio_init,
1132 .eint_wkup_init = exynos_eint_wkup_init,
Young-Gun Jang9a8b6072014-02-05 11:51:28 +05301133 }, {
1134 /* pin-controller instance 1 data */
1135 .pin_banks = exynos5260_pin_banks1,
1136 .nr_banks = ARRAY_SIZE(exynos5260_pin_banks1),
Young-Gun Jang9a8b6072014-02-05 11:51:28 +05301137 .eint_gpio_init = exynos_eint_gpio_init,
Young-Gun Jang9a8b6072014-02-05 11:51:28 +05301138 }, {
1139 /* pin-controller instance 2 data */
1140 .pin_banks = exynos5260_pin_banks2,
1141 .nr_banks = ARRAY_SIZE(exynos5260_pin_banks2),
Young-Gun Jang9a8b6072014-02-05 11:51:28 +05301142 .eint_gpio_init = exynos_eint_gpio_init,
Young-Gun Jang9a8b6072014-02-05 11:51:28 +05301143 },
1144};
1145
Hakjoo Kim023e06d2015-03-15 23:00:32 +01001146/* pin banks of exynos5410 pin-controller 0 */
1147static const struct samsung_pin_bank_data exynos5410_pin_banks0[] __initconst = {
1148 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
1149 EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
1150 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpa2", 0x08),
1151 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpb0", 0x0c),
1152 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpb1", 0x10),
1153 EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpb2", 0x14),
1154 EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpb3", 0x18),
1155 EXYNOS_PIN_BANK_EINTG(7, 0x0E0, "gpc0", 0x1c),
1156 EXYNOS_PIN_BANK_EINTG(4, 0x100, "gpc3", 0x20),
1157 EXYNOS_PIN_BANK_EINTG(7, 0x120, "gpc1", 0x24),
1158 EXYNOS_PIN_BANK_EINTG(7, 0x140, "gpc2", 0x28),
1159 EXYNOS_PIN_BANK_EINTN(2, 0x160, "gpm5"),
1160 EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpd1", 0x2c),
1161 EXYNOS_PIN_BANK_EINTG(8, 0x1A0, "gpe0", 0x30),
1162 EXYNOS_PIN_BANK_EINTG(2, 0x1C0, "gpe1", 0x34),
1163 EXYNOS_PIN_BANK_EINTG(6, 0x1E0, "gpf0", 0x38),
1164 EXYNOS_PIN_BANK_EINTG(8, 0x200, "gpf1", 0x3c),
1165 EXYNOS_PIN_BANK_EINTG(8, 0x220, "gpg0", 0x40),
1166 EXYNOS_PIN_BANK_EINTG(8, 0x240, "gpg1", 0x44),
1167 EXYNOS_PIN_BANK_EINTG(2, 0x260, "gpg2", 0x48),
1168 EXYNOS_PIN_BANK_EINTG(4, 0x280, "gph0", 0x4c),
1169 EXYNOS_PIN_BANK_EINTG(8, 0x2A0, "gph1", 0x50),
1170 EXYNOS_PIN_BANK_EINTN(8, 0x2C0, "gpm7"),
1171 EXYNOS_PIN_BANK_EINTN(6, 0x2E0, "gpy0"),
1172 EXYNOS_PIN_BANK_EINTN(4, 0x300, "gpy1"),
1173 EXYNOS_PIN_BANK_EINTN(6, 0x320, "gpy2"),
1174 EXYNOS_PIN_BANK_EINTN(8, 0x340, "gpy3"),
1175 EXYNOS_PIN_BANK_EINTN(8, 0x360, "gpy4"),
1176 EXYNOS_PIN_BANK_EINTN(8, 0x380, "gpy5"),
1177 EXYNOS_PIN_BANK_EINTN(8, 0x3A0, "gpy6"),
1178 EXYNOS_PIN_BANK_EINTN(8, 0x3C0, "gpy7"),
1179 EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
1180 EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
1181 EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
1182 EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
1183};
1184
1185/* pin banks of exynos5410 pin-controller 1 */
1186static const struct samsung_pin_bank_data exynos5410_pin_banks1[] __initconst = {
1187 EXYNOS_PIN_BANK_EINTG(5, 0x000, "gpj0", 0x00),
1188 EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpj1", 0x04),
1189 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpj2", 0x08),
1190 EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpj3", 0x0c),
1191 EXYNOS_PIN_BANK_EINTG(2, 0x080, "gpj4", 0x10),
1192 EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpk0", 0x14),
1193 EXYNOS_PIN_BANK_EINTG(8, 0x0C0, "gpk1", 0x18),
1194 EXYNOS_PIN_BANK_EINTG(8, 0x0E0, "gpk2", 0x1c),
1195 EXYNOS_PIN_BANK_EINTG(7, 0x100, "gpk3", 0x20),
1196};
1197
1198/* pin banks of exynos5410 pin-controller 2 */
1199static const struct samsung_pin_bank_data exynos5410_pin_banks2[] __initconst = {
1200 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpv0", 0x00),
1201 EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpv1", 0x04),
1202 EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpv2", 0x08),
1203 EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpv3", 0x0c),
1204 EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpv4", 0x10),
1205};
1206
1207/* pin banks of exynos5410 pin-controller 3 */
1208static const struct samsung_pin_bank_data exynos5410_pin_banks3[] __initconst = {
1209 EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
1210};
1211
1212/*
1213 * Samsung pinctrl driver data for Exynos5410 SoC. Exynos5410 SoC includes
1214 * four gpio/pin-mux/pinconfig controllers.
1215 */
1216const struct samsung_pin_ctrl exynos5410_pin_ctrl[] __initconst = {
1217 {
1218 /* pin-controller instance 0 data */
1219 .pin_banks = exynos5410_pin_banks0,
1220 .nr_banks = ARRAY_SIZE(exynos5410_pin_banks0),
1221 .eint_gpio_init = exynos_eint_gpio_init,
1222 .eint_wkup_init = exynos_eint_wkup_init,
1223 .suspend = exynos_pinctrl_suspend,
1224 .resume = exynos_pinctrl_resume,
1225 }, {
1226 /* pin-controller instance 1 data */
1227 .pin_banks = exynos5410_pin_banks1,
1228 .nr_banks = ARRAY_SIZE(exynos5410_pin_banks1),
1229 .eint_gpio_init = exynos_eint_gpio_init,
1230 .suspend = exynos_pinctrl_suspend,
1231 .resume = exynos_pinctrl_resume,
1232 }, {
1233 /* pin-controller instance 2 data */
1234 .pin_banks = exynos5410_pin_banks2,
1235 .nr_banks = ARRAY_SIZE(exynos5410_pin_banks2),
1236 .eint_gpio_init = exynos_eint_gpio_init,
1237 .suspend = exynos_pinctrl_suspend,
1238 .resume = exynos_pinctrl_resume,
1239 }, {
1240 /* pin-controller instance 3 data */
1241 .pin_banks = exynos5410_pin_banks3,
1242 .nr_banks = ARRAY_SIZE(exynos5410_pin_banks3),
1243 .eint_gpio_init = exynos_eint_gpio_init,
1244 .suspend = exynos_pinctrl_suspend,
1245 .resume = exynos_pinctrl_resume,
1246 },
1247};
1248
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001249/* pin banks of exynos5420 pin-controller 0 */
Tomasz Figa8100cf42014-09-23 21:05:41 +02001250static const struct samsung_pin_bank_data exynos5420_pin_banks0[] __initconst = {
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001251 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpy7", 0x00),
1252 EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
1253 EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
1254 EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
1255 EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
1256};
1257
1258/* pin banks of exynos5420 pin-controller 1 */
Tomasz Figa8100cf42014-09-23 21:05:41 +02001259static const struct samsung_pin_bank_data exynos5420_pin_banks1[] __initconst = {
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001260 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpc0", 0x00),
1261 EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpc1", 0x04),
1262 EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpc2", 0x08),
1263 EXYNOS_PIN_BANK_EINTG(4, 0x060, "gpc3", 0x0c),
1264 EXYNOS_PIN_BANK_EINTG(2, 0x080, "gpc4", 0x10),
1265 EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpd1", 0x14),
1266 EXYNOS_PIN_BANK_EINTN(6, 0x0C0, "gpy0"),
1267 EXYNOS_PIN_BANK_EINTN(4, 0x0E0, "gpy1"),
1268 EXYNOS_PIN_BANK_EINTN(6, 0x100, "gpy2"),
1269 EXYNOS_PIN_BANK_EINTN(8, 0x120, "gpy3"),
1270 EXYNOS_PIN_BANK_EINTN(8, 0x140, "gpy4"),
1271 EXYNOS_PIN_BANK_EINTN(8, 0x160, "gpy5"),
1272 EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy6"),
1273};
1274
1275/* pin banks of exynos5420 pin-controller 2 */
Tomasz Figa8100cf42014-09-23 21:05:41 +02001276static const struct samsung_pin_bank_data exynos5420_pin_banks2[] __initconst = {
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001277 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpe0", 0x00),
1278 EXYNOS_PIN_BANK_EINTG(2, 0x020, "gpe1", 0x04),
1279 EXYNOS_PIN_BANK_EINTG(6, 0x040, "gpf0", 0x08),
1280 EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpf1", 0x0c),
1281 EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpg0", 0x10),
1282 EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpg1", 0x14),
1283 EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpg2", 0x18),
1284 EXYNOS_PIN_BANK_EINTG(4, 0x0E0, "gpj4", 0x1c),
1285};
1286
1287/* pin banks of exynos5420 pin-controller 3 */
Tomasz Figa8100cf42014-09-23 21:05:41 +02001288static const struct samsung_pin_bank_data exynos5420_pin_banks3[] __initconst = {
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001289 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
1290 EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
1291 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpa2", 0x08),
1292 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpb0", 0x0c),
1293 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpb1", 0x10),
1294 EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpb2", 0x14),
1295 EXYNOS_PIN_BANK_EINTG(8, 0x0C0, "gpb3", 0x18),
1296 EXYNOS_PIN_BANK_EINTG(2, 0x0E0, "gpb4", 0x1c),
1297 EXYNOS_PIN_BANK_EINTG(8, 0x100, "gph0", 0x20),
1298};
1299
1300/* pin banks of exynos5420 pin-controller 4 */
Tomasz Figa8100cf42014-09-23 21:05:41 +02001301static const struct samsung_pin_bank_data exynos5420_pin_banks4[] __initconst = {
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001302 EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
1303};
1304
1305/*
1306 * Samsung pinctrl driver data for Exynos5420 SoC. Exynos5420 SoC includes
1307 * four gpio/pin-mux/pinconfig controllers.
1308 */
Tomasz Figa1bf00d72014-09-23 21:05:40 +02001309const struct samsung_pin_ctrl exynos5420_pin_ctrl[] __initconst = {
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001310 {
1311 /* pin-controller instance 0 data */
1312 .pin_banks = exynos5420_pin_banks0,
1313 .nr_banks = ARRAY_SIZE(exynos5420_pin_banks0),
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001314 .eint_gpio_init = exynos_eint_gpio_init,
1315 .eint_wkup_init = exynos_eint_wkup_init,
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001316 }, {
1317 /* pin-controller instance 1 data */
1318 .pin_banks = exynos5420_pin_banks1,
1319 .nr_banks = ARRAY_SIZE(exynos5420_pin_banks1),
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001320 .eint_gpio_init = exynos_eint_gpio_init,
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001321 }, {
1322 /* pin-controller instance 2 data */
1323 .pin_banks = exynos5420_pin_banks2,
1324 .nr_banks = ARRAY_SIZE(exynos5420_pin_banks2),
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001325 .eint_gpio_init = exynos_eint_gpio_init,
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001326 }, {
1327 /* pin-controller instance 3 data */
1328 .pin_banks = exynos5420_pin_banks3,
1329 .nr_banks = ARRAY_SIZE(exynos5420_pin_banks3),
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001330 .eint_gpio_init = exynos_eint_gpio_init,
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001331 }, {
1332 /* pin-controller instance 4 data */
1333 .pin_banks = exynos5420_pin_banks4,
1334 .nr_banks = ARRAY_SIZE(exynos5420_pin_banks4),
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001335 .eint_gpio_init = exynos_eint_gpio_init,
Leela Krishna Amudala983dbeb2013-06-19 22:16:26 +09001336 },
1337};
Naveen Krishna Ch50cea0c2014-10-09 19:24:32 +05301338
Chanwoo Choi3c5ecc92015-01-21 15:43:11 +09001339/* pin banks of exynos5433 pin-controller - ALIVE */
1340static const struct samsung_pin_bank_data exynos5433_pin_banks0[] = {
1341 EXYNOS_PIN_BANK_EINTW(8, 0x000, "gpa0", 0x00),
1342 EXYNOS_PIN_BANK_EINTW(8, 0x020, "gpa1", 0x04),
1343 EXYNOS_PIN_BANK_EINTW(8, 0x040, "gpa2", 0x08),
1344 EXYNOS_PIN_BANK_EINTW(8, 0x060, "gpa3", 0x0c),
1345};
1346
1347/* pin banks of exynos5433 pin-controller - AUD */
1348static const struct samsung_pin_bank_data exynos5433_pin_banks1[] = {
1349 EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz0", 0x00),
1350 EXYNOS_PIN_BANK_EINTG(4, 0x020, "gpz1", 0x04),
1351};
1352
1353/* pin banks of exynos5433 pin-controller - CPIF */
1354static const struct samsung_pin_bank_data exynos5433_pin_banks2[] = {
1355 EXYNOS_PIN_BANK_EINTG(2, 0x000, "gpv6", 0x00),
1356};
1357
1358/* pin banks of exynos5433 pin-controller - eSE */
1359static const struct samsung_pin_bank_data exynos5433_pin_banks3[] = {
1360 EXYNOS_PIN_BANK_EINTG(3, 0x000, "gpj2", 0x00),
1361};
1362
1363/* pin banks of exynos5433 pin-controller - FINGER */
1364static const struct samsung_pin_bank_data exynos5433_pin_banks4[] = {
1365 EXYNOS_PIN_BANK_EINTG(4, 0x000, "gpd5", 0x00),
1366};
1367
1368/* pin banks of exynos5433 pin-controller - FSYS */
1369static const struct samsung_pin_bank_data exynos5433_pin_banks5[] = {
1370 EXYNOS_PIN_BANK_EINTG(6, 0x000, "gph1", 0x00),
1371 EXYNOS_PIN_BANK_EINTG(7, 0x020, "gpr4", 0x04),
1372 EXYNOS_PIN_BANK_EINTG(5, 0x040, "gpr0", 0x08),
1373 EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpr1", 0x0c),
1374 EXYNOS_PIN_BANK_EINTG(2, 0x080, "gpr2", 0x10),
1375 EXYNOS_PIN_BANK_EINTG(8, 0x0a0, "gpr3", 0x14),
1376};
1377
1378/* pin banks of exynos5433 pin-controller - IMEM */
1379static const struct samsung_pin_bank_data exynos5433_pin_banks6[] = {
1380 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpf0", 0x00),
1381};
1382
1383/* pin banks of exynos5433 pin-controller - NFC */
1384static const struct samsung_pin_bank_data exynos5433_pin_banks7[] = {
1385 EXYNOS_PIN_BANK_EINTG(3, 0x000, "gpj0", 0x00),
1386};
1387
1388/* pin banks of exynos5433 pin-controller - PERIC */
1389static const struct samsung_pin_bank_data exynos5433_pin_banks8[] = {
1390 EXYNOS_PIN_BANK_EINTG(6, 0x000, "gpv7", 0x00),
1391 EXYNOS_PIN_BANK_EINTG(5, 0x020, "gpb0", 0x04),
1392 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpc0", 0x08),
1393 EXYNOS_PIN_BANK_EINTG(2, 0x060, "gpc1", 0x0c),
1394 EXYNOS_PIN_BANK_EINTG(6, 0x080, "gpc2", 0x10),
1395 EXYNOS_PIN_BANK_EINTG(8, 0x0a0, "gpc3", 0x14),
1396 EXYNOS_PIN_BANK_EINTG(2, 0x0c0, "gpg0", 0x18),
1397 EXYNOS_PIN_BANK_EINTG(4, 0x0e0, "gpd0", 0x1c),
1398 EXYNOS_PIN_BANK_EINTG(6, 0x100, "gpd1", 0x20),
1399 EXYNOS_PIN_BANK_EINTG(8, 0x120, "gpd2", 0x24),
1400 EXYNOS_PIN_BANK_EINTG(5, 0x140, "gpd4", 0x28),
1401 EXYNOS_PIN_BANK_EINTG(2, 0x160, "gpd8", 0x2c),
1402 EXYNOS_PIN_BANK_EINTG(7, 0x180, "gpd6", 0x30),
1403 EXYNOS_PIN_BANK_EINTG(3, 0x1a0, "gpd7", 0x34),
1404 EXYNOS_PIN_BANK_EINTG(5, 0x1c0, "gpg1", 0x38),
1405 EXYNOS_PIN_BANK_EINTG(2, 0x1e0, "gpg2", 0x3c),
1406 EXYNOS_PIN_BANK_EINTG(8, 0x200, "gpg3", 0x40),
1407};
1408
1409/* pin banks of exynos5433 pin-controller - TOUCH */
1410static const struct samsung_pin_bank_data exynos5433_pin_banks9[] = {
1411 EXYNOS_PIN_BANK_EINTG(3, 0x000, "gpj1", 0x00),
1412};
1413
1414/*
1415 * Samsung pinctrl driver data for Exynos5433 SoC. Exynos5433 SoC includes
1416 * ten gpio/pin-mux/pinconfig controllers.
1417 */
1418const struct samsung_pin_ctrl exynos5433_pin_ctrl[] = {
1419 {
1420 /* pin-controller instance 0 data */
1421 .pin_banks = exynos5433_pin_banks0,
1422 .nr_banks = ARRAY_SIZE(exynos5433_pin_banks0),
1423 .eint_wkup_init = exynos_eint_wkup_init,
1424 .suspend = exynos_pinctrl_suspend,
1425 .resume = exynos_pinctrl_resume,
1426 }, {
1427 /* pin-controller instance 1 data */
1428 .pin_banks = exynos5433_pin_banks1,
1429 .nr_banks = ARRAY_SIZE(exynos5433_pin_banks1),
1430 .eint_gpio_init = exynos_eint_gpio_init,
1431 .suspend = exynos_pinctrl_suspend,
1432 .resume = exynos_pinctrl_resume,
1433 }, {
1434 /* pin-controller instance 2 data */
1435 .pin_banks = exynos5433_pin_banks2,
1436 .nr_banks = ARRAY_SIZE(exynos5433_pin_banks2),
1437 .eint_gpio_init = exynos_eint_gpio_init,
1438 .suspend = exynos_pinctrl_suspend,
1439 .resume = exynos_pinctrl_resume,
1440 }, {
1441 /* pin-controller instance 3 data */
1442 .pin_banks = exynos5433_pin_banks3,
1443 .nr_banks = ARRAY_SIZE(exynos5433_pin_banks3),
1444 .eint_gpio_init = exynos_eint_gpio_init,
1445 .suspend = exynos_pinctrl_suspend,
1446 .resume = exynos_pinctrl_resume,
1447 }, {
1448 /* pin-controller instance 4 data */
1449 .pin_banks = exynos5433_pin_banks4,
1450 .nr_banks = ARRAY_SIZE(exynos5433_pin_banks4),
1451 .eint_gpio_init = exynos_eint_gpio_init,
1452 .suspend = exynos_pinctrl_suspend,
1453 .resume = exynos_pinctrl_resume,
1454 }, {
1455 /* pin-controller instance 5 data */
1456 .pin_banks = exynos5433_pin_banks5,
1457 .nr_banks = ARRAY_SIZE(exynos5433_pin_banks5),
1458 .eint_gpio_init = exynos_eint_gpio_init,
1459 .suspend = exynos_pinctrl_suspend,
1460 .resume = exynos_pinctrl_resume,
1461 }, {
1462 /* pin-controller instance 6 data */
1463 .pin_banks = exynos5433_pin_banks6,
1464 .nr_banks = ARRAY_SIZE(exynos5433_pin_banks6),
1465 .eint_gpio_init = exynos_eint_gpio_init,
1466 .suspend = exynos_pinctrl_suspend,
1467 .resume = exynos_pinctrl_resume,
1468 }, {
1469 /* pin-controller instance 7 data */
1470 .pin_banks = exynos5433_pin_banks7,
1471 .nr_banks = ARRAY_SIZE(exynos5433_pin_banks7),
1472 .eint_gpio_init = exynos_eint_gpio_init,
1473 .suspend = exynos_pinctrl_suspend,
1474 .resume = exynos_pinctrl_resume,
1475 }, {
1476 /* pin-controller instance 8 data */
1477 .pin_banks = exynos5433_pin_banks8,
1478 .nr_banks = ARRAY_SIZE(exynos5433_pin_banks8),
1479 .eint_gpio_init = exynos_eint_gpio_init,
1480 .suspend = exynos_pinctrl_suspend,
1481 .resume = exynos_pinctrl_resume,
1482 }, {
1483 /* pin-controller instance 9 data */
1484 .pin_banks = exynos5433_pin_banks9,
1485 .nr_banks = ARRAY_SIZE(exynos5433_pin_banks9),
1486 .eint_gpio_init = exynos_eint_gpio_init,
1487 .suspend = exynos_pinctrl_suspend,
1488 .resume = exynos_pinctrl_resume,
1489 },
1490};
1491
Naveen Krishna Ch50cea0c2014-10-09 19:24:32 +05301492/* pin banks of exynos7 pin-controller - ALIVE */
1493static const struct samsung_pin_bank_data exynos7_pin_banks0[] __initconst = {
1494 EXYNOS_PIN_BANK_EINTW(8, 0x000, "gpa0", 0x00),
1495 EXYNOS_PIN_BANK_EINTW(8, 0x020, "gpa1", 0x04),
1496 EXYNOS_PIN_BANK_EINTW(8, 0x040, "gpa2", 0x08),
1497 EXYNOS_PIN_BANK_EINTW(8, 0x060, "gpa3", 0x0c),
1498};
1499
1500/* pin banks of exynos7 pin-controller - BUS0 */
1501static const struct samsung_pin_bank_data exynos7_pin_banks1[] __initconst = {
1502 EXYNOS_PIN_BANK_EINTG(5, 0x000, "gpb0", 0x00),
1503 EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpc0", 0x04),
1504 EXYNOS_PIN_BANK_EINTG(2, 0x040, "gpc1", 0x08),
1505 EXYNOS_PIN_BANK_EINTG(6, 0x060, "gpc2", 0x0c),
1506 EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpc3", 0x10),
1507 EXYNOS_PIN_BANK_EINTG(4, 0x0a0, "gpd0", 0x14),
1508 EXYNOS_PIN_BANK_EINTG(6, 0x0c0, "gpd1", 0x18),
1509 EXYNOS_PIN_BANK_EINTG(8, 0x0e0, "gpd2", 0x1c),
1510 EXYNOS_PIN_BANK_EINTG(5, 0x100, "gpd4", 0x20),
1511 EXYNOS_PIN_BANK_EINTG(4, 0x120, "gpd5", 0x24),
1512 EXYNOS_PIN_BANK_EINTG(6, 0x140, "gpd6", 0x28),
1513 EXYNOS_PIN_BANK_EINTG(3, 0x160, "gpd7", 0x2c),
1514 EXYNOS_PIN_BANK_EINTG(2, 0x180, "gpd8", 0x30),
1515 EXYNOS_PIN_BANK_EINTG(2, 0x1a0, "gpg0", 0x34),
1516 EXYNOS_PIN_BANK_EINTG(4, 0x1c0, "gpg3", 0x38),
1517};
1518
1519/* pin banks of exynos7 pin-controller - NFC */
1520static const struct samsung_pin_bank_data exynos7_pin_banks2[] __initconst = {
1521 EXYNOS_PIN_BANK_EINTG(3, 0x000, "gpj0", 0x00),
1522};
1523
1524/* pin banks of exynos7 pin-controller - TOUCH */
1525static const struct samsung_pin_bank_data exynos7_pin_banks3[] __initconst = {
1526 EXYNOS_PIN_BANK_EINTG(3, 0x000, "gpj1", 0x00),
1527};
1528
1529/* pin banks of exynos7 pin-controller - FF */
1530static const struct samsung_pin_bank_data exynos7_pin_banks4[] __initconst = {
1531 EXYNOS_PIN_BANK_EINTG(4, 0x000, "gpg4", 0x00),
1532};
1533
1534/* pin banks of exynos7 pin-controller - ESE */
1535static const struct samsung_pin_bank_data exynos7_pin_banks5[] __initconst = {
1536 EXYNOS_PIN_BANK_EINTG(5, 0x000, "gpv7", 0x00),
1537};
1538
1539/* pin banks of exynos7 pin-controller - FSYS0 */
1540static const struct samsung_pin_bank_data exynos7_pin_banks6[] __initconst = {
1541 EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpr4", 0x00),
1542};
1543
1544/* pin banks of exynos7 pin-controller - FSYS1 */
1545static const struct samsung_pin_bank_data exynos7_pin_banks7[] __initconst = {
1546 EXYNOS_PIN_BANK_EINTG(4, 0x000, "gpr0", 0x00),
1547 EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpr1", 0x04),
1548 EXYNOS_PIN_BANK_EINTG(5, 0x040, "gpr2", 0x08),
1549 EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpr3", 0x0c),
1550};
1551
Vivek Gautamd171cd02014-12-10 14:09:40 +05301552/* pin banks of exynos7 pin-controller - BUS1 */
1553static const struct samsung_pin_bank_data exynos7_pin_banks8[] __initconst = {
1554 EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpf0", 0x00),
1555 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpf1", 0x04),
1556 EXYNOS_PIN_BANK_EINTG(4, 0x060, "gpf2", 0x08),
1557 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpf3", 0x0c),
1558 EXYNOS_PIN_BANK_EINTG(8, 0x0a0, "gpf4", 0x10),
1559 EXYNOS_PIN_BANK_EINTG(8, 0x0c0, "gpf5", 0x14),
1560 EXYNOS_PIN_BANK_EINTG(5, 0x0e0, "gpg1", 0x18),
1561 EXYNOS_PIN_BANK_EINTG(5, 0x100, "gpg2", 0x1c),
1562 EXYNOS_PIN_BANK_EINTG(6, 0x120, "gph1", 0x20),
1563 EXYNOS_PIN_BANK_EINTG(3, 0x140, "gpv6", 0x24),
1564};
1565
Padmavathi Vennaac5a1862014-12-19 18:40:58 +05301566static const struct samsung_pin_bank_data exynos7_pin_banks9[] __initconst = {
1567 EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz0", 0x00),
1568 EXYNOS_PIN_BANK_EINTG(4, 0x020, "gpz1", 0x04),
1569};
1570
Naveen Krishna Ch50cea0c2014-10-09 19:24:32 +05301571const struct samsung_pin_ctrl exynos7_pin_ctrl[] __initconst = {
1572 {
1573 /* pin-controller instance 0 Alive data */
1574 .pin_banks = exynos7_pin_banks0,
1575 .nr_banks = ARRAY_SIZE(exynos7_pin_banks0),
Naveen Krishna Ch50cea0c2014-10-09 19:24:32 +05301576 .eint_wkup_init = exynos_eint_wkup_init,
1577 }, {
1578 /* pin-controller instance 1 BUS0 data */
1579 .pin_banks = exynos7_pin_banks1,
1580 .nr_banks = ARRAY_SIZE(exynos7_pin_banks1),
1581 .eint_gpio_init = exynos_eint_gpio_init,
1582 }, {
1583 /* pin-controller instance 2 NFC data */
1584 .pin_banks = exynos7_pin_banks2,
1585 .nr_banks = ARRAY_SIZE(exynos7_pin_banks2),
1586 .eint_gpio_init = exynos_eint_gpio_init,
1587 }, {
1588 /* pin-controller instance 3 TOUCH data */
1589 .pin_banks = exynos7_pin_banks3,
1590 .nr_banks = ARRAY_SIZE(exynos7_pin_banks3),
1591 .eint_gpio_init = exynos_eint_gpio_init,
1592 }, {
1593 /* pin-controller instance 4 FF data */
1594 .pin_banks = exynos7_pin_banks4,
1595 .nr_banks = ARRAY_SIZE(exynos7_pin_banks4),
1596 .eint_gpio_init = exynos_eint_gpio_init,
1597 }, {
1598 /* pin-controller instance 5 ESE data */
1599 .pin_banks = exynos7_pin_banks5,
1600 .nr_banks = ARRAY_SIZE(exynos7_pin_banks5),
1601 .eint_gpio_init = exynos_eint_gpio_init,
1602 }, {
1603 /* pin-controller instance 6 FSYS0 data */
1604 .pin_banks = exynos7_pin_banks6,
1605 .nr_banks = ARRAY_SIZE(exynos7_pin_banks6),
1606 .eint_gpio_init = exynos_eint_gpio_init,
1607 }, {
1608 /* pin-controller instance 7 FSYS1 data */
1609 .pin_banks = exynos7_pin_banks7,
1610 .nr_banks = ARRAY_SIZE(exynos7_pin_banks7),
1611 .eint_gpio_init = exynos_eint_gpio_init,
Vivek Gautamd171cd02014-12-10 14:09:40 +05301612 }, {
1613 /* pin-controller instance 8 BUS1 data */
1614 .pin_banks = exynos7_pin_banks8,
1615 .nr_banks = ARRAY_SIZE(exynos7_pin_banks8),
1616 .eint_gpio_init = exynos_eint_gpio_init,
Padmavathi Vennaac5a1862014-12-19 18:40:58 +05301617 }, {
1618 /* pin-controller instance 9 AUD data */
1619 .pin_banks = exynos7_pin_banks9,
1620 .nr_banks = ARRAY_SIZE(exynos7_pin_banks9),
1621 .eint_gpio_init = exynos_eint_gpio_init,
Naveen Krishna Ch50cea0c2014-10-09 19:24:32 +05301622 },
1623};