blob: 38fc794c1655d9d011d425ccce35cfa41ee43889 [file] [log] [blame]
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001/* bnx2x_ethtool.c: Broadcom Everest network driver.
2 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
11 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
13 * Slowpath and fastpath rework by Vladislav Zolotarov
14 * Statistics and Link management by Yitchak Gertner
15 *
16 */
Joe Perchesf1deab52011-08-14 12:16:21 +000017
18#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000020#include <linux/ethtool.h>
21#include <linux/netdevice.h>
22#include <linux/types.h>
23#include <linux/sched.h>
24#include <linux/crc32.h>
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000025#include "bnx2x.h"
26#include "bnx2x_cmn.h"
27#include "bnx2x_dump.h"
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +000028#include "bnx2x_init.h"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000029
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000030/* Note: in the format strings below %s is replaced by the queue-name which is
31 * either its index or 'fcoe' for the fcoe queue. Make sure the format string
32 * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
33 */
34#define MAX_QUEUE_NAME_LEN 4
35static const struct {
36 long offset;
37 int size;
38 char string[ETH_GSTRING_LEN];
39} bnx2x_q_stats_arr[] = {
40/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000041 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
42 8, "[%s]: rx_ucast_packets" },
43 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
44 8, "[%s]: rx_mcast_packets" },
45 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
46 8, "[%s]: rx_bcast_packets" },
47 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
48 { Q_STATS_OFFSET32(rx_err_discard_pkt),
49 4, "[%s]: rx_phy_ip_err_discards"},
50 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
51 4, "[%s]: rx_skb_alloc_discard" },
52 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
53
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030054 { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
55/* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000056 8, "[%s]: tx_ucast_packets" },
57 { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
58 8, "[%s]: tx_mcast_packets" },
59 { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030060 8, "[%s]: tx_bcast_packets" },
61 { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
62 8, "[%s]: tpa_aggregations" },
63 { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
64 8, "[%s]: tpa_aggregated_frames"},
Dmitry Kravkovc96bdc02012-12-02 04:05:48 +000065 { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"},
66 { Q_STATS_OFFSET32(driver_filtered_tx_pkt),
67 4, "[%s]: driver_filtered_tx_pkt" }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000068};
69
70#define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
71
72static const struct {
73 long offset;
74 int size;
75 u32 flags;
76#define STATS_FLAGS_PORT 1
77#define STATS_FLAGS_FUNC 2
78#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
79 char string[ETH_GSTRING_LEN];
80} bnx2x_stats_arr[] = {
81/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
82 8, STATS_FLAGS_BOTH, "rx_bytes" },
83 { STATS_OFFSET32(error_bytes_received_hi),
84 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
85 { STATS_OFFSET32(total_unicast_packets_received_hi),
86 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
87 { STATS_OFFSET32(total_multicast_packets_received_hi),
88 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
89 { STATS_OFFSET32(total_broadcast_packets_received_hi),
90 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
91 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
92 8, STATS_FLAGS_PORT, "rx_crc_errors" },
93 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
94 8, STATS_FLAGS_PORT, "rx_align_errors" },
95 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
96 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
97 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
98 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
99/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
100 8, STATS_FLAGS_PORT, "rx_fragments" },
101 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
102 8, STATS_FLAGS_PORT, "rx_jabbers" },
103 { STATS_OFFSET32(no_buff_discard_hi),
104 8, STATS_FLAGS_BOTH, "rx_discards" },
105 { STATS_OFFSET32(mac_filter_discard),
106 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300107 { STATS_OFFSET32(mf_tag_discard),
108 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
Barak Witkowski0e898dd2011-12-05 21:52:22 +0000109 { STATS_OFFSET32(pfc_frames_received_hi),
110 8, STATS_FLAGS_PORT, "pfc_frames_received" },
111 { STATS_OFFSET32(pfc_frames_sent_hi),
112 8, STATS_FLAGS_PORT, "pfc_frames_sent" },
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000113 { STATS_OFFSET32(brb_drop_hi),
114 8, STATS_FLAGS_PORT, "rx_brb_discard" },
115 { STATS_OFFSET32(brb_truncate_hi),
116 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
117 { STATS_OFFSET32(pause_frames_received_hi),
118 8, STATS_FLAGS_PORT, "rx_pause_frames" },
119 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
120 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
121 { STATS_OFFSET32(nig_timer_max),
122 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
123/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
124 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
125 { STATS_OFFSET32(rx_skb_alloc_failed),
126 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
127 { STATS_OFFSET32(hw_csum_err),
128 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
129
130 { STATS_OFFSET32(total_bytes_transmitted_hi),
131 8, STATS_FLAGS_BOTH, "tx_bytes" },
132 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
133 8, STATS_FLAGS_PORT, "tx_error_bytes" },
134 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
135 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
136 { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
137 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
138 { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
139 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
140 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
141 8, STATS_FLAGS_PORT, "tx_mac_errors" },
142 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
143 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
144/* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
145 8, STATS_FLAGS_PORT, "tx_single_collisions" },
146 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
147 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
148 { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
149 8, STATS_FLAGS_PORT, "tx_deferred" },
150 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
151 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
152 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
153 8, STATS_FLAGS_PORT, "tx_late_collisions" },
154 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
155 8, STATS_FLAGS_PORT, "tx_total_collisions" },
156 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
157 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
158 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
159 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
160 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
161 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
162 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
163 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
164/* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
165 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
166 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
167 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
168 { STATS_OFFSET32(etherstatspktsover1522octets_hi),
169 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
170 { STATS_OFFSET32(pause_frames_sent_hi),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300171 8, STATS_FLAGS_PORT, "tx_pause_frames" },
172 { STATS_OFFSET32(total_tpa_aggregations_hi),
173 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
174 { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
175 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
176 { STATS_OFFSET32(total_tpa_bytes_hi),
Ariel Elior7a752992012-01-26 06:01:53 +0000177 8, STATS_FLAGS_FUNC, "tpa_bytes"},
178 { STATS_OFFSET32(recoverable_error),
179 4, STATS_FLAGS_FUNC, "recoverable_errors" },
180 { STATS_OFFSET32(unrecoverable_error),
181 4, STATS_FLAGS_FUNC, "unrecoverable_errors" },
Dmitry Kravkovc96bdc02012-12-02 04:05:48 +0000182 { STATS_OFFSET32(driver_filtered_tx_pkt),
183 4, STATS_FLAGS_FUNC, "driver_filtered_tx_pkt" },
Yuval Mintze9939c82012-06-06 17:13:08 +0000184 { STATS_OFFSET32(eee_tx_lpi),
185 4, STATS_FLAGS_PORT, "Tx LPI entry count"}
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000186};
187
188#define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000189
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000190static int bnx2x_get_port_type(struct bnx2x *bp)
191{
192 int port_type;
193 u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
194 switch (bp->link_params.phy[phy_idx].media_type) {
Yuval Mintzdbef8072012-06-20 19:05:22 +0000195 case ETH_PHY_SFPP_10G_FIBER:
196 case ETH_PHY_SFP_1G_FIBER:
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000197 case ETH_PHY_XFP_FIBER:
198 case ETH_PHY_KR:
199 case ETH_PHY_CX4:
200 port_type = PORT_FIBRE;
201 break;
202 case ETH_PHY_DA_TWINAX:
203 port_type = PORT_DA;
204 break;
205 case ETH_PHY_BASE_T:
206 port_type = PORT_TP;
207 break;
208 case ETH_PHY_NOT_PRESENT:
209 port_type = PORT_NONE;
210 break;
211 case ETH_PHY_UNSPECIFIED:
212 default:
213 port_type = PORT_OTHER;
214 break;
215 }
216 return port_type;
217}
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000218
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000219static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
220{
221 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000222 int cfg_idx = bnx2x_get_link_cfg_idx(bp);
David Decotignyb3337e42011-04-14 16:11:34 +0000223
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000224 /* Dual Media boards present all available port types */
225 cmd->supported = bp->port.supported[cfg_idx] |
226 (bp->port.supported[cfg_idx ^ 1] &
227 (SUPPORTED_TP | SUPPORTED_FIBRE));
228 cmd->advertising = bp->port.advertising[cfg_idx];
Yuval Mintzdbef8072012-06-20 19:05:22 +0000229 if (bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type ==
230 ETH_PHY_SFP_1G_FIBER) {
231 cmd->supported &= ~(SUPPORTED_10000baseT_Full);
232 cmd->advertising &= ~(ADVERTISED_10000baseT_Full);
233 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000234
Yuval Mintz59694f02012-12-02 04:05:49 +0000235 if ((bp->state == BNX2X_STATE_OPEN) && bp->link_vars.link_up &&
236 !(bp->flags & MF_FUNC_DIS)) {
Yuval Mintz2de67432013-01-23 03:21:43 +0000237 cmd->duplex = bp->link_vars.duplex;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000238
Yuval Mintz38298462012-03-12 08:53:12 +0000239 if (IS_MF(bp) && !BP_NOMCP(bp))
240 ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
Yuval Mintz59694f02012-12-02 04:05:49 +0000241 else
242 ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
Yuval Mintz38298462012-03-12 08:53:12 +0000243 } else {
244 cmd->duplex = DUPLEX_UNKNOWN;
245 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
246 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000247
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000248 cmd->port = bnx2x_get_port_type(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000249
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000250 cmd->phy_address = bp->mdio.prtad;
251 cmd->transceiver = XCVR_INTERNAL;
252
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000253 if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000254 cmd->autoneg = AUTONEG_ENABLE;
255 else
256 cmd->autoneg = AUTONEG_DISABLE;
257
Mintz Yuval9e7e8392012-02-15 02:10:24 +0000258 /* Publish LP advertised speeds and FC */
259 if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
260 u32 status = bp->link_vars.link_status;
261
262 cmd->lp_advertising |= ADVERTISED_Autoneg;
263 if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
264 cmd->lp_advertising |= ADVERTISED_Pause;
265 if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
266 cmd->lp_advertising |= ADVERTISED_Asym_Pause;
267
268 if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
269 cmd->lp_advertising |= ADVERTISED_10baseT_Half;
270 if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
271 cmd->lp_advertising |= ADVERTISED_10baseT_Full;
272 if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
273 cmd->lp_advertising |= ADVERTISED_100baseT_Half;
274 if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
275 cmd->lp_advertising |= ADVERTISED_100baseT_Full;
276 if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
277 cmd->lp_advertising |= ADVERTISED_1000baseT_Half;
278 if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE)
279 cmd->lp_advertising |= ADVERTISED_1000baseT_Full;
280 if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
281 cmd->lp_advertising |= ADVERTISED_2500baseX_Full;
282 if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE)
283 cmd->lp_advertising |= ADVERTISED_10000baseT_Full;
Yaniv Rosnerbe94bea2013-02-27 13:06:45 +0000284 if (status & LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE)
285 cmd->lp_advertising |= ADVERTISED_20000baseKR2_Full;
Mintz Yuval9e7e8392012-02-15 02:10:24 +0000286 }
287
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000288 cmd->maxtxpkt = 0;
289 cmd->maxrxpkt = 0;
290
Merav Sicron51c1a582012-03-18 10:33:38 +0000291 DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +0000292 " supported 0x%x advertising 0x%x speed %u\n"
293 " duplex %d port %d phy_address %d transceiver %d\n"
294 " autoneg %d maxtxpkt %d maxrxpkt %d\n",
David Decotignyb3337e42011-04-14 16:11:34 +0000295 cmd->cmd, cmd->supported, cmd->advertising,
296 ethtool_cmd_speed(cmd),
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000297 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
298 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
299
300 return 0;
301}
302
303static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
304{
305 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000306 u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
Yuval Mintzdbef8072012-06-20 19:05:22 +0000307 u32 speed, phy_idx;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000308
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800309 if (IS_MF_SD(bp))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000310 return 0;
311
Merav Sicron51c1a582012-03-18 10:33:38 +0000312 DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
David Decotignyb3337e42011-04-14 16:11:34 +0000313 " supported 0x%x advertising 0x%x speed %u\n"
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800314 " duplex %d port %d phy_address %d transceiver %d\n"
315 " autoneg %d maxtxpkt %d maxrxpkt %d\n",
David Decotignyb3337e42011-04-14 16:11:34 +0000316 cmd->cmd, cmd->supported, cmd->advertising,
317 ethtool_cmd_speed(cmd),
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000318 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
319 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
320
David Decotignyb3337e42011-04-14 16:11:34 +0000321 speed = ethtool_cmd_speed(cmd);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800322
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000323 /* If received a request for an unknown duplex, assume full*/
Yuval Mintz38298462012-03-12 08:53:12 +0000324 if (cmd->duplex == DUPLEX_UNKNOWN)
325 cmd->duplex = DUPLEX_FULL;
326
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800327 if (IS_MF_SI(bp)) {
Dmitry Kravkove3835b92011-03-06 10:50:44 +0000328 u32 part;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800329 u32 line_speed = bp->link_vars.line_speed;
330
331 /* use 10G if no link detected */
332 if (!line_speed)
333 line_speed = 10000;
334
335 if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000336 DP(BNX2X_MSG_ETHTOOL,
337 "To set speed BC %X or higher is required, please upgrade BC\n",
338 REQ_BC_VER_4_SET_MF_BW);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800339 return -EINVAL;
340 }
Dmitry Kravkove3835b92011-03-06 10:50:44 +0000341
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +0000342 part = (speed * 100) / line_speed;
Dmitry Kravkove3835b92011-03-06 10:50:44 +0000343
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +0000344 if (line_speed < speed || !part) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000345 DP(BNX2X_MSG_ETHTOOL,
346 "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800347 return -EINVAL;
348 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800349
Dmitry Kravkove3835b92011-03-06 10:50:44 +0000350 if (bp->state != BNX2X_STATE_OPEN)
351 /* store value for following "load" */
352 bp->pending_max = part;
353 else
354 bnx2x_update_max_mf_config(bp, part);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800355
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800356 return 0;
357 }
358
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000359 cfg_idx = bnx2x_get_link_cfg_idx(bp);
360 old_multi_phy_config = bp->link_params.multi_phy_config;
Yaniv Rosner33f9e6f2014-01-28 17:28:51 +0200361 if (cmd->port != bnx2x_get_port_type(bp)) {
362 switch (cmd->port) {
363 case PORT_TP:
364 if (!(bp->port.supported[0] & SUPPORTED_TP ||
365 bp->port.supported[1] & SUPPORTED_TP)) {
366 DP(BNX2X_MSG_ETHTOOL,
367 "Unsupported port type\n");
368 return -EINVAL;
369 }
370 bp->link_params.multi_phy_config &=
371 ~PORT_HW_CFG_PHY_SELECTION_MASK;
372 if (bp->link_params.multi_phy_config &
373 PORT_HW_CFG_PHY_SWAPPED_ENABLED)
374 bp->link_params.multi_phy_config |=
375 PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
376 else
377 bp->link_params.multi_phy_config |=
378 PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
379 break;
380 case PORT_FIBRE:
381 case PORT_DA:
382 if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
383 bp->port.supported[1] & SUPPORTED_FIBRE)) {
384 DP(BNX2X_MSG_ETHTOOL,
385 "Unsupported port type\n");
386 return -EINVAL;
387 }
388 bp->link_params.multi_phy_config &=
389 ~PORT_HW_CFG_PHY_SELECTION_MASK;
390 if (bp->link_params.multi_phy_config &
391 PORT_HW_CFG_PHY_SWAPPED_ENABLED)
392 bp->link_params.multi_phy_config |=
393 PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
394 else
395 bp->link_params.multi_phy_config |=
396 PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
397 break;
398 default:
Merav Sicron51c1a582012-03-18 10:33:38 +0000399 DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000400 return -EINVAL;
401 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000402 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000403 /* Save new config in case command complete successfully */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000404 new_multi_phy_config = bp->link_params.multi_phy_config;
405 /* Get the new cfg_idx */
406 cfg_idx = bnx2x_get_link_cfg_idx(bp);
407 /* Restore old config in case command failed */
408 bp->link_params.multi_phy_config = old_multi_phy_config;
Merav Sicron51c1a582012-03-18 10:33:38 +0000409 DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000410
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000411 if (cmd->autoneg == AUTONEG_ENABLE) {
Yaniv Rosner75318322012-01-17 02:33:27 +0000412 u32 an_supported_speed = bp->port.supported[cfg_idx];
413 if (bp->link_params.phy[EXT_PHY1].type ==
414 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
415 an_supported_speed |= (SUPPORTED_100baseT_Half |
416 SUPPORTED_100baseT_Full);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000417 if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000418 DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000419 return -EINVAL;
420 }
421
422 /* advertise the requested speed and duplex if supported */
Yaniv Rosner75318322012-01-17 02:33:27 +0000423 if (cmd->advertising & ~an_supported_speed) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000424 DP(BNX2X_MSG_ETHTOOL,
425 "Advertisement parameters are not supported\n");
David S. Miller8decf862011-09-22 03:23:13 -0400426 return -EINVAL;
427 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000428
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000429 bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
David S. Miller8decf862011-09-22 03:23:13 -0400430 bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
431 bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000432 cmd->advertising);
David S. Miller8decf862011-09-22 03:23:13 -0400433 if (cmd->advertising) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000434
David S. Miller8decf862011-09-22 03:23:13 -0400435 bp->link_params.speed_cap_mask[cfg_idx] = 0;
436 if (cmd->advertising & ADVERTISED_10baseT_Half) {
437 bp->link_params.speed_cap_mask[cfg_idx] |=
438 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
439 }
440 if (cmd->advertising & ADVERTISED_10baseT_Full)
441 bp->link_params.speed_cap_mask[cfg_idx] |=
442 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
443
444 if (cmd->advertising & ADVERTISED_100baseT_Full)
445 bp->link_params.speed_cap_mask[cfg_idx] |=
446 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
447
448 if (cmd->advertising & ADVERTISED_100baseT_Half) {
449 bp->link_params.speed_cap_mask[cfg_idx] |=
450 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
451 }
452 if (cmd->advertising & ADVERTISED_1000baseT_Half) {
453 bp->link_params.speed_cap_mask[cfg_idx] |=
454 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
455 }
456 if (cmd->advertising & (ADVERTISED_1000baseT_Full |
457 ADVERTISED_1000baseKX_Full))
458 bp->link_params.speed_cap_mask[cfg_idx] |=
459 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
460
461 if (cmd->advertising & (ADVERTISED_10000baseT_Full |
462 ADVERTISED_10000baseKX4_Full |
463 ADVERTISED_10000baseKR_Full))
464 bp->link_params.speed_cap_mask[cfg_idx] |=
465 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
Yaniv Rosnerbe94bea2013-02-27 13:06:45 +0000466
467 if (cmd->advertising & ADVERTISED_20000baseKR2_Full)
468 bp->link_params.speed_cap_mask[cfg_idx] |=
469 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G;
David S. Miller8decf862011-09-22 03:23:13 -0400470 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000471 } else { /* forced speed */
472 /* advertise the requested speed and duplex if supported */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000473 switch (speed) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000474 case SPEED_10:
475 if (cmd->duplex == DUPLEX_FULL) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000476 if (!(bp->port.supported[cfg_idx] &
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000477 SUPPORTED_10baseT_Full)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000478 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000479 "10M full not supported\n");
480 return -EINVAL;
481 }
482
483 advertising = (ADVERTISED_10baseT_Full |
484 ADVERTISED_TP);
485 } else {
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000486 if (!(bp->port.supported[cfg_idx] &
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000487 SUPPORTED_10baseT_Half)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000488 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000489 "10M half not supported\n");
490 return -EINVAL;
491 }
492
493 advertising = (ADVERTISED_10baseT_Half |
494 ADVERTISED_TP);
495 }
496 break;
497
498 case SPEED_100:
499 if (cmd->duplex == DUPLEX_FULL) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000500 if (!(bp->port.supported[cfg_idx] &
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000501 SUPPORTED_100baseT_Full)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000502 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000503 "100M full not supported\n");
504 return -EINVAL;
505 }
506
507 advertising = (ADVERTISED_100baseT_Full |
508 ADVERTISED_TP);
509 } else {
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000510 if (!(bp->port.supported[cfg_idx] &
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000511 SUPPORTED_100baseT_Half)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000512 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000513 "100M half not supported\n");
514 return -EINVAL;
515 }
516
517 advertising = (ADVERTISED_100baseT_Half |
518 ADVERTISED_TP);
519 }
520 break;
521
522 case SPEED_1000:
523 if (cmd->duplex != DUPLEX_FULL) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000524 DP(BNX2X_MSG_ETHTOOL,
525 "1G half not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000526 return -EINVAL;
527 }
528
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000529 if (!(bp->port.supported[cfg_idx] &
530 SUPPORTED_1000baseT_Full)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000531 DP(BNX2X_MSG_ETHTOOL,
532 "1G full not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000533 return -EINVAL;
534 }
535
536 advertising = (ADVERTISED_1000baseT_Full |
537 ADVERTISED_TP);
538 break;
539
540 case SPEED_2500:
541 if (cmd->duplex != DUPLEX_FULL) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000542 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000543 "2.5G half not supported\n");
544 return -EINVAL;
545 }
546
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000547 if (!(bp->port.supported[cfg_idx]
548 & SUPPORTED_2500baseX_Full)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000549 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000550 "2.5G full not supported\n");
551 return -EINVAL;
552 }
553
554 advertising = (ADVERTISED_2500baseX_Full |
555 ADVERTISED_TP);
556 break;
557
558 case SPEED_10000:
559 if (cmd->duplex != DUPLEX_FULL) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000560 DP(BNX2X_MSG_ETHTOOL,
561 "10G half not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000562 return -EINVAL;
563 }
Yuval Mintzdbef8072012-06-20 19:05:22 +0000564 phy_idx = bnx2x_get_cur_phy_idx(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000565 if (!(bp->port.supported[cfg_idx]
Yuval Mintzdbef8072012-06-20 19:05:22 +0000566 & SUPPORTED_10000baseT_Full) ||
567 (bp->link_params.phy[phy_idx].media_type ==
568 ETH_PHY_SFP_1G_FIBER)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000569 DP(BNX2X_MSG_ETHTOOL,
570 "10G full not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000571 return -EINVAL;
572 }
573
574 advertising = (ADVERTISED_10000baseT_Full |
575 ADVERTISED_FIBRE);
576 break;
577
578 default:
Merav Sicron51c1a582012-03-18 10:33:38 +0000579 DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000580 return -EINVAL;
581 }
582
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000583 bp->link_params.req_line_speed[cfg_idx] = speed;
584 bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
585 bp->port.advertising[cfg_idx] = advertising;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000586 }
587
Merav Sicron51c1a582012-03-18 10:33:38 +0000588 DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +0000589 " req_duplex %d advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000590 bp->link_params.req_line_speed[cfg_idx],
591 bp->link_params.req_duplex[cfg_idx],
592 bp->port.advertising[cfg_idx]);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000593
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000594 /* Set new config */
595 bp->link_params.multi_phy_config = new_multi_phy_config;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000596 if (netif_running(dev)) {
597 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
598 bnx2x_link_set(bp);
599 }
600
601 return 0;
602}
603
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000604#define DUMP_ALL_PRESETS 0x1FFF
605#define DUMP_MAX_PRESETS 13
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000606
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000607static int __bnx2x_get_preset_regs_len(struct bnx2x *bp, u32 preset)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000608{
609 if (CHIP_IS_E1(bp))
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000610 return dump_num_registers[0][preset-1];
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000611 else if (CHIP_IS_E1H(bp))
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000612 return dump_num_registers[1][preset-1];
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000613 else if (CHIP_IS_E2(bp))
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000614 return dump_num_registers[2][preset-1];
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000615 else if (CHIP_IS_E3A0(bp))
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000616 return dump_num_registers[3][preset-1];
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000617 else if (CHIP_IS_E3B0(bp))
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000618 return dump_num_registers[4][preset-1];
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000619 else
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000620 return 0;
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000621}
622
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000623static int __bnx2x_get_regs_len(struct bnx2x *bp)
624{
625 u32 preset_idx;
626 int regdump_len = 0;
627
628 /* Calculate the total preset regs length */
629 for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++)
630 regdump_len += __bnx2x_get_preset_regs_len(bp, preset_idx);
631
632 return regdump_len;
633}
634
635static int bnx2x_get_regs_len(struct net_device *dev)
636{
637 struct bnx2x *bp = netdev_priv(dev);
638 int regdump_len = 0;
639
Yuval Mintz75543742013-09-28 08:46:08 +0300640 if (IS_VF(bp))
641 return 0;
642
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000643 regdump_len = __bnx2x_get_regs_len(bp);
644 regdump_len *= 4;
645 regdump_len += sizeof(struct dump_header);
646
647 return regdump_len;
648}
649
650#define IS_E1_REG(chips) ((chips & DUMP_CHIP_E1) == DUMP_CHIP_E1)
651#define IS_E1H_REG(chips) ((chips & DUMP_CHIP_E1H) == DUMP_CHIP_E1H)
652#define IS_E2_REG(chips) ((chips & DUMP_CHIP_E2) == DUMP_CHIP_E2)
653#define IS_E3A0_REG(chips) ((chips & DUMP_CHIP_E3A0) == DUMP_CHIP_E3A0)
654#define IS_E3B0_REG(chips) ((chips & DUMP_CHIP_E3B0) == DUMP_CHIP_E3B0)
655
656#define IS_REG_IN_PRESET(presets, idx) \
657 ((presets & (1 << (idx-1))) == (1 << (idx-1)))
658
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000659/******* Paged registers info selectors ********/
Eric Dumazet1191cb82012-04-27 21:39:21 +0000660static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000661{
662 if (CHIP_IS_E2(bp))
663 return page_vals_e2;
664 else if (CHIP_IS_E3(bp))
665 return page_vals_e3;
666 else
667 return NULL;
668}
669
Eric Dumazet1191cb82012-04-27 21:39:21 +0000670static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000671{
672 if (CHIP_IS_E2(bp))
673 return PAGE_MODE_VALUES_E2;
674 else if (CHIP_IS_E3(bp))
675 return PAGE_MODE_VALUES_E3;
676 else
677 return 0;
678}
679
Eric Dumazet1191cb82012-04-27 21:39:21 +0000680static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000681{
682 if (CHIP_IS_E2(bp))
683 return page_write_regs_e2;
684 else if (CHIP_IS_E3(bp))
685 return page_write_regs_e3;
686 else
687 return NULL;
688}
689
Eric Dumazet1191cb82012-04-27 21:39:21 +0000690static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000691{
692 if (CHIP_IS_E2(bp))
693 return PAGE_WRITE_REGS_E2;
694 else if (CHIP_IS_E3(bp))
695 return PAGE_WRITE_REGS_E3;
696 else
697 return 0;
698}
699
Eric Dumazet1191cb82012-04-27 21:39:21 +0000700static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000701{
702 if (CHIP_IS_E2(bp))
703 return page_read_regs_e2;
704 else if (CHIP_IS_E3(bp))
705 return page_read_regs_e3;
706 else
707 return NULL;
708}
709
Eric Dumazet1191cb82012-04-27 21:39:21 +0000710static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000711{
712 if (CHIP_IS_E2(bp))
713 return PAGE_READ_REGS_E2;
714 else if (CHIP_IS_E3(bp))
715 return PAGE_READ_REGS_E3;
716 else
717 return 0;
718}
719
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000720static bool bnx2x_is_reg_in_chip(struct bnx2x *bp,
721 const struct reg_addr *reg_info)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000722{
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000723 if (CHIP_IS_E1(bp))
724 return IS_E1_REG(reg_info->chips);
725 else if (CHIP_IS_E1H(bp))
726 return IS_E1H_REG(reg_info->chips);
727 else if (CHIP_IS_E2(bp))
728 return IS_E2_REG(reg_info->chips);
729 else if (CHIP_IS_E3A0(bp))
730 return IS_E3A0_REG(reg_info->chips);
731 else if (CHIP_IS_E3B0(bp))
732 return IS_E3B0_REG(reg_info->chips);
733 else
734 return false;
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000735}
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000736
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000737static bool bnx2x_is_wreg_in_chip(struct bnx2x *bp,
738 const struct wreg_addr *wreg_info)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000739{
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000740 if (CHIP_IS_E1(bp))
741 return IS_E1_REG(wreg_info->chips);
742 else if (CHIP_IS_E1H(bp))
743 return IS_E1H_REG(wreg_info->chips);
744 else if (CHIP_IS_E2(bp))
745 return IS_E2_REG(wreg_info->chips);
746 else if (CHIP_IS_E3A0(bp))
747 return IS_E3A0_REG(wreg_info->chips);
748 else if (CHIP_IS_E3B0(bp))
749 return IS_E3B0_REG(wreg_info->chips);
750 else
751 return false;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000752}
753
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000754/**
755 * bnx2x_read_pages_regs - read "paged" registers
756 *
757 * @bp device handle
758 * @p output buffer
759 *
Yuval Mintz2de67432013-01-23 03:21:43 +0000760 * Reads "paged" memories: memories that may only be read by first writing to a
761 * specific address ("write address") and then reading from a specific address
762 * ("read address"). There may be more than one write address per "page" and
763 * more than one read address per write address.
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000764 */
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000765static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p, u32 preset)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000766{
767 u32 i, j, k, n;
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000768
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000769 /* addresses of the paged registers */
770 const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
771 /* number of paged registers */
772 int num_pages = __bnx2x_get_page_reg_num(bp);
773 /* write addresses */
774 const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
775 /* number of write addresses */
776 int write_num = __bnx2x_get_page_write_num(bp);
777 /* read addresses info */
778 const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
779 /* number of read addresses */
780 int read_num = __bnx2x_get_page_read_num(bp);
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000781 u32 addr, size;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000782
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000783 for (i = 0; i < num_pages; i++) {
784 for (j = 0; j < write_num; j++) {
785 REG_WR(bp, write_addr[j], page_addr[i]);
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000786
787 for (k = 0; k < read_num; k++) {
788 if (IS_REG_IN_PRESET(read_addr[k].presets,
789 preset)) {
790 size = read_addr[k].size;
791 for (n = 0; n < size; n++) {
792 addr = read_addr[k].addr + n*4;
793 *p++ = REG_RD(bp, addr);
794 }
795 }
796 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000797 }
798 }
799}
800
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000801static int __bnx2x_get_preset_regs(struct bnx2x *bp, u32 *p, u32 preset)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000802{
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000803 u32 i, j, addr;
804 const struct wreg_addr *wreg_addr_p = NULL;
805
806 if (CHIP_IS_E1(bp))
807 wreg_addr_p = &wreg_addr_e1;
808 else if (CHIP_IS_E1H(bp))
809 wreg_addr_p = &wreg_addr_e1h;
810 else if (CHIP_IS_E2(bp))
811 wreg_addr_p = &wreg_addr_e2;
812 else if (CHIP_IS_E3A0(bp))
813 wreg_addr_p = &wreg_addr_e3;
814 else if (CHIP_IS_E3B0(bp))
815 wreg_addr_p = &wreg_addr_e3b0;
816
817 /* Read the idle_chk registers */
818 for (i = 0; i < IDLE_REGS_COUNT; i++) {
819 if (bnx2x_is_reg_in_chip(bp, &idle_reg_addrs[i]) &&
820 IS_REG_IN_PRESET(idle_reg_addrs[i].presets, preset)) {
821 for (j = 0; j < idle_reg_addrs[i].size; j++)
822 *p++ = REG_RD(bp, idle_reg_addrs[i].addr + j*4);
823 }
824 }
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000825
826 /* Read the regular registers */
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000827 for (i = 0; i < REGS_COUNT; i++) {
828 if (bnx2x_is_reg_in_chip(bp, &reg_addrs[i]) &&
829 IS_REG_IN_PRESET(reg_addrs[i].presets, preset)) {
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000830 for (j = 0; j < reg_addrs[i].size; j++)
831 *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000832 }
833 }
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000834
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000835 /* Read the CAM registers */
836 if (bnx2x_is_wreg_in_chip(bp, wreg_addr_p) &&
837 IS_REG_IN_PRESET(wreg_addr_p->presets, preset)) {
838 for (i = 0; i < wreg_addr_p->size; i++) {
839 *p++ = REG_RD(bp, wreg_addr_p->addr + i*4);
840
841 /* In case of wreg_addr register, read additional
842 registers from read_regs array
843 */
844 for (j = 0; j < wreg_addr_p->read_regs_count; j++) {
845 addr = *(wreg_addr_p->read_regs);
846 *p++ = REG_RD(bp, addr + j*4);
847 }
848 }
849 }
850
851 /* Paged registers are supported in E2 & E3 only */
852 if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000853 /* Read "paged" registers */
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000854 bnx2x_read_pages_regs(bp, p, preset);
855 }
856
857 return 0;
858}
859
860static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
861{
862 u32 preset_idx;
863
864 /* Read all registers, by reading all preset registers */
865 for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) {
866 /* Skip presets with IOR */
867 if ((preset_idx == 2) ||
868 (preset_idx == 5) ||
869 (preset_idx == 8) ||
870 (preset_idx == 11))
871 continue;
872 __bnx2x_get_preset_regs(bp, p, preset_idx);
873 p += __bnx2x_get_preset_regs_len(bp, preset_idx);
874 }
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000875}
876
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000877static void bnx2x_get_regs(struct net_device *dev,
878 struct ethtool_regs *regs, void *_p)
879{
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000880 u32 *p = _p;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000881 struct bnx2x *bp = netdev_priv(dev);
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000882 struct dump_header dump_hdr = {0};
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000883
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000884 regs->version = 2;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000885 memset(p, 0, regs->len);
886
887 if (!netif_running(bp->dev))
888 return;
889
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000890 /* Disable parity attentions as long as following dump may
891 * cause false alarms by reading never written registers. We
892 * will re-enable parity attentions right after the dump.
893 */
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000894
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000895 bnx2x_disable_blocks_parity(bp);
896
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000897 dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
898 dump_hdr.preset = DUMP_ALL_PRESETS;
899 dump_hdr.version = BNX2X_DUMP_VERSION;
900
901 /* dump_meta_data presents OR of CHIP and PATH. */
902 if (CHIP_IS_E1(bp)) {
903 dump_hdr.dump_meta_data = DUMP_CHIP_E1;
904 } else if (CHIP_IS_E1H(bp)) {
905 dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
906 } else if (CHIP_IS_E2(bp)) {
907 dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
908 (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
909 } else if (CHIP_IS_E3A0(bp)) {
910 dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
911 (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
912 } else if (CHIP_IS_E3B0(bp)) {
913 dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
914 (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
915 }
916
917 memcpy(p, &dump_hdr, sizeof(struct dump_header));
918 p += dump_hdr.header_size + 1;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000919
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000920 /* Actually read the registers */
921 __bnx2x_get_regs(bp, p);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000922
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +0200923 /* Re-enable parity attentions */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000924 bnx2x_clear_blocks_parity(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +0000925 bnx2x_enable_blocks_parity(bp);
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000926}
927
928static int bnx2x_get_preset_regs_len(struct net_device *dev, u32 preset)
929{
930 struct bnx2x *bp = netdev_priv(dev);
931 int regdump_len = 0;
932
933 regdump_len = __bnx2x_get_preset_regs_len(bp, preset);
934 regdump_len *= 4;
935 regdump_len += sizeof(struct dump_header);
936
937 return regdump_len;
938}
939
940static int bnx2x_set_dump(struct net_device *dev, struct ethtool_dump *val)
941{
942 struct bnx2x *bp = netdev_priv(dev);
943
944 /* Use the ethtool_dump "flag" field as the dump preset index */
Michal Schmidt5bb680d2013-07-01 17:23:06 +0200945 if (val->flag < 1 || val->flag > DUMP_MAX_PRESETS)
946 return -EINVAL;
947
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000948 bp->dump_preset_idx = val->flag;
949 return 0;
950}
951
952static int bnx2x_get_dump_flag(struct net_device *dev,
953 struct ethtool_dump *dump)
954{
955 struct bnx2x *bp = netdev_priv(dev);
956
Michal Schmidt8cc2d922013-07-01 17:23:20 +0200957 dump->version = BNX2X_DUMP_VERSION;
958 dump->flag = bp->dump_preset_idx;
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000959 /* Calculate the requested preset idx length */
960 dump->len = bnx2x_get_preset_regs_len(dev, bp->dump_preset_idx);
961 DP(BNX2X_MSG_ETHTOOL, "Get dump preset %d length=%d\n",
962 bp->dump_preset_idx, dump->len);
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000963 return 0;
964}
965
966static int bnx2x_get_dump_data(struct net_device *dev,
967 struct ethtool_dump *dump,
968 void *buffer)
969{
970 u32 *p = buffer;
971 struct bnx2x *bp = netdev_priv(dev);
972 struct dump_header dump_hdr = {0};
973
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000974 /* Disable parity attentions as long as following dump may
975 * cause false alarms by reading never written registers. We
976 * will re-enable parity attentions right after the dump.
977 */
978
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000979 bnx2x_disable_blocks_parity(bp);
980
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000981 dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
982 dump_hdr.preset = bp->dump_preset_idx;
983 dump_hdr.version = BNX2X_DUMP_VERSION;
984
985 DP(BNX2X_MSG_ETHTOOL, "Get dump data of preset %d\n", dump_hdr.preset);
986
987 /* dump_meta_data presents OR of CHIP and PATH. */
988 if (CHIP_IS_E1(bp)) {
989 dump_hdr.dump_meta_data = DUMP_CHIP_E1;
990 } else if (CHIP_IS_E1H(bp)) {
991 dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
992 } else if (CHIP_IS_E2(bp)) {
993 dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
994 (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
995 } else if (CHIP_IS_E3A0(bp)) {
996 dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
997 (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
998 } else if (CHIP_IS_E3B0(bp)) {
999 dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
1000 (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
1001 }
1002
1003 memcpy(p, &dump_hdr, sizeof(struct dump_header));
1004 p += dump_hdr.header_size + 1;
1005
1006 /* Actually read the registers */
1007 __bnx2x_get_preset_regs(bp, p, dump_hdr.preset);
1008
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02001009 /* Re-enable parity attentions */
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001010 bnx2x_clear_blocks_parity(bp);
1011 bnx2x_enable_blocks_parity(bp);
1012
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001013 return 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001014}
1015
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001016static void bnx2x_get_drvinfo(struct net_device *dev,
1017 struct ethtool_drvinfo *info)
1018{
1019 struct bnx2x *bp = netdev_priv(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001020
Rick Jones68aad782011-11-07 13:29:27 +00001021 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
1022 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001023
Ariel Elior8ca5e172013-01-01 05:22:34 +00001024 bnx2x_fill_fw_str(bp, info->fw_version, sizeof(info->fw_version));
1025
Rick Jones68aad782011-11-07 13:29:27 +00001026 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001027 info->n_stats = BNX2X_NUM_STATS;
Merav Sicroncf2c1df62012-06-19 07:48:23 +00001028 info->testinfo_len = BNX2X_NUM_TESTS(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001029 info->eedump_len = bp->common.flash_size;
1030 info->regdump_len = bnx2x_get_regs_len(dev);
1031}
1032
1033static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1034{
1035 struct bnx2x *bp = netdev_priv(dev);
1036
1037 if (bp->flags & NO_WOL_FLAG) {
1038 wol->supported = 0;
1039 wol->wolopts = 0;
1040 } else {
1041 wol->supported = WAKE_MAGIC;
1042 if (bp->wol)
1043 wol->wolopts = WAKE_MAGIC;
1044 else
1045 wol->wolopts = 0;
1046 }
1047 memset(&wol->sopass, 0, sizeof(wol->sopass));
1048}
1049
1050static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1051{
1052 struct bnx2x *bp = netdev_priv(dev);
1053
Merav Sicron51c1a582012-03-18 10:33:38 +00001054 if (wol->wolopts & ~WAKE_MAGIC) {
Yuval Mintz2de67432013-01-23 03:21:43 +00001055 DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001056 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +00001057 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001058
1059 if (wol->wolopts & WAKE_MAGIC) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001060 if (bp->flags & NO_WOL_FLAG) {
Yuval Mintz2de67432013-01-23 03:21:43 +00001061 DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001062 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +00001063 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001064 bp->wol = 1;
1065 } else
1066 bp->wol = 0;
1067
1068 return 0;
1069}
1070
1071static u32 bnx2x_get_msglevel(struct net_device *dev)
1072{
1073 struct bnx2x *bp = netdev_priv(dev);
1074
1075 return bp->msg_enable;
1076}
1077
1078static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
1079{
1080 struct bnx2x *bp = netdev_priv(dev);
1081
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +00001082 if (capable(CAP_NET_ADMIN)) {
1083 /* dump MCP trace */
Ariel Eliorad5afc82013-01-01 05:22:26 +00001084 if (IS_PF(bp) && (level & BNX2X_MSG_MCP))
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +00001085 bnx2x_fw_dump_lvl(bp, KERN_INFO);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001086 bp->msg_enable = level;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +00001087 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001088}
1089
1090static int bnx2x_nway_reset(struct net_device *dev)
1091{
1092 struct bnx2x *bp = netdev_priv(dev);
1093
1094 if (!bp->port.pmf)
1095 return 0;
1096
1097 if (netif_running(dev)) {
1098 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yuval Mintz5d07d862012-09-13 02:56:21 +00001099 bnx2x_force_link_reset(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001100 bnx2x_link_set(bp);
1101 }
1102
1103 return 0;
1104}
1105
1106static u32 bnx2x_get_link(struct net_device *dev)
1107{
1108 struct bnx2x *bp = netdev_priv(dev);
1109
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001110 if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001111 return 0;
1112
1113 return bp->link_vars.link_up;
1114}
1115
1116static int bnx2x_get_eeprom_len(struct net_device *dev)
1117{
1118 struct bnx2x *bp = netdev_priv(dev);
1119
1120 return bp->common.flash_size;
1121}
1122
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001123/* Per pf misc lock must be acquired before the per port mcp lock. Otherwise,
1124 * had we done things the other way around, if two pfs from the same port would
Ariel Eliorf16da432012-01-26 06:01:50 +00001125 * attempt to access nvram at the same time, we could run into a scenario such
1126 * as:
1127 * pf A takes the port lock.
1128 * pf B succeeds in taking the same lock since they are from the same port.
1129 * pf A takes the per pf misc lock. Performs eeprom access.
1130 * pf A finishes. Unlocks the per pf misc lock.
1131 * Pf B takes the lock and proceeds to perform it's own access.
1132 * pf A unlocks the per port lock, while pf B is still working (!).
1133 * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
Yuval Mintz2de67432013-01-23 03:21:43 +00001134 * access corrupted by pf B)
Ariel Eliorf16da432012-01-26 06:01:50 +00001135 */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001136static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
1137{
1138 int port = BP_PORT(bp);
1139 int count, i;
Ariel Eliorf16da432012-01-26 06:01:50 +00001140 u32 val;
1141
1142 /* acquire HW lock: protect against other PFs in PF Direct Assignment */
1143 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001144
1145 /* adjust timeout for emulation/FPGA */
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001146 count = BNX2X_NVRAM_TIMEOUT_COUNT;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001147 if (CHIP_REV_IS_SLOW(bp))
1148 count *= 100;
1149
1150 /* request access to nvram interface */
1151 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
1152 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
1153
1154 for (i = 0; i < count*10; i++) {
1155 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
1156 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
1157 break;
1158
1159 udelay(5);
1160 }
1161
1162 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001163 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1164 "cannot get access to nvram interface\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001165 return -EBUSY;
1166 }
1167
1168 return 0;
1169}
1170
1171static int bnx2x_release_nvram_lock(struct bnx2x *bp)
1172{
1173 int port = BP_PORT(bp);
1174 int count, i;
Ariel Eliorf16da432012-01-26 06:01:50 +00001175 u32 val;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001176
1177 /* adjust timeout for emulation/FPGA */
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001178 count = BNX2X_NVRAM_TIMEOUT_COUNT;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001179 if (CHIP_REV_IS_SLOW(bp))
1180 count *= 100;
1181
1182 /* relinquish nvram interface */
1183 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
1184 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
1185
1186 for (i = 0; i < count*10; i++) {
1187 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
1188 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
1189 break;
1190
1191 udelay(5);
1192 }
1193
1194 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001195 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1196 "cannot free access to nvram interface\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001197 return -EBUSY;
1198 }
1199
Ariel Eliorf16da432012-01-26 06:01:50 +00001200 /* release HW lock: protect against other PFs in PF Direct Assignment */
1201 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001202 return 0;
1203}
1204
1205static void bnx2x_enable_nvram_access(struct bnx2x *bp)
1206{
1207 u32 val;
1208
1209 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
1210
1211 /* enable both bits, even on read */
1212 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
1213 (val | MCPR_NVM_ACCESS_ENABLE_EN |
1214 MCPR_NVM_ACCESS_ENABLE_WR_EN));
1215}
1216
1217static void bnx2x_disable_nvram_access(struct bnx2x *bp)
1218{
1219 u32 val;
1220
1221 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
1222
1223 /* disable both bits, even after read */
1224 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
1225 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
1226 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
1227}
1228
1229static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
1230 u32 cmd_flags)
1231{
1232 int count, i, rc;
1233 u32 val;
1234
1235 /* build the command word */
1236 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
1237
1238 /* need to clear DONE bit separately */
1239 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
1240
1241 /* address of the NVRAM to read from */
1242 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
1243 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
1244
1245 /* issue a read command */
1246 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
1247
1248 /* adjust timeout for emulation/FPGA */
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001249 count = BNX2X_NVRAM_TIMEOUT_COUNT;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001250 if (CHIP_REV_IS_SLOW(bp))
1251 count *= 100;
1252
1253 /* wait for completion */
1254 *ret_val = 0;
1255 rc = -EBUSY;
1256 for (i = 0; i < count; i++) {
1257 udelay(5);
1258 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
1259
1260 if (val & MCPR_NVM_COMMAND_DONE) {
1261 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
1262 /* we read nvram data in cpu order
1263 * but ethtool sees it as an array of bytes
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001264 * converting to big-endian will do the work
1265 */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001266 *ret_val = cpu_to_be32(val);
1267 rc = 0;
1268 break;
1269 }
1270 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001271 if (rc == -EBUSY)
1272 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1273 "nvram read timeout expired\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001274 return rc;
1275}
1276
1277static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
1278 int buf_size)
1279{
1280 int rc;
1281 u32 cmd_flags;
1282 __be32 val;
1283
1284 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001285 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001286 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
1287 offset, buf_size);
1288 return -EINVAL;
1289 }
1290
1291 if (offset + buf_size > bp->common.flash_size) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001292 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1293 "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001294 offset, buf_size, bp->common.flash_size);
1295 return -EINVAL;
1296 }
1297
1298 /* request access to nvram interface */
1299 rc = bnx2x_acquire_nvram_lock(bp);
1300 if (rc)
1301 return rc;
1302
1303 /* enable access to nvram interface */
1304 bnx2x_enable_nvram_access(bp);
1305
1306 /* read the first word(s) */
1307 cmd_flags = MCPR_NVM_COMMAND_FIRST;
1308 while ((buf_size > sizeof(u32)) && (rc == 0)) {
1309 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
1310 memcpy(ret_buf, &val, 4);
1311
1312 /* advance to the next dword */
1313 offset += sizeof(u32);
1314 ret_buf += sizeof(u32);
1315 buf_size -= sizeof(u32);
1316 cmd_flags = 0;
1317 }
1318
1319 if (rc == 0) {
1320 cmd_flags |= MCPR_NVM_COMMAND_LAST;
1321 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
1322 memcpy(ret_buf, &val, 4);
1323 }
1324
1325 /* disable access to nvram interface */
1326 bnx2x_disable_nvram_access(bp);
1327 bnx2x_release_nvram_lock(bp);
1328
1329 return rc;
1330}
1331
Dmitry Kravkov85640952013-04-22 03:48:06 +00001332static int bnx2x_nvram_read32(struct bnx2x *bp, u32 offset, u32 *buf,
1333 int buf_size)
1334{
1335 int rc;
1336
1337 rc = bnx2x_nvram_read(bp, offset, (u8 *)buf, buf_size);
1338
1339 if (!rc) {
1340 __be32 *be = (__be32 *)buf;
1341
1342 while ((buf_size -= 4) >= 0)
1343 *buf++ = be32_to_cpu(*be++);
1344 }
1345
1346 return rc;
1347}
1348
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001349static bool bnx2x_is_nvm_accessible(struct bnx2x *bp)
1350{
1351 int rc = 1;
1352 u16 pm = 0;
1353 struct net_device *dev = pci_get_drvdata(bp->pdev);
1354
Jon Mason29ed74c2013-09-11 11:22:39 -07001355 if (bp->pdev->pm_cap)
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001356 rc = pci_read_config_word(bp->pdev,
Jon Mason29ed74c2013-09-11 11:22:39 -07001357 bp->pdev->pm_cap + PCI_PM_CTRL, &pm);
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001358
Yuval Mintz829a5072013-06-01 23:02:26 +00001359 if ((rc && !netif_running(dev)) ||
Yuval Mintzc957d092013-06-25 08:50:11 +03001360 (!rc && ((pm & PCI_PM_CTRL_STATE_MASK) != (__force u16)PCI_D0)))
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001361 return false;
1362
1363 return true;
1364}
1365
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001366static int bnx2x_get_eeprom(struct net_device *dev,
1367 struct ethtool_eeprom *eeprom, u8 *eebuf)
1368{
1369 struct bnx2x *bp = netdev_priv(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001370
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001371 if (!bnx2x_is_nvm_accessible(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001372 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1373 "cannot access eeprom when the interface is down\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001374 return -EAGAIN;
Merav Sicron51c1a582012-03-18 10:33:38 +00001375 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001376
Merav Sicron51c1a582012-03-18 10:33:38 +00001377 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +00001378 " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001379 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
1380 eeprom->len, eeprom->len);
1381
1382 /* parameters already validated in ethtool_get_eeprom */
1383
Dmitry Kravkovf1691dc2013-04-22 03:48:08 +00001384 return bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001385}
1386
Yuval Mintz24ea8182012-06-20 19:05:23 +00001387static int bnx2x_get_module_eeprom(struct net_device *dev,
1388 struct ethtool_eeprom *ee,
1389 u8 *data)
1390{
1391 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosner669d69962013-03-27 01:05:18 +00001392 int rc = -EINVAL, phy_idx;
Yuval Mintz24ea8182012-06-20 19:05:23 +00001393 u8 *user_data = data;
Yaniv Rosner669d69962013-03-27 01:05:18 +00001394 unsigned int start_addr = ee->offset, xfer_size = 0;
Yuval Mintz24ea8182012-06-20 19:05:23 +00001395
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001396 if (!bnx2x_is_nvm_accessible(bp)) {
Yuval Mintz24ea8182012-06-20 19:05:23 +00001397 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1398 "cannot access eeprom when the interface is down\n");
1399 return -EAGAIN;
1400 }
1401
1402 phy_idx = bnx2x_get_cur_phy_idx(bp);
Yaniv Rosner669d69962013-03-27 01:05:18 +00001403
1404 /* Read A0 section */
1405 if (start_addr < ETH_MODULE_SFF_8079_LEN) {
1406 /* Limit transfer size to the A0 section boundary */
1407 if (start_addr + ee->len > ETH_MODULE_SFF_8079_LEN)
1408 xfer_size = ETH_MODULE_SFF_8079_LEN - start_addr;
1409 else
1410 xfer_size = ee->len;
1411 bnx2x_acquire_phy_lock(bp);
Yuval Mintz24ea8182012-06-20 19:05:23 +00001412 rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
1413 &bp->link_params,
Yaniv Rosner669d69962013-03-27 01:05:18 +00001414 I2C_DEV_ADDR_A0,
1415 start_addr,
Yuval Mintz24ea8182012-06-20 19:05:23 +00001416 xfer_size,
1417 user_data);
Yaniv Rosner669d69962013-03-27 01:05:18 +00001418 bnx2x_release_phy_lock(bp);
1419 if (rc) {
1420 DP(BNX2X_MSG_ETHTOOL, "Failed reading A0 section\n");
1421
1422 return -EINVAL;
1423 }
Yuval Mintz24ea8182012-06-20 19:05:23 +00001424 user_data += xfer_size;
Yaniv Rosner669d69962013-03-27 01:05:18 +00001425 start_addr += xfer_size;
Yuval Mintz24ea8182012-06-20 19:05:23 +00001426 }
1427
Yaniv Rosner669d69962013-03-27 01:05:18 +00001428 /* Read A2 section */
1429 if ((start_addr >= ETH_MODULE_SFF_8079_LEN) &&
1430 (start_addr < ETH_MODULE_SFF_8472_LEN)) {
1431 xfer_size = ee->len - xfer_size;
1432 /* Limit transfer size to the A2 section boundary */
1433 if (start_addr + xfer_size > ETH_MODULE_SFF_8472_LEN)
1434 xfer_size = ETH_MODULE_SFF_8472_LEN - start_addr;
1435 start_addr -= ETH_MODULE_SFF_8079_LEN;
1436 bnx2x_acquire_phy_lock(bp);
1437 rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
1438 &bp->link_params,
1439 I2C_DEV_ADDR_A2,
1440 start_addr,
1441 xfer_size,
1442 user_data);
1443 bnx2x_release_phy_lock(bp);
1444 if (rc) {
1445 DP(BNX2X_MSG_ETHTOOL, "Failed reading A2 section\n");
1446 return -EINVAL;
1447 }
1448 }
Yuval Mintz24ea8182012-06-20 19:05:23 +00001449 return rc;
1450}
1451
1452static int bnx2x_get_module_info(struct net_device *dev,
1453 struct ethtool_modinfo *modinfo)
1454{
1455 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosner669d69962013-03-27 01:05:18 +00001456 int phy_idx, rc;
1457 u8 sff8472_comp, diag_type;
1458
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001459 if (!bnx2x_is_nvm_accessible(bp)) {
Yaniv Rosner669d69962013-03-27 01:05:18 +00001460 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
Yuval Mintz24ea8182012-06-20 19:05:23 +00001461 "cannot access eeprom when the interface is down\n");
1462 return -EAGAIN;
1463 }
Yuval Mintz24ea8182012-06-20 19:05:23 +00001464 phy_idx = bnx2x_get_cur_phy_idx(bp);
Yaniv Rosner669d69962013-03-27 01:05:18 +00001465 bnx2x_acquire_phy_lock(bp);
1466 rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
1467 &bp->link_params,
1468 I2C_DEV_ADDR_A0,
1469 SFP_EEPROM_SFF_8472_COMP_ADDR,
1470 SFP_EEPROM_SFF_8472_COMP_SIZE,
1471 &sff8472_comp);
1472 bnx2x_release_phy_lock(bp);
1473 if (rc) {
1474 DP(BNX2X_MSG_ETHTOOL, "Failed reading SFF-8472 comp field\n");
1475 return -EINVAL;
1476 }
1477
1478 bnx2x_acquire_phy_lock(bp);
1479 rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
1480 &bp->link_params,
1481 I2C_DEV_ADDR_A0,
1482 SFP_EEPROM_DIAG_TYPE_ADDR,
1483 SFP_EEPROM_DIAG_TYPE_SIZE,
1484 &diag_type);
1485 bnx2x_release_phy_lock(bp);
1486 if (rc) {
1487 DP(BNX2X_MSG_ETHTOOL, "Failed reading Diag Type field\n");
1488 return -EINVAL;
1489 }
1490
1491 if (!sff8472_comp ||
1492 (diag_type & SFP_EEPROM_DIAG_ADDR_CHANGE_REQ)) {
Yuval Mintz24ea8182012-06-20 19:05:23 +00001493 modinfo->type = ETH_MODULE_SFF_8079;
1494 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
Yaniv Rosner669d69962013-03-27 01:05:18 +00001495 } else {
1496 modinfo->type = ETH_MODULE_SFF_8472;
1497 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
Yuval Mintz24ea8182012-06-20 19:05:23 +00001498 }
Yaniv Rosner669d69962013-03-27 01:05:18 +00001499 return 0;
Yuval Mintz24ea8182012-06-20 19:05:23 +00001500}
1501
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001502static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
1503 u32 cmd_flags)
1504{
1505 int count, i, rc;
1506
1507 /* build the command word */
1508 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
1509
1510 /* need to clear DONE bit separately */
1511 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
1512
1513 /* write the data */
1514 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
1515
1516 /* address of the NVRAM to write to */
1517 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
1518 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
1519
1520 /* issue the write command */
1521 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
1522
1523 /* adjust timeout for emulation/FPGA */
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001524 count = BNX2X_NVRAM_TIMEOUT_COUNT;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001525 if (CHIP_REV_IS_SLOW(bp))
1526 count *= 100;
1527
1528 /* wait for completion */
1529 rc = -EBUSY;
1530 for (i = 0; i < count; i++) {
1531 udelay(5);
1532 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
1533 if (val & MCPR_NVM_COMMAND_DONE) {
1534 rc = 0;
1535 break;
1536 }
1537 }
1538
Merav Sicron51c1a582012-03-18 10:33:38 +00001539 if (rc == -EBUSY)
1540 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1541 "nvram write timeout expired\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001542 return rc;
1543}
1544
1545#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
1546
1547static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
1548 int buf_size)
1549{
1550 int rc;
Dmitry Kravkov30c20b62013-04-22 03:48:07 +00001551 u32 cmd_flags, align_offset, val;
1552 __be32 val_be;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001553
1554 if (offset + buf_size > bp->common.flash_size) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001555 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1556 "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001557 offset, buf_size, bp->common.flash_size);
1558 return -EINVAL;
1559 }
1560
1561 /* request access to nvram interface */
1562 rc = bnx2x_acquire_nvram_lock(bp);
1563 if (rc)
1564 return rc;
1565
1566 /* enable access to nvram interface */
1567 bnx2x_enable_nvram_access(bp);
1568
1569 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
1570 align_offset = (offset & ~0x03);
Dmitry Kravkov30c20b62013-04-22 03:48:07 +00001571 rc = bnx2x_nvram_read_dword(bp, align_offset, &val_be, cmd_flags);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001572
1573 if (rc == 0) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001574 /* nvram data is returned as an array of bytes
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001575 * convert it back to cpu order
1576 */
Dmitry Kravkov30c20b62013-04-22 03:48:07 +00001577 val = be32_to_cpu(val_be);
1578
Yuval Mintzc957d092013-06-25 08:50:11 +03001579 val &= ~le32_to_cpu((__force __le32)
1580 (0xff << BYTE_OFFSET(offset)));
1581 val |= le32_to_cpu((__force __le32)
1582 (*data_buf << BYTE_OFFSET(offset)));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001583
1584 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
1585 cmd_flags);
1586 }
1587
1588 /* disable access to nvram interface */
1589 bnx2x_disable_nvram_access(bp);
1590 bnx2x_release_nvram_lock(bp);
1591
1592 return rc;
1593}
1594
1595static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
1596 int buf_size)
1597{
1598 int rc;
1599 u32 cmd_flags;
1600 u32 val;
1601 u32 written_so_far;
1602
1603 if (buf_size == 1) /* ethtool */
1604 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
1605
1606 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001607 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001608 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
1609 offset, buf_size);
1610 return -EINVAL;
1611 }
1612
1613 if (offset + buf_size > bp->common.flash_size) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001614 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1615 "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001616 offset, buf_size, bp->common.flash_size);
1617 return -EINVAL;
1618 }
1619
1620 /* request access to nvram interface */
1621 rc = bnx2x_acquire_nvram_lock(bp);
1622 if (rc)
1623 return rc;
1624
1625 /* enable access to nvram interface */
1626 bnx2x_enable_nvram_access(bp);
1627
1628 written_so_far = 0;
1629 cmd_flags = MCPR_NVM_COMMAND_FIRST;
1630 while ((written_so_far < buf_size) && (rc == 0)) {
1631 if (written_so_far == (buf_size - sizeof(u32)))
1632 cmd_flags |= MCPR_NVM_COMMAND_LAST;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001633 else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001634 cmd_flags |= MCPR_NVM_COMMAND_LAST;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001635 else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001636 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
1637
1638 memcpy(&val, data_buf, 4);
1639
Yuval Mintz68bf5a12013-12-26 09:57:09 +02001640 /* Notice unlike bnx2x_nvram_read_dword() this will not
1641 * change val using be32_to_cpu(), which causes data to flip
1642 * if the eeprom is read and then written back. This is due
1643 * to tools utilizing this functionality that would break
1644 * if this would be resolved.
1645 */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001646 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
1647
1648 /* advance to the next dword */
1649 offset += sizeof(u32);
1650 data_buf += sizeof(u32);
1651 written_so_far += sizeof(u32);
1652 cmd_flags = 0;
1653 }
1654
1655 /* disable access to nvram interface */
1656 bnx2x_disable_nvram_access(bp);
1657 bnx2x_release_nvram_lock(bp);
1658
1659 return rc;
1660}
1661
1662static int bnx2x_set_eeprom(struct net_device *dev,
1663 struct ethtool_eeprom *eeprom, u8 *eebuf)
1664{
1665 struct bnx2x *bp = netdev_priv(dev);
1666 int port = BP_PORT(bp);
1667 int rc = 0;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001668 u32 ext_phy_config;
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001669
1670 if (!bnx2x_is_nvm_accessible(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001671 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1672 "cannot access eeprom when the interface is down\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001673 return -EAGAIN;
Merav Sicron51c1a582012-03-18 10:33:38 +00001674 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001675
Merav Sicron51c1a582012-03-18 10:33:38 +00001676 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +00001677 " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001678 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
1679 eeprom->len, eeprom->len);
1680
1681 /* parameters already validated in ethtool_set_eeprom */
1682
1683 /* PHY eeprom can be accessed only by the PMF */
1684 if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
Merav Sicron51c1a582012-03-18 10:33:38 +00001685 !bp->port.pmf) {
1686 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1687 "wrong magic or interface is not pmf\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001688 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +00001689 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001690
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001691 ext_phy_config =
1692 SHMEM_RD(bp,
1693 dev_info.port_hw_config[port].external_phy_config);
1694
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001695 if (eeprom->magic == 0x50485950) {
1696 /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
1697 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
1698
1699 bnx2x_acquire_phy_lock(bp);
1700 rc |= bnx2x_link_reset(&bp->link_params,
1701 &bp->link_vars, 0);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001702 if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001703 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
1704 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
1705 MISC_REGISTERS_GPIO_HIGH, port);
1706 bnx2x_release_phy_lock(bp);
1707 bnx2x_link_report(bp);
1708
1709 } else if (eeprom->magic == 0x50485952) {
1710 /* 'PHYR' (0x50485952): re-init link after FW upgrade */
1711 if (bp->state == BNX2X_STATE_OPEN) {
1712 bnx2x_acquire_phy_lock(bp);
1713 rc |= bnx2x_link_reset(&bp->link_params,
1714 &bp->link_vars, 1);
1715
1716 rc |= bnx2x_phy_init(&bp->link_params,
1717 &bp->link_vars);
1718 bnx2x_release_phy_lock(bp);
1719 bnx2x_calc_fc_adv(bp);
1720 }
1721 } else if (eeprom->magic == 0x53985943) {
1722 /* 'PHYC' (0x53985943): PHY FW upgrade completed */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001723 if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001724 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001725
1726 /* DSP Remove Download Mode */
1727 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
1728 MISC_REGISTERS_GPIO_LOW, port);
1729
1730 bnx2x_acquire_phy_lock(bp);
1731
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001732 bnx2x_sfx7101_sp_sw_reset(bp,
1733 &bp->link_params.phy[EXT_PHY1]);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001734
1735 /* wait 0.5 sec to allow it to run */
1736 msleep(500);
1737 bnx2x_ext_phy_hw_reset(bp, port);
1738 msleep(500);
1739 bnx2x_release_phy_lock(bp);
1740 }
1741 } else
1742 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
1743
1744 return rc;
1745}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001746
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001747static int bnx2x_get_coalesce(struct net_device *dev,
1748 struct ethtool_coalesce *coal)
1749{
1750 struct bnx2x *bp = netdev_priv(dev);
1751
1752 memset(coal, 0, sizeof(struct ethtool_coalesce));
1753
1754 coal->rx_coalesce_usecs = bp->rx_ticks;
1755 coal->tx_coalesce_usecs = bp->tx_ticks;
1756
1757 return 0;
1758}
1759
1760static int bnx2x_set_coalesce(struct net_device *dev,
1761 struct ethtool_coalesce *coal)
1762{
1763 struct bnx2x *bp = netdev_priv(dev);
1764
1765 bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
1766 if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
1767 bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
1768
1769 bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
1770 if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
1771 bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
1772
1773 if (netif_running(dev))
1774 bnx2x_update_coalesce(bp);
1775
1776 return 0;
1777}
1778
1779static void bnx2x_get_ringparam(struct net_device *dev,
1780 struct ethtool_ringparam *ering)
1781{
1782 struct bnx2x *bp = netdev_priv(dev);
1783
1784 ering->rx_max_pending = MAX_RX_AVAIL;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001785
Dmitry Kravkov25141582010-09-12 05:48:28 +00001786 if (bp->rx_ring_size)
1787 ering->rx_pending = bp->rx_ring_size;
1788 else
David S. Miller8decf862011-09-22 03:23:13 -04001789 ering->rx_pending = MAX_RX_AVAIL;
Dmitry Kravkov25141582010-09-12 05:48:28 +00001790
Barak Witkowskia3348722012-04-23 03:04:46 +00001791 ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001792 ering->tx_pending = bp->tx_ring_size;
1793}
1794
1795static int bnx2x_set_ringparam(struct net_device *dev,
1796 struct ethtool_ringparam *ering)
1797{
1798 struct bnx2x *bp = netdev_priv(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001799
Yuval Mintz04c46732013-01-23 03:21:46 +00001800 DP(BNX2X_MSG_ETHTOOL,
1801 "set ring params command parameters: rx_pending = %d, tx_pending = %d\n",
1802 ering->rx_pending, ering->tx_pending);
1803
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001804 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001805 DP(BNX2X_MSG_ETHTOOL,
1806 "Handling parity error recovery. Try again later\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001807 return -EAGAIN;
1808 }
1809
1810 if ((ering->rx_pending > MAX_RX_AVAIL) ||
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00001811 (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
1812 MIN_RX_SIZE_TPA)) ||
Barak Witkowskia3348722012-04-23 03:04:46 +00001813 (ering->tx_pending > (IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL)) ||
Merav Sicron51c1a582012-03-18 10:33:38 +00001814 (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
1815 DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001816 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +00001817 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001818
1819 bp->rx_ring_size = ering->rx_pending;
1820 bp->tx_ring_size = ering->tx_pending;
1821
Dmitry Kravkova9fccec2011-06-14 01:33:30 +00001822 return bnx2x_reload_if_running(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001823}
1824
1825static void bnx2x_get_pauseparam(struct net_device *dev,
1826 struct ethtool_pauseparam *epause)
1827{
1828 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001829 int cfg_idx = bnx2x_get_link_cfg_idx(bp);
Mintz Yuval9e7e8392012-02-15 02:10:24 +00001830 int cfg_reg;
1831
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001832 epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
1833 BNX2X_FLOW_CTRL_AUTO);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001834
Mintz Yuval9e7e8392012-02-15 02:10:24 +00001835 if (!epause->autoneg)
Yuval Mintz241fb5d2012-03-12 08:53:13 +00001836 cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
Mintz Yuval9e7e8392012-02-15 02:10:24 +00001837 else
1838 cfg_reg = bp->link_params.req_fc_auto_adv;
1839
1840 epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001841 BNX2X_FLOW_CTRL_RX);
Mintz Yuval9e7e8392012-02-15 02:10:24 +00001842 epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001843 BNX2X_FLOW_CTRL_TX);
1844
Merav Sicron51c1a582012-03-18 10:33:38 +00001845 DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +00001846 " autoneg %d rx_pause %d tx_pause %d\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001847 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
1848}
1849
1850static int bnx2x_set_pauseparam(struct net_device *dev,
1851 struct ethtool_pauseparam *epause)
1852{
1853 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001854 u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001855 if (IS_MF(bp))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001856 return 0;
1857
Merav Sicron51c1a582012-03-18 10:33:38 +00001858 DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +00001859 " autoneg %d rx_pause %d tx_pause %d\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001860 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
1861
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001862 bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001863
1864 if (epause->rx_pause)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001865 bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001866
1867 if (epause->tx_pause)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001868 bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001869
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001870 if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
1871 bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001872
1873 if (epause->autoneg) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001874 if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001875 DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001876 return -EINVAL;
1877 }
1878
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001879 if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
1880 bp->link_params.req_flow_ctrl[cfg_idx] =
1881 BNX2X_FLOW_CTRL_AUTO;
1882 }
Yaniv Rosnerba35a0f2013-04-24 01:44:59 +00001883 bp->link_params.req_fc_auto_adv = 0;
Yaniv Rosner5cd75f02012-09-11 04:34:12 +00001884 if (epause->rx_pause)
1885 bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX;
1886
1887 if (epause->tx_pause)
1888 bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerba35a0f2013-04-24 01:44:59 +00001889
1890 if (!bp->link_params.req_fc_auto_adv)
1891 bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_NONE;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001892 }
1893
Merav Sicron51c1a582012-03-18 10:33:38 +00001894 DP(BNX2X_MSG_ETHTOOL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001895 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001896
1897 if (netif_running(dev)) {
1898 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
1899 bnx2x_link_set(bp);
1900 }
1901
1902 return 0;
1903}
1904
Merav Sicron58893352012-09-23 03:12:23 +00001905static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = {
Merav Sicroncf2c1df62012-06-19 07:48:23 +00001906 "register_test (offline) ",
1907 "memory_test (offline) ",
1908 "int_loopback_test (offline)",
1909 "ext_loopback_test (offline)",
1910 "nvram_test (online) ",
1911 "interrupt_test (online) ",
1912 "link_test (online) "
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001913};
1914
Yuval Mintz3521b4192013-05-22 21:21:49 +00001915enum {
1916 BNX2X_PRI_FLAG_ISCSI,
1917 BNX2X_PRI_FLAG_FCOE,
1918 BNX2X_PRI_FLAG_STORAGE,
1919 BNX2X_PRI_FLAG_LEN,
1920};
1921
1922static const char bnx2x_private_arr[BNX2X_PRI_FLAG_LEN][ETH_GSTRING_LEN] = {
1923 "iSCSI offload support",
1924 "FCoE offload support",
1925 "Storage only interface"
1926};
1927
Yuval Mintze9939c82012-06-06 17:13:08 +00001928static u32 bnx2x_eee_to_adv(u32 eee_adv)
1929{
1930 u32 modes = 0;
1931
1932 if (eee_adv & SHMEM_EEE_100M_ADV)
1933 modes |= ADVERTISED_100baseT_Full;
1934 if (eee_adv & SHMEM_EEE_1G_ADV)
1935 modes |= ADVERTISED_1000baseT_Full;
1936 if (eee_adv & SHMEM_EEE_10G_ADV)
1937 modes |= ADVERTISED_10000baseT_Full;
1938
1939 return modes;
1940}
1941
1942static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
1943{
1944 u32 eee_adv = 0;
1945 if (modes & ADVERTISED_100baseT_Full)
1946 eee_adv |= SHMEM_EEE_100M_ADV;
1947 if (modes & ADVERTISED_1000baseT_Full)
1948 eee_adv |= SHMEM_EEE_1G_ADV;
1949 if (modes & ADVERTISED_10000baseT_Full)
1950 eee_adv |= SHMEM_EEE_10G_ADV;
1951
1952 return eee_adv << shift;
1953}
1954
1955static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
1956{
1957 struct bnx2x *bp = netdev_priv(dev);
1958 u32 eee_cfg;
1959
1960 if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
1961 DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
1962 return -EOPNOTSUPP;
1963 }
1964
Yuval Mintz08e9acc2012-09-10 05:51:04 +00001965 eee_cfg = bp->link_vars.eee_status;
Yuval Mintze9939c82012-06-06 17:13:08 +00001966
1967 edata->supported =
1968 bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
1969 SHMEM_EEE_SUPPORTED_SHIFT);
1970
1971 edata->advertised =
1972 bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
1973 SHMEM_EEE_ADV_STATUS_SHIFT);
1974 edata->lp_advertised =
1975 bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
1976 SHMEM_EEE_LP_ADV_STATUS_SHIFT);
1977
1978 /* SHMEM value is in 16u units --> Convert to 1u units. */
1979 edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
1980
1981 edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
1982 edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
1983 edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
1984
1985 return 0;
1986}
1987
1988static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
1989{
1990 struct bnx2x *bp = netdev_priv(dev);
1991 u32 eee_cfg;
1992 u32 advertised;
1993
1994 if (IS_MF(bp))
1995 return 0;
1996
1997 if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
1998 DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
1999 return -EOPNOTSUPP;
2000 }
2001
Yuval Mintz08e9acc2012-09-10 05:51:04 +00002002 eee_cfg = bp->link_vars.eee_status;
Yuval Mintze9939c82012-06-06 17:13:08 +00002003
2004 if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
2005 DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
2006 return -EOPNOTSUPP;
2007 }
2008
2009 advertised = bnx2x_adv_to_eee(edata->advertised,
2010 SHMEM_EEE_ADV_STATUS_SHIFT);
2011 if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
2012 DP(BNX2X_MSG_ETHTOOL,
Masanari Iidaefc7ce02012-11-02 04:36:17 +00002013 "Direct manipulation of EEE advertisement is not supported\n");
Yuval Mintze9939c82012-06-06 17:13:08 +00002014 return -EINVAL;
2015 }
2016
2017 if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
2018 DP(BNX2X_MSG_ETHTOOL,
2019 "Maximal Tx Lpi timer supported is %x(u)\n",
2020 EEE_MODE_TIMER_MASK);
2021 return -EINVAL;
2022 }
2023 if (edata->tx_lpi_enabled &&
2024 (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
2025 DP(BNX2X_MSG_ETHTOOL,
2026 "Minimal Tx Lpi timer supported is %d(u)\n",
2027 EEE_MODE_NVRAM_AGGRESSIVE_TIME);
2028 return -EINVAL;
2029 }
2030
2031 /* All is well; Apply changes*/
2032 if (edata->eee_enabled)
2033 bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
2034 else
2035 bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
2036
2037 if (edata->tx_lpi_enabled)
2038 bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
2039 else
2040 bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
2041
2042 bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
2043 bp->link_params.eee_mode |= (edata->tx_lpi_timer &
2044 EEE_MODE_TIMER_MASK) |
2045 EEE_MODE_OVERRIDE_NVRAM |
2046 EEE_MODE_OUTPUT_TIME;
2047
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002048 /* Restart link to propagate changes */
Yuval Mintze9939c82012-06-06 17:13:08 +00002049 if (netif_running(dev)) {
2050 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002051 bnx2x_force_link_reset(bp);
Yuval Mintze9939c82012-06-06 17:13:08 +00002052 bnx2x_link_set(bp);
2053 }
2054
2055 return 0;
2056}
2057
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002058enum {
2059 BNX2X_CHIP_E1_OFST = 0,
2060 BNX2X_CHIP_E1H_OFST,
2061 BNX2X_CHIP_E2_OFST,
2062 BNX2X_CHIP_E3_OFST,
2063 BNX2X_CHIP_E3B0_OFST,
2064 BNX2X_CHIP_MAX_OFST
2065};
2066
2067#define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
2068#define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
2069#define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
2070#define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
2071#define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
2072
2073#define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
2074#define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
2075
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002076static int bnx2x_test_registers(struct bnx2x *bp)
2077{
2078 int idx, i, rc = -ENODEV;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002079 u32 wr_val = 0, hw;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002080 int port = BP_PORT(bp);
2081 static const struct {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002082 u32 hw;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002083 u32 offset0;
2084 u32 offset1;
2085 u32 mask;
2086 } reg_tbl[] = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002087/* 0 */ { BNX2X_CHIP_MASK_ALL,
2088 BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
2089 { BNX2X_CHIP_MASK_ALL,
2090 DORQ_REG_DB_ADDR0, 4, 0xffffffff },
2091 { BNX2X_CHIP_MASK_E1X,
2092 HC_REG_AGG_INT_0, 4, 0x000003ff },
2093 { BNX2X_CHIP_MASK_ALL,
2094 PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
2095 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
2096 PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
2097 { BNX2X_CHIP_MASK_E3B0,
2098 PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
2099 { BNX2X_CHIP_MASK_ALL,
2100 PRS_REG_CID_PORT_0, 4, 0x00ffffff },
2101 { BNX2X_CHIP_MASK_ALL,
2102 PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
2103 { BNX2X_CHIP_MASK_ALL,
2104 PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
2105 { BNX2X_CHIP_MASK_ALL,
2106 PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
2107/* 10 */ { BNX2X_CHIP_MASK_ALL,
2108 PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
2109 { BNX2X_CHIP_MASK_ALL,
2110 PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
2111 { BNX2X_CHIP_MASK_ALL,
2112 QM_REG_CONNNUM_0, 4, 0x000fffff },
2113 { BNX2X_CHIP_MASK_ALL,
2114 TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
2115 { BNX2X_CHIP_MASK_ALL,
2116 SRC_REG_KEYRSS0_0, 40, 0xffffffff },
2117 { BNX2X_CHIP_MASK_ALL,
2118 SRC_REG_KEYRSS0_7, 40, 0xffffffff },
2119 { BNX2X_CHIP_MASK_ALL,
2120 XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
2121 { BNX2X_CHIP_MASK_ALL,
2122 XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
2123 { BNX2X_CHIP_MASK_ALL,
2124 XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
2125 { BNX2X_CHIP_MASK_ALL,
2126 NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
2127/* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2128 NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
2129 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2130 NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
2131 { BNX2X_CHIP_MASK_ALL,
2132 NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
2133 { BNX2X_CHIP_MASK_ALL,
2134 NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
2135 { BNX2X_CHIP_MASK_ALL,
2136 NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
2137 { BNX2X_CHIP_MASK_ALL,
2138 NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
2139 { BNX2X_CHIP_MASK_ALL,
2140 NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
2141 { BNX2X_CHIP_MASK_ALL,
2142 NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
2143 { BNX2X_CHIP_MASK_ALL,
2144 NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
2145 { BNX2X_CHIP_MASK_ALL,
2146 NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
2147/* 30 */ { BNX2X_CHIP_MASK_ALL,
2148 NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
2149 { BNX2X_CHIP_MASK_ALL,
2150 NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
2151 { BNX2X_CHIP_MASK_ALL,
2152 NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
2153 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2154 NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
2155 { BNX2X_CHIP_MASK_ALL,
2156 NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
2157 { BNX2X_CHIP_MASK_ALL,
2158 NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
2159 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2160 NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
2161 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2162 NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002163
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002164 { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002165 };
2166
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00002167 if (!bnx2x_is_nvm_accessible(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002168 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2169 "cannot access eeprom when the interface is down\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002170 return rc;
Merav Sicron51c1a582012-03-18 10:33:38 +00002171 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002172
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002173 if (CHIP_IS_E1(bp))
2174 hw = BNX2X_CHIP_MASK_E1;
2175 else if (CHIP_IS_E1H(bp))
2176 hw = BNX2X_CHIP_MASK_E1H;
2177 else if (CHIP_IS_E2(bp))
2178 hw = BNX2X_CHIP_MASK_E2;
2179 else if (CHIP_IS_E3B0(bp))
2180 hw = BNX2X_CHIP_MASK_E3B0;
2181 else /* e3 A0 */
2182 hw = BNX2X_CHIP_MASK_E3;
2183
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002184 /* Repeat the test twice:
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00002185 * First by writing 0x00000000, second by writing 0xffffffff
2186 */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002187 for (idx = 0; idx < 2; idx++) {
2188
2189 switch (idx) {
2190 case 0:
2191 wr_val = 0;
2192 break;
2193 case 1:
2194 wr_val = 0xffffffff;
2195 break;
2196 }
2197
2198 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
2199 u32 offset, mask, save_val, val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002200 if (!(hw & reg_tbl[i].hw))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002201 continue;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002202
2203 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
2204 mask = reg_tbl[i].mask;
2205
2206 save_val = REG_RD(bp, offset);
2207
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002208 REG_WR(bp, offset, wr_val & mask);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002209
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002210 val = REG_RD(bp, offset);
2211
2212 /* Restore the original register's value */
2213 REG_WR(bp, offset, save_val);
2214
2215 /* verify value is as expected */
2216 if ((val & mask) != (wr_val & mask)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002217 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002218 "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
2219 offset, val, wr_val, mask);
2220 goto test_reg_exit;
2221 }
2222 }
2223 }
2224
2225 rc = 0;
2226
2227test_reg_exit:
2228 return rc;
2229}
2230
2231static int bnx2x_test_memory(struct bnx2x *bp)
2232{
2233 int i, j, rc = -ENODEV;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002234 u32 val, index;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002235 static const struct {
2236 u32 offset;
2237 int size;
2238 } mem_tbl[] = {
2239 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
2240 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
2241 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
2242 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
2243 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
2244 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
2245 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
2246
2247 { 0xffffffff, 0 }
2248 };
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002249
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002250 static const struct {
2251 char *name;
2252 u32 offset;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002253 u32 hw_mask[BNX2X_CHIP_MAX_OFST];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002254 } prty_tbl[] = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002255 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
2256 {0x3ffc0, 0, 0, 0} },
2257 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
2258 {0x2, 0x2, 0, 0} },
2259 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
2260 {0, 0, 0, 0} },
2261 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
2262 {0x3ffc0, 0, 0, 0} },
2263 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
2264 {0x3ffc0, 0, 0, 0} },
2265 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
2266 {0x3ffc1, 0, 0, 0} },
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002267
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002268 { NULL, 0xffffffff, {0, 0, 0, 0} }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002269 };
2270
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00002271 if (!bnx2x_is_nvm_accessible(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002272 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2273 "cannot access eeprom when the interface is down\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002274 return rc;
Merav Sicron51c1a582012-03-18 10:33:38 +00002275 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002276
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002277 if (CHIP_IS_E1(bp))
2278 index = BNX2X_CHIP_E1_OFST;
2279 else if (CHIP_IS_E1H(bp))
2280 index = BNX2X_CHIP_E1H_OFST;
2281 else if (CHIP_IS_E2(bp))
2282 index = BNX2X_CHIP_E2_OFST;
2283 else /* e3 */
2284 index = BNX2X_CHIP_E3_OFST;
2285
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002286 /* pre-Check the parity status */
2287 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
2288 val = REG_RD(bp, prty_tbl[i].offset);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002289 if (val & ~(prty_tbl[i].hw_mask[index])) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002290 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002291 "%s is 0x%x\n", prty_tbl[i].name, val);
2292 goto test_mem_exit;
2293 }
2294 }
2295
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002296 /* Go through all the memories */
2297 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
2298 for (j = 0; j < mem_tbl[i].size; j++)
2299 REG_RD(bp, mem_tbl[i].offset + j*4);
2300
2301 /* Check the parity status */
2302 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
2303 val = REG_RD(bp, prty_tbl[i].offset);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002304 if (val & ~(prty_tbl[i].hw_mask[index])) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002305 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002306 "%s is 0x%x\n", prty_tbl[i].name, val);
2307 goto test_mem_exit;
2308 }
2309 }
2310
2311 rc = 0;
2312
2313test_mem_exit:
2314 return rc;
2315}
2316
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002317static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002318{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002319 int cnt = 1400;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002320
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002321 if (link_up) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002322 while (bnx2x_link_test(bp, is_serdes) && cnt--)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002323 msleep(20);
2324
2325 if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
Merav Sicron51c1a582012-03-18 10:33:38 +00002326 DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
Merav Sicron8970b2e2012-06-19 07:48:22 +00002327
2328 cnt = 1400;
2329 while (!bp->link_vars.link_up && cnt--)
2330 msleep(20);
2331
2332 if (cnt <= 0 && !bp->link_vars.link_up)
2333 DP(BNX2X_MSG_ETHTOOL,
2334 "Timeout waiting for link init\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002335 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002336}
2337
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002338static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002339{
2340 unsigned int pkt_size, num_pkts, i;
2341 struct sk_buff *skb;
2342 unsigned char *packet;
2343 struct bnx2x_fastpath *fp_rx = &bp->fp[0];
2344 struct bnx2x_fastpath *fp_tx = &bp->fp[0];
Merav Sicron65565882012-06-19 07:48:26 +00002345 struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002346 u16 tx_start_idx, tx_idx;
2347 u16 rx_start_idx, rx_idx;
Dmitry Kravkovb0700b12012-01-23 07:31:53 +00002348 u16 pkt_prod, bd_prod;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002349 struct sw_tx_bd *tx_buf;
2350 struct eth_tx_start_bd *tx_start_bd;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002351 dma_addr_t mapping;
2352 union eth_rx_cqe *cqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002353 u8 cqe_fp_flags, cqe_fp_type;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002354 struct sw_rx_bd *rx_buf;
2355 u16 len;
2356 int rc = -ENODEV;
Eric Dumazete52fcb22011-11-14 06:05:34 +00002357 u8 *data;
Merav Sicron8970b2e2012-06-19 07:48:22 +00002358 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
2359 txdata->txq_index);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002360
2361 /* check the loopback mode */
2362 switch (loopback_mode) {
2363 case BNX2X_PHY_LOOPBACK:
Merav Sicron8970b2e2012-06-19 07:48:22 +00002364 if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
2365 DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002366 return -EINVAL;
Merav Sicron8970b2e2012-06-19 07:48:22 +00002367 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002368 break;
2369 case BNX2X_MAC_LOOPBACK:
Yaniv Rosner32911332011-11-28 00:49:51 +00002370 if (CHIP_IS_E3(bp)) {
2371 int cfg_idx = bnx2x_get_link_cfg_idx(bp);
2372 if (bp->port.supported[cfg_idx] &
2373 (SUPPORTED_10000baseT_Full |
2374 SUPPORTED_20000baseMLD2_Full |
2375 SUPPORTED_20000baseKR2_Full))
2376 bp->link_params.loopback_mode = LOOPBACK_XMAC;
2377 else
2378 bp->link_params.loopback_mode = LOOPBACK_UMAC;
2379 } else
2380 bp->link_params.loopback_mode = LOOPBACK_BMAC;
2381
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002382 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
2383 break;
Merav Sicron8970b2e2012-06-19 07:48:22 +00002384 case BNX2X_EXT_LOOPBACK:
2385 if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
2386 DP(BNX2X_MSG_ETHTOOL,
2387 "Can't configure external loopback\n");
2388 return -EINVAL;
2389 }
2390 break;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002391 default:
Merav Sicron51c1a582012-03-18 10:33:38 +00002392 DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002393 return -EINVAL;
2394 }
2395
2396 /* prepare the loopback packet */
2397 pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
2398 bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002399 skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002400 if (!skb) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002401 DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002402 rc = -ENOMEM;
2403 goto test_loopback_exit;
2404 }
2405 packet = skb_put(skb, pkt_size);
2406 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
2407 memset(packet + ETH_ALEN, 0, ETH_ALEN);
2408 memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
2409 for (i = ETH_HLEN; i < pkt_size; i++)
2410 packet[i] = (unsigned char) (i & 0xff);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002411 mapping = dma_map_single(&bp->pdev->dev, skb->data,
2412 skb_headlen(skb), DMA_TO_DEVICE);
2413 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
2414 rc = -ENOMEM;
2415 dev_kfree_skb(skb);
Merav Sicron51c1a582012-03-18 10:33:38 +00002416 DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002417 goto test_loopback_exit;
2418 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002419
2420 /* send the loopback packet */
2421 num_pkts = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002422 tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002423 rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
2424
Dmitry Kravkov73dbb5e2011-12-06 02:05:12 +00002425 netdev_tx_sent_queue(txq, skb->len);
2426
Ariel Elior6383c0b2011-07-14 08:31:57 +00002427 pkt_prod = txdata->tx_pkt_prod++;
2428 tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
2429 tx_buf->first_bd = txdata->tx_bd_prod;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002430 tx_buf->skb = skb;
2431 tx_buf->flags = 0;
2432
Ariel Elior6383c0b2011-07-14 08:31:57 +00002433 bd_prod = TX_BD(txdata->tx_bd_prod);
2434 tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002435 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
2436 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
2437 tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
2438 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002439 tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002440 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002441 SET_FLAG(tx_start_bd->general_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002442 ETH_TX_START_BD_HDR_NBDS,
2443 1);
Yuval Mintz96bed4b2012-10-01 03:46:19 +00002444 SET_FLAG(tx_start_bd->general_data,
2445 ETH_TX_START_BD_PARSE_NBDS,
2446 0);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002447
2448 /* turn on parsing and get a BD */
2449 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002450
Yuval Mintz96bed4b2012-10-01 03:46:19 +00002451 if (CHIP_IS_E1x(bp)) {
2452 u16 global_data = 0;
2453 struct eth_tx_parse_bd_e1x *pbd_e1x =
2454 &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
2455 memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
2456 SET_FLAG(global_data,
2457 ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE, UNICAST_ADDRESS);
2458 pbd_e1x->global_data = cpu_to_le16(global_data);
2459 } else {
2460 u32 parsing_data = 0;
2461 struct eth_tx_parse_bd_e2 *pbd_e2 =
2462 &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
2463 memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
2464 SET_FLAG(parsing_data,
2465 ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE, UNICAST_ADDRESS);
2466 pbd_e2->parsing_data = cpu_to_le32(parsing_data);
2467 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002468 wmb();
2469
Ariel Elior6383c0b2011-07-14 08:31:57 +00002470 txdata->tx_db.data.prod += 2;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002471 barrier();
Ariel Elior6383c0b2011-07-14 08:31:57 +00002472 DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002473
2474 mmiowb();
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002475 barrier();
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002476
2477 num_pkts++;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002478 txdata->tx_bd_prod += 2; /* start + pbd */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002479
2480 udelay(100);
2481
Ariel Elior6383c0b2011-07-14 08:31:57 +00002482 tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002483 if (tx_idx != tx_start_idx + num_pkts)
2484 goto test_loopback_exit;
2485
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002486 /* Unlike HC IGU won't generate an interrupt for status block
2487 * updates that have been performed while interrupts were
2488 * disabled.
2489 */
Eric Dumazete1210d12010-11-24 03:45:10 +00002490 if (bp->common.int_block == INT_BLOCK_IGU) {
2491 /* Disable local BHes to prevent a dead-lock situation between
2492 * sch_direct_xmit() and bnx2x_run_loopback() (calling
2493 * bnx2x_tx_int()), as both are taking netif_tx_lock().
2494 */
2495 local_bh_disable();
Ariel Elior6383c0b2011-07-14 08:31:57 +00002496 bnx2x_tx_int(bp, txdata);
Eric Dumazete1210d12010-11-24 03:45:10 +00002497 local_bh_enable();
2498 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002499
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002500 rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
2501 if (rx_idx != rx_start_idx + num_pkts)
2502 goto test_loopback_exit;
2503
Dmitry Kravkovb0700b12012-01-23 07:31:53 +00002504 cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002505 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002506 cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
2507 if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002508 goto test_loopback_rx_exit;
2509
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002510 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002511 if (len != pkt_size)
2512 goto test_loopback_rx_exit;
2513
2514 rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
Vladislav Zolotarov9924caf2011-07-19 01:37:42 +00002515 dma_sync_single_for_cpu(&bp->pdev->dev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002516 dma_unmap_addr(rx_buf, mapping),
2517 fp_rx->rx_buf_size, DMA_FROM_DEVICE);
Eric Dumazete52fcb22011-11-14 06:05:34 +00002518 data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002519 for (i = ETH_HLEN; i < pkt_size; i++)
Eric Dumazete52fcb22011-11-14 06:05:34 +00002520 if (*(data + i) != (unsigned char) (i & 0xff))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002521 goto test_loopback_rx_exit;
2522
2523 rc = 0;
2524
2525test_loopback_rx_exit:
2526
2527 fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
2528 fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
2529 fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
2530 fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
2531
2532 /* Update producers */
2533 bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
2534 fp_rx->rx_sge_prod);
2535
2536test_loopback_exit:
2537 bp->link_params.loopback_mode = LOOPBACK_NONE;
2538
2539 return rc;
2540}
2541
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002542static int bnx2x_test_loopback(struct bnx2x *bp)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002543{
2544 int rc = 0, res;
2545
2546 if (BP_NOMCP(bp))
2547 return rc;
2548
2549 if (!netif_running(bp->dev))
2550 return BNX2X_LOOPBACK_FAILED;
2551
2552 bnx2x_netif_stop(bp, 1);
2553 bnx2x_acquire_phy_lock(bp);
2554
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002555 res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002556 if (res) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002557 DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002558 rc |= BNX2X_PHY_LOOPBACK_FAILED;
2559 }
2560
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002561 res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002562 if (res) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002563 DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002564 rc |= BNX2X_MAC_LOOPBACK_FAILED;
2565 }
2566
2567 bnx2x_release_phy_lock(bp);
2568 bnx2x_netif_start(bp);
2569
2570 return rc;
2571}
2572
Merav Sicron8970b2e2012-06-19 07:48:22 +00002573static int bnx2x_test_ext_loopback(struct bnx2x *bp)
2574{
2575 int rc;
2576 u8 is_serdes =
2577 (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
2578
2579 if (BP_NOMCP(bp))
2580 return -ENODEV;
2581
2582 if (!netif_running(bp->dev))
2583 return BNX2X_EXT_LOOPBACK_FAILED;
2584
Yuval Mintz5d07d862012-09-13 02:56:21 +00002585 bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
Merav Sicron8970b2e2012-06-19 07:48:22 +00002586 rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
2587 if (rc) {
2588 DP(BNX2X_MSG_ETHTOOL,
2589 "Can't perform self-test, nic_load (for external lb) failed\n");
2590 return -ENODEV;
2591 }
2592 bnx2x_wait_for_link(bp, 1, is_serdes);
2593
2594 bnx2x_netif_stop(bp, 1);
2595
2596 rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
2597 if (rc)
2598 DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
2599
2600 bnx2x_netif_start(bp);
2601
2602 return rc;
2603}
2604
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002605struct code_entry {
2606 u32 sram_start_addr;
2607 u32 code_attribute;
2608#define CODE_IMAGE_TYPE_MASK 0xf0800003
2609#define CODE_IMAGE_VNTAG_PROFILES_DATA 0xd0000003
2610#define CODE_IMAGE_LENGTH_MASK 0x007ffffc
2611#define CODE_IMAGE_TYPE_EXTENDED_DIR 0xe0000000
2612 u32 nvm_start_addr;
2613};
2614
2615#define CODE_ENTRY_MAX 16
2616#define CODE_ENTRY_EXTENDED_DIR_IDX 15
2617#define MAX_IMAGES_IN_EXTENDED_DIR 64
2618#define NVRAM_DIR_OFFSET 0x14
2619
2620#define EXTENDED_DIR_EXISTS(code) \
2621 ((code & CODE_IMAGE_TYPE_MASK) == CODE_IMAGE_TYPE_EXTENDED_DIR && \
2622 (code & CODE_IMAGE_LENGTH_MASK) != 0)
2623
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002624#define CRC32_RESIDUAL 0xdebb20e3
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002625#define CRC_BUFF_SIZE 256
2626
2627static int bnx2x_nvram_crc(struct bnx2x *bp,
2628 int offset,
2629 int size,
2630 u8 *buff)
2631{
2632 u32 crc = ~0;
2633 int rc = 0, done = 0;
2634
2635 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2636 "NVRAM CRC from 0x%08x to 0x%08x\n", offset, offset + size);
2637
2638 while (done < size) {
2639 int count = min_t(int, size - done, CRC_BUFF_SIZE);
2640
2641 rc = bnx2x_nvram_read(bp, offset + done, buff, count);
2642
2643 if (rc)
2644 return rc;
2645
2646 crc = crc32_le(crc, buff, count);
2647 done += count;
2648 }
2649
2650 if (crc != CRC32_RESIDUAL)
2651 rc = -EINVAL;
2652
2653 return rc;
2654}
2655
2656static int bnx2x_test_nvram_dir(struct bnx2x *bp,
2657 struct code_entry *entry,
2658 u8 *buff)
2659{
2660 size_t size = entry->code_attribute & CODE_IMAGE_LENGTH_MASK;
2661 u32 type = entry->code_attribute & CODE_IMAGE_TYPE_MASK;
2662 int rc;
2663
2664 /* Zero-length images and AFEX profiles do not have CRC */
2665 if (size == 0 || type == CODE_IMAGE_VNTAG_PROFILES_DATA)
2666 return 0;
2667
2668 rc = bnx2x_nvram_crc(bp, entry->nvm_start_addr, size, buff);
2669 if (rc)
2670 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2671 "image %x has failed crc test (rc %d)\n", type, rc);
2672
2673 return rc;
2674}
2675
2676static int bnx2x_test_dir_entry(struct bnx2x *bp, u32 addr, u8 *buff)
2677{
2678 int rc;
2679 struct code_entry entry;
2680
2681 rc = bnx2x_nvram_read32(bp, addr, (u32 *)&entry, sizeof(entry));
2682 if (rc)
2683 return rc;
2684
2685 return bnx2x_test_nvram_dir(bp, &entry, buff);
2686}
2687
2688static int bnx2x_test_nvram_ext_dirs(struct bnx2x *bp, u8 *buff)
2689{
2690 u32 rc, cnt, dir_offset = NVRAM_DIR_OFFSET;
2691 struct code_entry entry;
2692 int i;
2693
2694 rc = bnx2x_nvram_read32(bp,
2695 dir_offset +
2696 sizeof(entry) * CODE_ENTRY_EXTENDED_DIR_IDX,
2697 (u32 *)&entry, sizeof(entry));
2698 if (rc)
2699 return rc;
2700
2701 if (!EXTENDED_DIR_EXISTS(entry.code_attribute))
2702 return 0;
2703
2704 rc = bnx2x_nvram_read32(bp, entry.nvm_start_addr,
2705 &cnt, sizeof(u32));
2706 if (rc)
2707 return rc;
2708
2709 dir_offset = entry.nvm_start_addr + 8;
2710
2711 for (i = 0; i < cnt && i < MAX_IMAGES_IN_EXTENDED_DIR; i++) {
2712 rc = bnx2x_test_dir_entry(bp, dir_offset +
2713 sizeof(struct code_entry) * i,
2714 buff);
2715 if (rc)
2716 return rc;
2717 }
2718
2719 return 0;
2720}
2721
2722static int bnx2x_test_nvram_dirs(struct bnx2x *bp, u8 *buff)
2723{
2724 u32 rc, dir_offset = NVRAM_DIR_OFFSET;
2725 int i;
2726
2727 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "NVRAM DIRS CRC test-set\n");
2728
2729 for (i = 0; i < CODE_ENTRY_EXTENDED_DIR_IDX; i++) {
2730 rc = bnx2x_test_dir_entry(bp, dir_offset +
2731 sizeof(struct code_entry) * i,
2732 buff);
2733 if (rc)
2734 return rc;
2735 }
2736
2737 return bnx2x_test_nvram_ext_dirs(bp, buff);
2738}
2739
2740struct crc_pair {
2741 int offset;
2742 int size;
2743};
2744
2745static int bnx2x_test_nvram_tbl(struct bnx2x *bp,
2746 const struct crc_pair *nvram_tbl, u8 *buf)
2747{
2748 int i;
2749
2750 for (i = 0; nvram_tbl[i].size; i++) {
2751 int rc = bnx2x_nvram_crc(bp, nvram_tbl[i].offset,
2752 nvram_tbl[i].size, buf);
2753 if (rc) {
2754 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2755 "nvram_tbl[%d] has failed crc test (rc %d)\n",
2756 i, rc);
2757 return rc;
2758 }
2759 }
2760
2761 return 0;
2762}
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002763
2764static int bnx2x_test_nvram(struct bnx2x *bp)
2765{
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002766 const struct crc_pair nvram_tbl[] = {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002767 { 0, 0x14 }, /* bootstrap */
2768 { 0x14, 0xec }, /* dir */
2769 { 0x100, 0x350 }, /* manuf_info */
2770 { 0x450, 0xf0 }, /* feature_info */
2771 { 0x640, 0x64 }, /* upgrade_key_info */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002772 { 0x708, 0x70 }, /* manuf_key_info */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002773 { 0, 0 }
2774 };
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002775 const struct crc_pair nvram_tbl2[] = {
2776 { 0x7e8, 0x350 }, /* manuf_info2 */
2777 { 0xb38, 0xf0 }, /* feature_info */
2778 { 0, 0 }
2779 };
2780
Dmitry Kravkov85640952013-04-22 03:48:06 +00002781 u8 *buf;
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002782 int rc;
2783 u32 magic;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002784
2785 if (BP_NOMCP(bp))
2786 return 0;
2787
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002788 buf = kmalloc(CRC_BUFF_SIZE, GFP_KERNEL);
Mintz Yuvalafa13b42012-02-15 02:10:27 +00002789 if (!buf) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002790 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
Mintz Yuvalafa13b42012-02-15 02:10:27 +00002791 rc = -ENOMEM;
2792 goto test_nvram_exit;
2793 }
Mintz Yuvalafa13b42012-02-15 02:10:27 +00002794
Dmitry Kravkov85640952013-04-22 03:48:06 +00002795 rc = bnx2x_nvram_read32(bp, 0, &magic, sizeof(magic));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002796 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002797 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2798 "magic value read (rc %d)\n", rc);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002799 goto test_nvram_exit;
2800 }
2801
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002802 if (magic != 0x669955aa) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002803 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2804 "wrong magic value (0x%08x)\n", magic);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002805 rc = -ENODEV;
2806 goto test_nvram_exit;
2807 }
2808
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002809 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "Port 0 CRC test-set\n");
2810 rc = bnx2x_test_nvram_tbl(bp, nvram_tbl, buf);
2811 if (rc)
2812 goto test_nvram_exit;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002813
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002814 if (!CHIP_IS_E1x(bp) && !CHIP_IS_57811xx(bp)) {
2815 u32 hide = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
2816 SHARED_HW_CFG_HIDE_PORT1;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002817
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002818 if (!hide) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002819 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002820 "Port 1 CRC test-set\n");
2821 rc = bnx2x_test_nvram_tbl(bp, nvram_tbl2, buf);
2822 if (rc)
2823 goto test_nvram_exit;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002824 }
2825 }
2826
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002827 rc = bnx2x_test_nvram_dirs(bp, buf);
2828
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002829test_nvram_exit:
Mintz Yuvalafa13b42012-02-15 02:10:27 +00002830 kfree(buf);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002831 return rc;
2832}
2833
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002834/* Send an EMPTY ramrod on the first queue */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002835static int bnx2x_test_intr(struct bnx2x *bp)
2836{
Yuval Mintz3b603062012-03-18 10:33:39 +00002837 struct bnx2x_queue_state_params params = {NULL};
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002838
Merav Sicron51c1a582012-03-18 10:33:38 +00002839 if (!netif_running(bp->dev)) {
2840 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2841 "cannot access eeprom when the interface is down\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002842 return -ENODEV;
Merav Sicron51c1a582012-03-18 10:33:38 +00002843 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002844
Barak Witkowski15192a82012-06-19 07:48:28 +00002845 params.q_obj = &bp->sp_objs->q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002846 params.cmd = BNX2X_Q_CMD_EMPTY;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002847
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002848 __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002849
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002850 return bnx2x_queue_state_change(bp, &params);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002851}
2852
2853static void bnx2x_self_test(struct net_device *dev,
2854 struct ethtool_test *etest, u64 *buf)
2855{
2856 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera336ca72013-01-14 05:11:44 +00002857 u8 is_serdes, link_up;
2858 int rc, cnt = 0;
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002859
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002860 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002861 netdev_err(bp->dev,
2862 "Handling parity error recovery. Try again later\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002863 etest->flags |= ETH_TEST_FL_FAILED;
2864 return;
2865 }
Yuval Mintz2de67432013-01-23 03:21:43 +00002866
Merav Sicron8970b2e2012-06-19 07:48:22 +00002867 DP(BNX2X_MSG_ETHTOOL,
2868 "Self-test command parameters: offline = %d, external_lb = %d\n",
2869 (etest->flags & ETH_TEST_FL_OFFLINE),
2870 (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002871
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002872 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002873
Yuval Mintzbd8e0122013-09-28 08:46:07 +03002874 if (bnx2x_test_nvram(bp) != 0) {
2875 if (!IS_MF(bp))
2876 buf[4] = 1;
2877 else
2878 buf[0] = 1;
2879 etest->flags |= ETH_TEST_FL_FAILED;
2880 }
2881
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002882 if (!netif_running(dev)) {
Yuval Mintzbd8e0122013-09-28 08:46:07 +03002883 DP(BNX2X_MSG_ETHTOOL, "Interface is down\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002884 return;
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002885 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002886
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002887 is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
Yaniv Rosnera336ca72013-01-14 05:11:44 +00002888 link_up = bp->link_vars.link_up;
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002889 /* offline tests are not supported in MF mode */
2890 if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002891 int port = BP_PORT(bp);
2892 u32 val;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002893
2894 /* save current value of input enable for TX port IF */
2895 val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
2896 /* disable input for TX port IF */
2897 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
2898
Yuval Mintz5d07d862012-09-13 02:56:21 +00002899 bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002900 rc = bnx2x_nic_load(bp, LOAD_DIAG);
2901 if (rc) {
2902 etest->flags |= ETH_TEST_FL_FAILED;
2903 DP(BNX2X_MSG_ETHTOOL,
2904 "Can't perform self-test, nic_load (for offline) failed\n");
2905 return;
2906 }
2907
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002908 /* wait until link state is restored */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002909 bnx2x_wait_for_link(bp, 1, is_serdes);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002910
2911 if (bnx2x_test_registers(bp) != 0) {
2912 buf[0] = 1;
2913 etest->flags |= ETH_TEST_FL_FAILED;
2914 }
2915 if (bnx2x_test_memory(bp) != 0) {
2916 buf[1] = 1;
2917 etest->flags |= ETH_TEST_FL_FAILED;
2918 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002919
Merav Sicron8970b2e2012-06-19 07:48:22 +00002920 buf[2] = bnx2x_test_loopback(bp); /* internal LB */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002921 if (buf[2] != 0)
2922 etest->flags |= ETH_TEST_FL_FAILED;
2923
Merav Sicron8970b2e2012-06-19 07:48:22 +00002924 if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
2925 buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
2926 if (buf[3] != 0)
2927 etest->flags |= ETH_TEST_FL_FAILED;
2928 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
2929 }
2930
Yuval Mintz5d07d862012-09-13 02:56:21 +00002931 bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002932
2933 /* restore input for TX port IF */
2934 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002935 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
2936 if (rc) {
2937 etest->flags |= ETH_TEST_FL_FAILED;
2938 DP(BNX2X_MSG_ETHTOOL,
2939 "Can't perform self-test, nic_load (for online) failed\n");
2940 return;
2941 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002942 /* wait until link state is restored */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002943 bnx2x_wait_for_link(bp, link_up, is_serdes);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002944 }
Yuval Mintzbd8e0122013-09-28 08:46:07 +03002945
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002946 if (bnx2x_test_intr(bp) != 0) {
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002947 if (!IS_MF(bp))
2948 buf[5] = 1;
2949 else
2950 buf[1] = 1;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002951 etest->flags |= ETH_TEST_FL_FAILED;
2952 }
Dmitry Kravkov633ac362011-02-28 03:37:12 +00002953
Yaniv Rosnera336ca72013-01-14 05:11:44 +00002954 if (link_up) {
2955 cnt = 100;
2956 while (bnx2x_link_test(bp, is_serdes) && --cnt)
2957 msleep(20);
2958 }
2959
2960 if (!cnt) {
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002961 if (!IS_MF(bp))
2962 buf[6] = 1;
2963 else
2964 buf[2] = 1;
Dmitry Kravkov633ac362011-02-28 03:37:12 +00002965 etest->flags |= ETH_TEST_FL_FAILED;
2966 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002967}
2968
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002969#define IS_PORT_STAT(i) \
2970 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
2971#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002972#define IS_MF_MODE_STAT(bp) \
2973 (IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002974
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002975/* ethtool statistics are displayed for all regular ethernet queues and the
2976 * fcoe L2 queue if not disabled
2977 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002978static int bnx2x_num_stat_queues(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002979{
2980 return BNX2X_NUM_ETH_QUEUES(bp);
2981}
2982
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002983static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
2984{
2985 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz3521b4192013-05-22 21:21:49 +00002986 int i, num_strings = 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002987
2988 switch (stringset) {
2989 case ETH_SS_STATS:
2990 if (is_multi(bp)) {
Yuval Mintz3521b4192013-05-22 21:21:49 +00002991 num_strings = bnx2x_num_stat_queues(bp) *
2992 BNX2X_NUM_Q_STATS;
Yuval Mintzd5e83632012-01-23 07:31:52 +00002993 } else
Yuval Mintz3521b4192013-05-22 21:21:49 +00002994 num_strings = 0;
Yuval Mintzd5e83632012-01-23 07:31:52 +00002995 if (IS_MF_MODE_STAT(bp)) {
2996 for (i = 0; i < BNX2X_NUM_STATS; i++)
2997 if (IS_FUNC_STAT(i))
Yuval Mintz3521b4192013-05-22 21:21:49 +00002998 num_strings++;
Yuval Mintzd5e83632012-01-23 07:31:52 +00002999 } else
Yuval Mintz3521b4192013-05-22 21:21:49 +00003000 num_strings += BNX2X_NUM_STATS;
Yuval Mintzd5e83632012-01-23 07:31:52 +00003001
Yuval Mintz3521b4192013-05-22 21:21:49 +00003002 return num_strings;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003003
3004 case ETH_SS_TEST:
Merav Sicroncf2c1df62012-06-19 07:48:23 +00003005 return BNX2X_NUM_TESTS(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003006
Yuval Mintz3521b4192013-05-22 21:21:49 +00003007 case ETH_SS_PRIV_FLAGS:
3008 return BNX2X_PRI_FLAG_LEN;
3009
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003010 default:
3011 return -EINVAL;
3012 }
3013}
3014
Yuval Mintz3521b4192013-05-22 21:21:49 +00003015static u32 bnx2x_get_private_flags(struct net_device *dev)
3016{
3017 struct bnx2x *bp = netdev_priv(dev);
3018 u32 flags = 0;
3019
3020 flags |= (!(bp->flags & NO_ISCSI_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_ISCSI;
3021 flags |= (!(bp->flags & NO_FCOE_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_FCOE;
3022 flags |= (!!IS_MF_STORAGE_ONLY(bp)) << BNX2X_PRI_FLAG_STORAGE;
3023
3024 return flags;
3025}
3026
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003027static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
3028{
3029 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron58893352012-09-23 03:12:23 +00003030 int i, j, k, start;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003031 char queue_name[MAX_QUEUE_NAME_LEN+1];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003032
3033 switch (stringset) {
3034 case ETH_SS_STATS:
Yuval Mintzd5e83632012-01-23 07:31:52 +00003035 k = 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003036 if (is_multi(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003037 for_each_eth_queue(bp, i) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003038 memset(queue_name, 0, sizeof(queue_name));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003039 sprintf(queue_name, "%d", i);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003040 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003041 snprintf(buf + (k + j)*ETH_GSTRING_LEN,
3042 ETH_GSTRING_LEN,
3043 bnx2x_q_stats_arr[j].string,
3044 queue_name);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003045 k += BNX2X_NUM_Q_STATS;
3046 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003047 }
Yuval Mintzd5e83632012-01-23 07:31:52 +00003048
Yuval Mintzd5e83632012-01-23 07:31:52 +00003049 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
3050 if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
3051 continue;
3052 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
3053 bnx2x_stats_arr[i].string);
3054 j++;
3055 }
3056
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003057 break;
3058
3059 case ETH_SS_TEST:
Merav Sicroncf2c1df62012-06-19 07:48:23 +00003060 /* First 4 tests cannot be done in MF mode */
3061 if (!IS_MF(bp))
3062 start = 0;
3063 else
3064 start = 4;
Merav Sicron58893352012-09-23 03:12:23 +00003065 memcpy(buf, bnx2x_tests_str_arr + start,
3066 ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp));
Yuval Mintz3521b4192013-05-22 21:21:49 +00003067 break;
3068
3069 case ETH_SS_PRIV_FLAGS:
3070 memcpy(buf, bnx2x_private_arr,
3071 ETH_GSTRING_LEN * BNX2X_PRI_FLAG_LEN);
3072 break;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003073 }
3074}
3075
3076static void bnx2x_get_ethtool_stats(struct net_device *dev,
3077 struct ethtool_stats *stats, u64 *buf)
3078{
3079 struct bnx2x *bp = netdev_priv(dev);
3080 u32 *hw_stats, *offset;
Yuval Mintzd5e83632012-01-23 07:31:52 +00003081 int i, j, k = 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003082
3083 if (is_multi(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003084 for_each_eth_queue(bp, i) {
Barak Witkowski15192a82012-06-19 07:48:28 +00003085 hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003086 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
3087 if (bnx2x_q_stats_arr[j].size == 0) {
3088 /* skip this counter */
3089 buf[k + j] = 0;
3090 continue;
3091 }
3092 offset = (hw_stats +
3093 bnx2x_q_stats_arr[j].offset);
3094 if (bnx2x_q_stats_arr[j].size == 4) {
3095 /* 4-byte counter */
3096 buf[k + j] = (u64) *offset;
3097 continue;
3098 }
3099 /* 8-byte counter */
3100 buf[k + j] = HILO_U64(*offset, *(offset + 1));
3101 }
3102 k += BNX2X_NUM_Q_STATS;
3103 }
Yuval Mintzd5e83632012-01-23 07:31:52 +00003104 }
3105
3106 hw_stats = (u32 *)&bp->eth_stats;
3107 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
3108 if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
3109 continue;
3110 if (bnx2x_stats_arr[i].size == 0) {
3111 /* skip this counter */
3112 buf[k + j] = 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003113 j++;
Yuval Mintzd5e83632012-01-23 07:31:52 +00003114 continue;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003115 }
Yuval Mintzd5e83632012-01-23 07:31:52 +00003116 offset = (hw_stats + bnx2x_stats_arr[i].offset);
3117 if (bnx2x_stats_arr[i].size == 4) {
3118 /* 4-byte counter */
3119 buf[k + j] = (u64) *offset;
3120 j++;
3121 continue;
3122 }
3123 /* 8-byte counter */
3124 buf[k + j] = HILO_U64(*offset, *(offset + 1));
3125 j++;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003126 }
3127}
3128
stephen hemminger32d36132011-04-04 11:06:37 +00003129static int bnx2x_set_phys_id(struct net_device *dev,
3130 enum ethtool_phys_id_state state)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003131{
3132 struct bnx2x *bp = netdev_priv(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003133
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00003134 if (!bnx2x_is_nvm_accessible(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003135 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
3136 "cannot access eeprom when the interface is down\n");
stephen hemminger32d36132011-04-04 11:06:37 +00003137 return -EAGAIN;
Merav Sicron51c1a582012-03-18 10:33:38 +00003138 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003139
stephen hemminger32d36132011-04-04 11:06:37 +00003140 switch (state) {
3141 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00003142 return 1; /* cycle on/off once per second */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003143
stephen hemminger32d36132011-04-04 11:06:37 +00003144 case ETHTOOL_ID_ON:
Yaniv Rosner8203c4b2012-11-27 03:46:33 +00003145 bnx2x_acquire_phy_lock(bp);
stephen hemminger32d36132011-04-04 11:06:37 +00003146 bnx2x_set_led(&bp->link_params, &bp->link_vars,
David S. Millere1943422011-04-19 00:21:33 -07003147 LED_MODE_ON, SPEED_1000);
Yaniv Rosner8203c4b2012-11-27 03:46:33 +00003148 bnx2x_release_phy_lock(bp);
stephen hemminger32d36132011-04-04 11:06:37 +00003149 break;
3150
3151 case ETHTOOL_ID_OFF:
Yaniv Rosner8203c4b2012-11-27 03:46:33 +00003152 bnx2x_acquire_phy_lock(bp);
stephen hemminger32d36132011-04-04 11:06:37 +00003153 bnx2x_set_led(&bp->link_params, &bp->link_vars,
David S. Millere1943422011-04-19 00:21:33 -07003154 LED_MODE_FRONT_PANEL_OFF, 0);
Yaniv Rosner8203c4b2012-11-27 03:46:33 +00003155 bnx2x_release_phy_lock(bp);
stephen hemminger32d36132011-04-04 11:06:37 +00003156 break;
3157
3158 case ETHTOOL_ID_INACTIVE:
Yaniv Rosner8203c4b2012-11-27 03:46:33 +00003159 bnx2x_acquire_phy_lock(bp);
David S. Millere1943422011-04-19 00:21:33 -07003160 bnx2x_set_led(&bp->link_params, &bp->link_vars,
3161 LED_MODE_OPER,
3162 bp->link_vars.line_speed);
Yaniv Rosner8203c4b2012-11-27 03:46:33 +00003163 bnx2x_release_phy_lock(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003164 }
3165
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003166 return 0;
3167}
3168
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003169static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
3170{
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003171 switch (info->flow_type) {
3172 case TCP_V4_FLOW:
3173 case TCP_V6_FLOW:
3174 info->data = RXH_IP_SRC | RXH_IP_DST |
3175 RXH_L4_B_0_1 | RXH_L4_B_2_3;
3176 break;
3177 case UDP_V4_FLOW:
3178 if (bp->rss_conf_obj.udp_rss_v4)
3179 info->data = RXH_IP_SRC | RXH_IP_DST |
3180 RXH_L4_B_0_1 | RXH_L4_B_2_3;
3181 else
3182 info->data = RXH_IP_SRC | RXH_IP_DST;
3183 break;
3184 case UDP_V6_FLOW:
3185 if (bp->rss_conf_obj.udp_rss_v6)
3186 info->data = RXH_IP_SRC | RXH_IP_DST |
3187 RXH_L4_B_0_1 | RXH_L4_B_2_3;
3188 else
3189 info->data = RXH_IP_SRC | RXH_IP_DST;
3190 break;
3191 case IPV4_FLOW:
3192 case IPV6_FLOW:
3193 info->data = RXH_IP_SRC | RXH_IP_DST;
3194 break;
3195 default:
3196 info->data = 0;
3197 break;
3198 }
3199
3200 return 0;
3201}
3202
Tom Herbertab532cf2011-02-16 10:27:02 +00003203static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
Ben Hutchings815c7db2011-09-06 13:49:12 +00003204 u32 *rules __always_unused)
Tom Herbertab532cf2011-02-16 10:27:02 +00003205{
3206 struct bnx2x *bp = netdev_priv(dev);
3207
3208 switch (info->cmd) {
3209 case ETHTOOL_GRXRINGS:
3210 info->data = BNX2X_NUM_ETH_QUEUES(bp);
3211 return 0;
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003212 case ETHTOOL_GRXFH:
3213 return bnx2x_get_rss_flags(bp, info);
3214 default:
3215 DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
3216 return -EOPNOTSUPP;
3217 }
3218}
Tom Herbertab532cf2011-02-16 10:27:02 +00003219
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003220static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
3221{
3222 int udp_rss_requested;
3223
3224 DP(BNX2X_MSG_ETHTOOL,
3225 "Set rss flags command parameters: flow type = %d, data = %llu\n",
3226 info->flow_type, info->data);
3227
3228 switch (info->flow_type) {
3229 case TCP_V4_FLOW:
3230 case TCP_V6_FLOW:
3231 /* For TCP only 4-tupple hash is supported */
3232 if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
3233 RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
3234 DP(BNX2X_MSG_ETHTOOL,
3235 "Command parameters not supported\n");
3236 return -EINVAL;
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003237 }
Yuval Mintz2de67432013-01-23 03:21:43 +00003238 return 0;
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003239
3240 case UDP_V4_FLOW:
3241 case UDP_V6_FLOW:
3242 /* For UDP either 2-tupple hash or 4-tupple hash is supported */
3243 if (info->data == (RXH_IP_SRC | RXH_IP_DST |
Yuval Mintz2de67432013-01-23 03:21:43 +00003244 RXH_L4_B_0_1 | RXH_L4_B_2_3))
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003245 udp_rss_requested = 1;
3246 else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
3247 udp_rss_requested = 0;
3248 else
3249 return -EINVAL;
3250 if ((info->flow_type == UDP_V4_FLOW) &&
3251 (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
3252 bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
3253 DP(BNX2X_MSG_ETHTOOL,
3254 "rss re-configured, UDP 4-tupple %s\n",
3255 udp_rss_requested ? "enabled" : "disabled");
Ariel Elior60cad4e2013-09-04 14:09:22 +03003256 return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003257 } else if ((info->flow_type == UDP_V6_FLOW) &&
3258 (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
3259 bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003260 DP(BNX2X_MSG_ETHTOOL,
3261 "rss re-configured, UDP 4-tupple %s\n",
3262 udp_rss_requested ? "enabled" : "disabled");
Ariel Elior60cad4e2013-09-04 14:09:22 +03003263 return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003264 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00003265 return 0;
3266
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003267 case IPV4_FLOW:
3268 case IPV6_FLOW:
3269 /* For IP only 2-tupple hash is supported */
3270 if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
3271 DP(BNX2X_MSG_ETHTOOL,
3272 "Command parameters not supported\n");
3273 return -EINVAL;
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003274 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00003275 return 0;
3276
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003277 case SCTP_V4_FLOW:
3278 case AH_ESP_V4_FLOW:
3279 case AH_V4_FLOW:
3280 case ESP_V4_FLOW:
3281 case SCTP_V6_FLOW:
3282 case AH_ESP_V6_FLOW:
3283 case AH_V6_FLOW:
3284 case ESP_V6_FLOW:
3285 case IP_USER_FLOW:
3286 case ETHER_FLOW:
3287 /* RSS is not supported for these protocols */
3288 if (info->data) {
3289 DP(BNX2X_MSG_ETHTOOL,
3290 "Command parameters not supported\n");
3291 return -EINVAL;
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003292 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00003293 return 0;
3294
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003295 default:
3296 return -EINVAL;
3297 }
3298}
3299
3300static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
3301{
3302 struct bnx2x *bp = netdev_priv(dev);
3303
3304 switch (info->cmd) {
3305 case ETHTOOL_SRXFH:
3306 return bnx2x_set_rss_flags(bp, info);
Tom Herbertab532cf2011-02-16 10:27:02 +00003307 default:
Merav Sicron51c1a582012-03-18 10:33:38 +00003308 DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
Tom Herbertab532cf2011-02-16 10:27:02 +00003309 return -EOPNOTSUPP;
3310 }
3311}
3312
Ben Hutchings7850f632011-12-15 13:55:01 +00003313static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
Tom Herbertab532cf2011-02-16 10:27:02 +00003314{
Dmitry Kravkov96305232012-04-03 18:41:30 +00003315 return T_ETH_INDIRECTION_TABLE_SIZE;
Ben Hutchings7850f632011-12-15 13:55:01 +00003316}
3317
3318static int bnx2x_get_rxfh_indir(struct net_device *dev, u32 *indir)
3319{
3320 struct bnx2x *bp = netdev_priv(dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003321 u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
3322 size_t i;
Tom Herbertab532cf2011-02-16 10:27:02 +00003323
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003324 /* Get the current configuration of the RSS indirection table */
3325 bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
3326
3327 /*
3328 * We can't use a memcpy() as an internal storage of an
3329 * indirection table is a u8 array while indir->ring_index
3330 * points to an array of u32.
3331 *
3332 * Indirection table contains the FW Client IDs, so we need to
3333 * align the returned table to the Client ID of the leading RSS
3334 * queue.
3335 */
Ben Hutchings7850f632011-12-15 13:55:01 +00003336 for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
3337 indir[i] = ind_table[i] - bp->fp->cl_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003338
Tom Herbertab532cf2011-02-16 10:27:02 +00003339 return 0;
3340}
3341
Ben Hutchings7850f632011-12-15 13:55:01 +00003342static int bnx2x_set_rxfh_indir(struct net_device *dev, const u32 *indir)
Tom Herbertab532cf2011-02-16 10:27:02 +00003343{
3344 struct bnx2x *bp = netdev_priv(dev);
3345 size_t i;
Tom Herbertab532cf2011-02-16 10:27:02 +00003346
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003347 for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003348 /*
3349 * The same as in bnx2x_get_rxfh_indir: we can't use a memcpy()
3350 * as an internal storage of an indirection table is a u8 array
3351 * while indir->ring_index points to an array of u32.
3352 *
3353 * Indirection table contains the FW Client IDs, so we need to
3354 * align the received table to the Client ID of the leading RSS
3355 * queue
3356 */
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003357 bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003358 }
3359
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003360 return bnx2x_config_rss_eth(bp, false);
Tom Herbertab532cf2011-02-16 10:27:02 +00003361}
3362
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003363/**
3364 * bnx2x_get_channels - gets the number of RSS queues.
3365 *
3366 * @dev: net device
3367 * @channels: returns the number of max / current queues
3368 */
3369static void bnx2x_get_channels(struct net_device *dev,
3370 struct ethtool_channels *channels)
3371{
3372 struct bnx2x *bp = netdev_priv(dev);
3373
3374 channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
3375 channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
3376}
3377
3378/**
3379 * bnx2x_change_num_queues - change the number of RSS queues.
3380 *
3381 * @bp: bnx2x private structure
3382 *
3383 * Re-configure interrupt mode to get the new number of MSI-X
3384 * vectors and re-add NAPI objects.
3385 */
3386static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
3387{
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003388 bnx2x_disable_msi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00003389 bp->num_ethernet_queues = num_rss;
3390 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
3391 BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003392 bnx2x_set_int_mode(bp);
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003393}
3394
3395/**
3396 * bnx2x_set_channels - sets the number of RSS queues.
3397 *
3398 * @dev: net device
3399 * @channels: includes the number of queues requested
3400 */
3401static int bnx2x_set_channels(struct net_device *dev,
3402 struct ethtool_channels *channels)
3403{
3404 struct bnx2x *bp = netdev_priv(dev);
3405
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003406 DP(BNX2X_MSG_ETHTOOL,
3407 "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
3408 channels->rx_count, channels->tx_count, channels->other_count,
3409 channels->combined_count);
3410
3411 /* We don't support separate rx / tx channels.
3412 * We don't allow setting 'other' channels.
3413 */
3414 if (channels->rx_count || channels->tx_count || channels->other_count
3415 || (channels->combined_count == 0) ||
3416 (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
3417 DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
3418 return -EINVAL;
3419 }
3420
3421 /* Check if there was a change in the active parameters */
3422 if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
3423 DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
3424 return 0;
3425 }
3426
3427 /* Set the requested number of queues in bp context.
3428 * Note that the actual number of queues created during load may be
3429 * less than requested if memory is low.
3430 */
3431 if (unlikely(!netif_running(dev))) {
3432 bnx2x_change_num_queues(bp, channels->combined_count);
3433 return 0;
3434 }
Yuval Mintz5d07d862012-09-13 02:56:21 +00003435 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003436 bnx2x_change_num_queues(bp, channels->combined_count);
3437 return bnx2x_nic_load(bp, LOAD_NORMAL);
3438}
3439
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003440static const struct ethtool_ops bnx2x_ethtool_ops = {
3441 .get_settings = bnx2x_get_settings,
3442 .set_settings = bnx2x_set_settings,
3443 .get_drvinfo = bnx2x_get_drvinfo,
3444 .get_regs_len = bnx2x_get_regs_len,
3445 .get_regs = bnx2x_get_regs,
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00003446 .get_dump_flag = bnx2x_get_dump_flag,
3447 .get_dump_data = bnx2x_get_dump_data,
3448 .set_dump = bnx2x_set_dump,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003449 .get_wol = bnx2x_get_wol,
3450 .set_wol = bnx2x_set_wol,
3451 .get_msglevel = bnx2x_get_msglevel,
3452 .set_msglevel = bnx2x_set_msglevel,
3453 .nway_reset = bnx2x_nway_reset,
3454 .get_link = bnx2x_get_link,
3455 .get_eeprom_len = bnx2x_get_eeprom_len,
3456 .get_eeprom = bnx2x_get_eeprom,
3457 .set_eeprom = bnx2x_set_eeprom,
3458 .get_coalesce = bnx2x_get_coalesce,
3459 .set_coalesce = bnx2x_set_coalesce,
3460 .get_ringparam = bnx2x_get_ringparam,
3461 .set_ringparam = bnx2x_set_ringparam,
3462 .get_pauseparam = bnx2x_get_pauseparam,
3463 .set_pauseparam = bnx2x_set_pauseparam,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003464 .self_test = bnx2x_self_test,
3465 .get_sset_count = bnx2x_get_sset_count,
Yuval Mintz3521b4192013-05-22 21:21:49 +00003466 .get_priv_flags = bnx2x_get_private_flags,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003467 .get_strings = bnx2x_get_strings,
stephen hemminger32d36132011-04-04 11:06:37 +00003468 .set_phys_id = bnx2x_set_phys_id,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003469 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Tom Herbertab532cf2011-02-16 10:27:02 +00003470 .get_rxnfc = bnx2x_get_rxnfc,
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003471 .set_rxnfc = bnx2x_set_rxnfc,
Ben Hutchings7850f632011-12-15 13:55:01 +00003472 .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
Tom Herbertab532cf2011-02-16 10:27:02 +00003473 .get_rxfh_indir = bnx2x_get_rxfh_indir,
3474 .set_rxfh_indir = bnx2x_set_rxfh_indir,
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003475 .get_channels = bnx2x_get_channels,
3476 .set_channels = bnx2x_set_channels,
Yuval Mintz24ea8182012-06-20 19:05:23 +00003477 .get_module_info = bnx2x_get_module_info,
3478 .get_module_eeprom = bnx2x_get_module_eeprom,
Yuval Mintze9939c82012-06-06 17:13:08 +00003479 .get_eee = bnx2x_get_eee,
3480 .set_eee = bnx2x_set_eee,
Richard Cochranbe53ce12012-07-22 07:15:39 +00003481 .get_ts_info = ethtool_op_get_ts_info,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003482};
3483
Ariel Elior005a07ba2013-03-11 05:17:42 +00003484static const struct ethtool_ops bnx2x_vf_ethtool_ops = {
3485 .get_settings = bnx2x_get_settings,
3486 .set_settings = bnx2x_set_settings,
3487 .get_drvinfo = bnx2x_get_drvinfo,
3488 .get_msglevel = bnx2x_get_msglevel,
3489 .set_msglevel = bnx2x_set_msglevel,
3490 .get_link = bnx2x_get_link,
3491 .get_coalesce = bnx2x_get_coalesce,
3492 .get_ringparam = bnx2x_get_ringparam,
3493 .set_ringparam = bnx2x_set_ringparam,
3494 .get_sset_count = bnx2x_get_sset_count,
3495 .get_strings = bnx2x_get_strings,
3496 .get_ethtool_stats = bnx2x_get_ethtool_stats,
3497 .get_rxnfc = bnx2x_get_rxnfc,
3498 .set_rxnfc = bnx2x_set_rxnfc,
3499 .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
3500 .get_rxfh_indir = bnx2x_get_rxfh_indir,
3501 .set_rxfh_indir = bnx2x_set_rxfh_indir,
3502 .get_channels = bnx2x_get_channels,
3503 .set_channels = bnx2x_set_channels,
3504};
3505
3506void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003507{
Ariel Elior005a07ba2013-03-11 05:17:42 +00003508 if (IS_PF(bp))
3509 SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
3510 else /* vf */
3511 SET_ETHTOOL_OPS(netdev, &bnx2x_vf_ethtool_ops);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003512}