blob: c1afb2738769d4be34a75e04aff95ad1a5ca8a9d [file] [log] [blame]
Colin Cross73625e32010-06-23 15:49:17 -07001/*
2 * arch/arm/mach-tegra/fuse.c
3 *
4 * Copyright (C) 2010 Google, Inc.
5 *
6 * Author:
7 * Colin Cross <ccross@android.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/io.h>
Linus Torvalds34800592012-03-27 16:41:24 -070022#include <linux/export.h>
Colin Cross73625e32010-06-23 15:49:17 -070023
24#include <mach/iomap.h>
25
26#include "fuse.h"
Olof Johanssond262f492011-10-13 00:14:08 -070027#include "apbio.h"
Colin Cross73625e32010-06-23 15:49:17 -070028
29#define FUSE_UID_LOW 0x108
30#define FUSE_UID_HIGH 0x10c
31#define FUSE_SKU_INFO 0x110
32#define FUSE_SPARE_BIT 0x200
33
Olof Johansson9a1086d2011-10-13 00:31:20 -070034int tegra_sku_id;
35int tegra_cpu_process_id;
36int tegra_core_process_id;
37enum tegra_revision tegra_revision;
38
Olof Johanssondee47182011-10-17 16:39:24 -070039/* The BCT to use at boot is specified by board straps that can be read
40 * through a APB misc register and decoded. 2 bits, i.e. 4 possible BCTs.
41 */
42int tegra_bct_strapping;
43
44#define STRAP_OPT 0x008
45#define GMI_AD0 (1 << 4)
46#define GMI_AD1 (1 << 5)
47#define RAM_ID_MASK (GMI_AD0 | GMI_AD1)
48#define RAM_CODE_SHIFT 4
49
Olof Johansson9a1086d2011-10-13 00:31:20 -070050static const char *tegra_revision_name[TEGRA_REVISION_MAX] = {
51 [TEGRA_REVISION_UNKNOWN] = "unknown",
52 [TEGRA_REVISION_A01] = "A01",
53 [TEGRA_REVISION_A02] = "A02",
54 [TEGRA_REVISION_A03] = "A03",
55 [TEGRA_REVISION_A03p] = "A03 prime",
56 [TEGRA_REVISION_A04] = "A04",
57};
58
Olof Johanssond262f492011-10-13 00:14:08 -070059static inline u32 tegra_fuse_readl(unsigned long offset)
Colin Cross73625e32010-06-23 15:49:17 -070060{
Olof Johanssond262f492011-10-13 00:14:08 -070061 return tegra_apb_readl(TEGRA_FUSE_BASE + offset);
Colin Cross73625e32010-06-23 15:49:17 -070062}
63
Olof Johansson9a1086d2011-10-13 00:31:20 -070064static inline bool get_spare_fuse(int bit)
Colin Cross73625e32010-06-23 15:49:17 -070065{
Olof Johansson9a1086d2011-10-13 00:31:20 -070066 return tegra_fuse_readl(FUSE_SPARE_BIT + bit * 4);
67}
68
69static enum tegra_revision tegra_get_revision(void)
70{
71 void __iomem *chip_id = IO_ADDRESS(TEGRA_APB_MISC_BASE) + 0x804;
72 u32 id = readl(chip_id);
73 u32 minor_rev = (id >> 16) & 0xf;
74 u32 chipid = (id >> 8) & 0xff;
75
76 switch (minor_rev) {
77 case 1:
78 return TEGRA_REVISION_A01;
79 case 2:
80 return TEGRA_REVISION_A02;
81 case 3:
82 if (chipid == 0x20 && (get_spare_fuse(18) || get_spare_fuse(19)))
83 return TEGRA_REVISION_A03p;
84 else
85 return TEGRA_REVISION_A03;
86 case 4:
87 return TEGRA_REVISION_A04;
88 default:
89 return TEGRA_REVISION_UNKNOWN;
90 }
Colin Cross73625e32010-06-23 15:49:17 -070091}
92
93void tegra_init_fuse(void)
94{
95 u32 reg = readl(IO_TO_VIRT(TEGRA_CLK_RESET_BASE + 0x48));
96 reg |= 1 << 28;
97 writel(reg, IO_TO_VIRT(TEGRA_CLK_RESET_BASE + 0x48));
98
Olof Johansson9a1086d2011-10-13 00:31:20 -070099 reg = tegra_fuse_readl(FUSE_SKU_INFO);
100 tegra_sku_id = reg & 0xFF;
101
102 reg = tegra_fuse_readl(FUSE_SPARE_BIT);
103 tegra_cpu_process_id = (reg >> 6) & 3;
104
105 reg = tegra_fuse_readl(FUSE_SPARE_BIT);
106 tegra_core_process_id = (reg >> 12) & 3;
107
Olof Johanssondee47182011-10-17 16:39:24 -0700108 reg = tegra_apb_readl(TEGRA_APB_MISC_BASE + STRAP_OPT);
109 tegra_bct_strapping = (reg & RAM_ID_MASK) >> RAM_CODE_SHIFT;
110
Olof Johansson9a1086d2011-10-13 00:31:20 -0700111 tegra_revision = tegra_get_revision();
112
113 pr_info("Tegra Revision: %s SKU: %d CPU Process: %d Core Process: %d\n",
114 tegra_revision_name[tegra_get_revision()],
115 tegra_sku_id, tegra_cpu_process_id,
116 tegra_core_process_id);
Colin Cross73625e32010-06-23 15:49:17 -0700117}
118
119unsigned long long tegra_chip_uid(void)
120{
121 unsigned long long lo, hi;
122
Olof Johanssond262f492011-10-13 00:14:08 -0700123 lo = tegra_fuse_readl(FUSE_UID_LOW);
124 hi = tegra_fuse_readl(FUSE_UID_HIGH);
Colin Cross73625e32010-06-23 15:49:17 -0700125 return (hi << 32ull) | lo;
126}
Henning Heinolde87e06c2012-01-13 16:38:37 +1100127EXPORT_SYMBOL(tegra_chip_uid);