blob: 42396df555567660d597ac524631e9020edfbea3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright 2001-2003 SuSE Labs.
3 * Distributed under the GNU public license, v2.
4 *
5 * This is a GART driver for the AMD Opteron/Athlon64 on-CPU northbridge.
6 * It also includes support for the AMD 8151 AGP bridge,
7 * although it doesn't actually do much, as all the real
8 * work is done in the northbridge(s).
9 */
10
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/pci.h>
13#include <linux/init.h>
14#include <linux/agp_backend.h>
Tim Schmielau8c65b4a2005-11-07 00:59:43 -080015#include <linux/mmzone.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080016#include <asm/page.h> /* PAGE_SIZE */
Jan Beulichb92e9fa2007-05-02 19:27:11 +020017#include <asm/e820.h>
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020018#include <asm/amd_nb.h>
Pavel Machekaa134f12008-04-08 10:49:03 +020019#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include "agp.h"
21
Linus Torvalds1da177e2005-04-16 15:20:36 -070022/* NVIDIA K8 registers */
23#define NVIDIA_X86_64_0_APBASE 0x10
24#define NVIDIA_X86_64_1_APBASE1 0x50
25#define NVIDIA_X86_64_1_APLIMIT1 0x54
26#define NVIDIA_X86_64_1_APSIZE 0xa8
27#define NVIDIA_X86_64_1_APBASE2 0xd8
28#define NVIDIA_X86_64_1_APLIMIT2 0xdc
29
30/* ULi K8 registers */
31#define ULI_X86_64_BASE_ADDR 0x10
32#define ULI_X86_64_HTT_FEA_REG 0x50
33#define ULI_X86_64_ENU_SCR_REG 0x54
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035static struct resource *aperture_resource;
Andi Kleen172efbb2005-11-05 17:25:54 +010036static int __initdata agp_try_unsupported = 1;
Bjorn Helgaas55814b72008-07-30 12:26:51 -070037static int agp_bridges_found;
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Linus Torvalds1da177e2005-04-16 15:20:36 -070039static void amd64_tlbflush(struct agp_memory *temp)
40{
Andi Kleena32073b2006-06-26 13:56:40 +020041 k8_flush_garts();
Linus Torvalds1da177e2005-04-16 15:20:36 -070042}
43
44static int amd64_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
45{
46 int i, j, num_entries;
47 long long tmp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +010048 int mask_type;
49 struct agp_bridge_data *bridge = mem->bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 u32 pte;
51
52 num_entries = agp_num_entries();
53
Thomas Hellstroma030ce42007-01-23 10:33:43 +010054 if (type != mem->type)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 return -EINVAL;
Thomas Hellstroma030ce42007-01-23 10:33:43 +010056 mask_type = bridge->driver->agp_type_to_mask_type(bridge, type);
57 if (mask_type != 0)
58 return -EINVAL;
59
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61 /* Make sure we can fit the range in the gatt table. */
62 /* FIXME: could wrap */
63 if (((unsigned long)pg_start + mem->page_count) > num_entries)
64 return -EINVAL;
65
66 j = pg_start;
67
68 /* gatt table should be empty. */
69 while (j < (pg_start + mem->page_count)) {
70 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j)))
71 return -EBUSY;
72 j++;
73 }
74
Joe Perchesc7258012008-03-26 14:10:02 -070075 if (!mem->is_flushed) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 global_cache_flush();
Joe Perchesc7258012008-03-26 14:10:02 -070077 mem->is_flushed = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 }
79
80 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
81 tmp = agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +010082 page_to_phys(mem->pages[i]),
David Woodhouse2a4ceb62009-07-27 10:27:29 +010083 mask_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85 BUG_ON(tmp & 0xffffff0000000ffcULL);
86 pte = (tmp & 0x000000ff00000000ULL) >> 28;
87 pte |=(tmp & 0x00000000fffff000ULL);
88 pte |= GPTE_VALID | GPTE_COHERENT;
89
90 writel(pte, agp_bridge->gatt_table+j);
91 readl(agp_bridge->gatt_table+j); /* PCI Posting. */
92 }
93 amd64_tlbflush(mem);
94 return 0;
95}
96
97/*
98 * This hack alters the order element according
99 * to the size of a long. It sucks. I totally disown this, even
100 * though it does appear to work for the most part.
101 */
102static struct aper_size_info_32 amd64_aperture_sizes[7] =
103{
104 {32, 8192, 3+(sizeof(long)/8), 0 },
105 {64, 16384, 4+(sizeof(long)/8), 1<<1 },
106 {128, 32768, 5+(sizeof(long)/8), 1<<2 },
107 {256, 65536, 6+(sizeof(long)/8), 1<<1 | 1<<2 },
108 {512, 131072, 7+(sizeof(long)/8), 1<<3 },
109 {1024, 262144, 8+(sizeof(long)/8), 1<<1 | 1<<3},
110 {2048, 524288, 9+(sizeof(long)/8), 1<<2 | 1<<3}
111};
112
113
114/*
115 * Get the current Aperture size from the x86-64.
116 * Note, that there may be multiple x86-64's, but we just return
117 * the value from the first one we find. The set_size functions
118 * keep the rest coherent anyway. Or at least should do.
119 */
120static int amd64_fetch_size(void)
121{
122 struct pci_dev *dev;
123 int i;
124 u32 temp;
125 struct aper_size_info_32 *values;
126
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200127 dev = k8_northbridges.nb_misc[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 if (dev==NULL)
129 return 0;
130
131 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &temp);
132 temp = (temp & 0xe);
133 values = A_SIZE_32(amd64_aperture_sizes);
134
135 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
136 if (temp == values[i].size_value) {
137 agp_bridge->previous_size =
138 agp_bridge->current_size = (void *) (values + i);
139
140 agp_bridge->aperture_size_idx = i;
141 return values[i].size;
142 }
143 }
144 return 0;
145}
146
147/*
148 * In a multiprocessor x86-64 system, this function gets
149 * called once for each CPU.
150 */
Pavel Machekaa134f12008-04-08 10:49:03 +0200151static u64 amd64_configure(struct pci_dev *hammer, u64 gatt_table)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152{
153 u64 aperturebase;
154 u32 tmp;
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200155 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
157 /* Address to map to */
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200158 pci_read_config_dword(hammer, AMD64_GARTAPERTUREBASE, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 aperturebase = tmp << 25;
160 aper_base = (aperturebase & PCI_BASE_ADDRESS_MEM_MASK);
161
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200162 enable_gart_translation(hammer, gatt_table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 return aper_base;
165}
166
167
Dave Jonese5524f32007-02-22 18:41:28 -0500168static const struct aper_size_info_32 amd_8151_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169{
170 {2048, 524288, 9, 0x00000000 }, /* 0 0 0 0 0 0 */
171 {1024, 262144, 8, 0x00000400 }, /* 1 0 0 0 0 0 */
172 {512, 131072, 7, 0x00000600 }, /* 1 1 0 0 0 0 */
173 {256, 65536, 6, 0x00000700 }, /* 1 1 1 0 0 0 */
174 {128, 32768, 5, 0x00000720 }, /* 1 1 1 1 0 0 */
175 {64, 16384, 4, 0x00000730 }, /* 1 1 1 1 1 0 */
Dave Jones6a92a4e2006-02-28 00:54:25 -0500176 {32, 8192, 3, 0x00000738 } /* 1 1 1 1 1 1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177};
178
179static int amd_8151_configure(void)
180{
David Woodhouse6a122352009-07-29 10:25:58 +0100181 unsigned long gatt_bus = virt_to_phys(agp_bridge->gatt_table_real);
Andi Kleena32073b2006-06-26 13:56:40 +0200182 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200184 if (!k8_northbridges.gart_supported)
185 return 0;
186
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 /* Configure AGP regs in each x86-64 host bridge. */
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200188 for (i = 0; i < k8_northbridges.num; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 agp_bridge->gart_bus_addr =
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200190 amd64_configure(k8_northbridges.nb_misc[i],
191 gatt_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 }
Andi Kleena32073b2006-06-26 13:56:40 +0200193 k8_flush_garts();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 return 0;
195}
196
197
198static void amd64_cleanup(void)
199{
200 u32 tmp;
Andi Kleena32073b2006-06-26 13:56:40 +0200201 int i;
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200202
203 if (!k8_northbridges.gart_supported)
204 return;
205
206 for (i = 0; i < k8_northbridges.num; i++) {
207 struct pci_dev *dev = k8_northbridges.nb_misc[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 /* disable gart translation */
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200209 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &tmp);
Borislav Petkov57ab43e2010-09-03 18:39:39 +0200210 tmp &= ~GARTEN;
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200211 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 }
213}
214
215
Dave Jonese5524f32007-02-22 18:41:28 -0500216static const struct agp_bridge_driver amd_8151_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 .owner = THIS_MODULE,
218 .aperture_sizes = amd_8151_sizes,
219 .size_type = U32_APER_SIZE,
220 .num_aperture_sizes = 7,
Jerome Glisse61cf0592010-04-20 17:43:34 +0200221 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 .configure = amd_8151_configure,
223 .fetch_size = amd64_fetch_size,
224 .cleanup = amd64_cleanup,
225 .tlb_flush = amd64_tlbflush,
226 .mask_memory = agp_generic_mask_memory,
227 .masks = NULL,
228 .agp_enable = agp_generic_enable,
229 .cache_flush = global_cache_flush,
230 .create_gatt_table = agp_generic_create_gatt_table,
231 .free_gatt_table = agp_generic_free_gatt_table,
232 .insert_memory = amd64_insert_memory,
233 .remove_memory = agp_generic_remove_memory,
234 .alloc_by_type = agp_generic_alloc_by_type,
235 .free_by_type = agp_generic_free_by_type,
236 .agp_alloc_page = agp_generic_alloc_page,
Rene Herman5f310b62008-08-21 19:15:46 +0200237 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 .agp_destroy_page = agp_generic_destroy_page,
Rene Herman5f310b62008-08-21 19:15:46 +0200239 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100240 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241};
242
243/* Some basic sanity checks for the aperture. */
Pavel Machek0abbc782008-05-20 16:27:17 +0200244static int __devinit agp_aperture_valid(u64 aper, u32 size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
Pavel Machek0abbc782008-05-20 16:27:17 +0200246 if (!aperture_valid(aper, size, 32*1024*1024))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
249 /* Request the Aperture. This catches cases when someone else
250 already put a mapping in there - happens with some very broken BIOS
251
252 Maybe better to use pci_assign_resource/pci_enable_device instead
253 trusting the bridges? */
254 if (!aperture_resource &&
255 !(aperture_resource = request_mem_region(aper, size, "aperture"))) {
256 printk(KERN_ERR PFX "Aperture conflicts with PCI mapping.\n");
257 return 0;
258 }
259 return 1;
260}
261
262/*
263 * W*s centric BIOS sometimes only set up the aperture in the AGP
264 * bridge, not the northbridge. On AMD64 this is handled early
Andi Kleena813ce42006-06-26 13:57:22 +0200265 * in aperture.c, but when IOMMU is not enabled or we run
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 * on a 32bit kernel this needs to be redone.
267 * Unfortunately it is impossible to fix the aperture here because it's too late
268 * to allocate that much memory. But at least error out cleanly instead of
269 * crashing.
270 */
271static __devinit int fix_northbridge(struct pci_dev *nb, struct pci_dev *agp,
272 u16 cap)
273{
274 u32 aper_low, aper_hi;
275 u64 aper, nb_aper;
276 int order = 0;
277 u32 nb_order, nb_base;
278 u16 apsize;
279
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200280 pci_read_config_dword(nb, AMD64_GARTAPERTURECTL, &nb_order);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 nb_order = (nb_order >> 1) & 7;
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200282 pci_read_config_dword(nb, AMD64_GARTAPERTUREBASE, &nb_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 nb_aper = nb_base << 25;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284
285 /* Northbridge seems to contain crap. Try the AGP bridge. */
286
287 pci_read_config_word(agp, cap+0x14, &apsize);
Yinghai Lu2f688912009-03-10 12:55:50 -0700288 if (apsize == 0xffff) {
289 if (agp_aperture_valid(nb_aper, (32*1024*1024)<<nb_order))
290 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 return -1;
Yinghai Lu2f688912009-03-10 12:55:50 -0700292 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
294 apsize &= 0xfff;
295 /* Some BIOS use weird encodings not in the AGPv3 table. */
296 if (apsize & 0xff)
297 apsize |= 0xf00;
298 order = 7 - hweight16(apsize);
299
300 pci_read_config_dword(agp, 0x10, &aper_low);
301 pci_read_config_dword(agp, 0x14, &aper_hi);
302 aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700303
304 /*
305 * On some sick chips APSIZE is 0. This means it wants 4G
306 * so let double check that order, and lets trust the AMD NB settings
307 */
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700308 if (order >=0 && aper + (32ULL<<(20 + order)) > 0x100000000ULL) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700309 dev_info(&agp->dev, "aperture size %u MB is not right, using settings from NB\n",
310 32 << order);
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700311 order = nb_order;
312 }
313
Yinghai Lu2f688912009-03-10 12:55:50 -0700314 if (nb_order >= order) {
315 if (agp_aperture_valid(nb_aper, (32*1024*1024)<<nb_order))
316 return 0;
317 }
318
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700319 dev_info(&agp->dev, "aperture from AGP @ %Lx size %u MB\n",
320 aper, 32 << order);
Pavel Machek0abbc782008-05-20 16:27:17 +0200321 if (order < 0 || !agp_aperture_valid(aper, (32*1024*1024)<<order))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 return -1;
323
Borislav Petkov260133a2010-09-03 18:39:40 +0200324 gart_set_size_and_enable(nb, order);
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200325 pci_write_config_dword(nb, AMD64_GARTAPERTUREBASE, aper >> 25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
327 return 0;
328}
329
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200330static __devinit int cache_nbs(struct pci_dev *pdev, u32 cap_ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331{
Andi Kleena32073b2006-06-26 13:56:40 +0200332 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Andi Kleena32073b2006-06-26 13:56:40 +0200334 if (cache_k8_northbridges() < 0)
335 return -ENODEV;
336
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200337 if (!k8_northbridges.gart_supported)
338 return -ENODEV;
339
Andi Kleena32073b2006-06-26 13:56:40 +0200340 i = 0;
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200341 for (i = 0; i < k8_northbridges.num; i++) {
342 struct pci_dev *dev = k8_northbridges.nb_misc[i];
Andi Kleena32073b2006-06-26 13:56:40 +0200343 if (fix_northbridge(dev, pdev, cap_ptr) < 0) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700344 dev_err(&dev->dev, "no usable aperture found\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345#ifdef __x86_64__
346 /* should port this to i386 */
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700347 dev_err(&dev->dev, "consider rebooting with iommu=memaper=2 to get a good aperture\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348#endif
349 return -1;
350 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 }
Andi Kleena32073b2006-06-26 13:56:40 +0200352 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353}
354
355/* Handle AMD 8151 quirks */
356static void __devinit amd8151_init(struct pci_dev *pdev, struct agp_bridge_data *bridge)
357{
358 char *revstring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Auke Kok44c10132007-06-08 15:46:36 -0700360 switch (pdev->revision) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 case 0x01: revstring="A0"; break;
362 case 0x02: revstring="A1"; break;
363 case 0x11: revstring="B0"; break;
364 case 0x12: revstring="B1"; break;
365 case 0x13: revstring="B2"; break;
366 case 0x14: revstring="B3"; break;
367 default: revstring="??"; break;
368 }
369
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700370 dev_info(&pdev->dev, "AMD 8151 AGP Bridge rev %s\n", revstring);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
372 /*
373 * Work around errata.
374 * Chips before B2 stepping incorrectly reporting v3.5
375 */
Auke Kok44c10132007-06-08 15:46:36 -0700376 if (pdev->revision < 0x13) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700377 dev_info(&pdev->dev, "correcting AGP revision (reports 3.5, is really 3.0)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 bridge->major_version = 3;
379 bridge->minor_version = 0;
380 }
381}
382
383
Dave Jonesa42ab7f2005-11-16 16:07:02 -0800384static const struct aper_size_info_32 uli_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385{
386 {256, 65536, 6, 10},
387 {128, 32768, 5, 9},
388 {64, 16384, 4, 8},
389 {32, 8192, 3, 7},
390 {16, 4096, 2, 6},
391 {8, 2048, 1, 4},
392 {4, 1024, 0, 3}
393};
394static int __devinit uli_agp_init(struct pci_dev *pdev)
395{
396 u32 httfea,baseaddr,enuscr;
397 struct pci_dev *dev1;
Jiri Slaby2101d6f2010-05-24 12:14:15 -0700398 int i, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 unsigned size = amd64_fetch_size();
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700400
401 dev_info(&pdev->dev, "setting up ULi AGP\n");
Alan Cox7357db12006-09-26 17:56:55 +0100402 dev1 = pci_get_slot (pdev->bus,PCI_DEVFN(0,0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 if (dev1 == NULL) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700404 dev_info(&pdev->dev, "can't find ULi secondary device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 return -ENODEV;
406 }
407
408 for (i = 0; i < ARRAY_SIZE(uli_sizes); i++)
409 if (uli_sizes[i].size == size)
410 break;
411
412 if (i == ARRAY_SIZE(uli_sizes)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700413 dev_info(&pdev->dev, "no ULi size found for %d\n", size);
Jiri Slaby2101d6f2010-05-24 12:14:15 -0700414 ret = -ENODEV;
415 goto put;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 }
417
418 /* shadow x86-64 registers into ULi registers */
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200419 pci_read_config_dword (k8_northbridges.nb_misc[0], AMD64_GARTAPERTUREBASE,
420 &httfea);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422 /* if x86-64 aperture base is beyond 4G, exit here */
Jiri Slaby2101d6f2010-05-24 12:14:15 -0700423 if ((httfea & 0x7fff) >> (32 - 25)) {
424 ret = -ENODEV;
425 goto put;
426 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
428 httfea = (httfea& 0x7fff) << 25;
429
430 pci_read_config_dword(pdev, ULI_X86_64_BASE_ADDR, &baseaddr);
431 baseaddr&= ~PCI_BASE_ADDRESS_MEM_MASK;
432 baseaddr|= httfea;
433 pci_write_config_dword(pdev, ULI_X86_64_BASE_ADDR, baseaddr);
434
435 enuscr= httfea+ (size * 1024 * 1024) - 1;
436 pci_write_config_dword(dev1, ULI_X86_64_HTT_FEA_REG, httfea);
437 pci_write_config_dword(dev1, ULI_X86_64_ENU_SCR_REG, enuscr);
Jiri Slaby2101d6f2010-05-24 12:14:15 -0700438 ret = 0;
439put:
Alan Cox7357db12006-09-26 17:56:55 +0100440 pci_dev_put(dev1);
Jiri Slaby2101d6f2010-05-24 12:14:15 -0700441 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442}
443
444
Dave Jonesa42ab7f2005-11-16 16:07:02 -0800445static const struct aper_size_info_32 nforce3_sizes[5] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446{
447 {512, 131072, 7, 0x00000000 },
448 {256, 65536, 6, 0x00000008 },
449 {128, 32768, 5, 0x0000000C },
450 {64, 16384, 4, 0x0000000E },
451 {32, 8192, 3, 0x0000000F }
452};
453
454/* Handle shadow device of the Nvidia NForce3 */
455/* CHECK-ME original 2.4 version set up some IORRs. Check if that is needed. */
Randy Dunlapda015a62006-12-06 20:38:35 -0800456static int nforce3_agp_init(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457{
458 u32 tmp, apbase, apbar, aplimit;
459 struct pci_dev *dev1;
Jiri Slaby2101d6f2010-05-24 12:14:15 -0700460 int i, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 unsigned size = amd64_fetch_size();
462
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700463 dev_info(&pdev->dev, "setting up Nforce3 AGP\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
Alan Cox7357db12006-09-26 17:56:55 +0100465 dev1 = pci_get_slot(pdev->bus, PCI_DEVFN(11, 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 if (dev1 == NULL) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700467 dev_info(&pdev->dev, "can't find Nforce3 secondary device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 return -ENODEV;
469 }
470
471 for (i = 0; i < ARRAY_SIZE(nforce3_sizes); i++)
472 if (nforce3_sizes[i].size == size)
473 break;
474
475 if (i == ARRAY_SIZE(nforce3_sizes)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700476 dev_info(&pdev->dev, "no NForce3 size found for %d\n", size);
Jiri Slaby2101d6f2010-05-24 12:14:15 -0700477 ret = -ENODEV;
478 goto put;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 }
480
481 pci_read_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, &tmp);
482 tmp &= ~(0xf);
483 tmp |= nforce3_sizes[i].size_value;
484 pci_write_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, tmp);
485
486 /* shadow x86-64 registers into NVIDIA registers */
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200487 pci_read_config_dword (k8_northbridges.nb_misc[0], AMD64_GARTAPERTUREBASE,
488 &apbase);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
490 /* if x86-64 aperture base is beyond 4G, exit here */
Dave Jonesb41c82e2006-02-20 18:34:37 -0500491 if ( (apbase & 0x7fff) >> (32 - 25) ) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700492 dev_info(&pdev->dev, "aperture base > 4G\n");
Jiri Slaby2101d6f2010-05-24 12:14:15 -0700493 ret = -ENODEV;
494 goto put;
Dave Jonesb41c82e2006-02-20 18:34:37 -0500495 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
497 apbase = (apbase & 0x7fff) << 25;
498
499 pci_read_config_dword(pdev, NVIDIA_X86_64_0_APBASE, &apbar);
500 apbar &= ~PCI_BASE_ADDRESS_MEM_MASK;
501 apbar |= apbase;
502 pci_write_config_dword(pdev, NVIDIA_X86_64_0_APBASE, apbar);
503
504 aplimit = apbase + (size * 1024 * 1024) - 1;
505 pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE1, apbase);
506 pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT1, aplimit);
507 pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE2, apbase);
508 pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT2, aplimit);
509
Jiri Slaby2101d6f2010-05-24 12:14:15 -0700510 ret = 0;
511put:
Alan Cox7357db12006-09-26 17:56:55 +0100512 pci_dev_put(dev1);
513
Jiri Slaby2101d6f2010-05-24 12:14:15 -0700514 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515}
516
517static int __devinit agp_amd64_probe(struct pci_dev *pdev,
518 const struct pci_device_id *ent)
519{
520 struct agp_bridge_data *bridge;
521 u8 cap_ptr;
Bjorn Helgaas55814b72008-07-30 12:26:51 -0700522 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523
Ben Hutchings6fd02482010-03-24 03:36:31 +0000524 /* The Highlander principle */
525 if (agp_bridges_found)
526 return -ENODEV;
527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
529 if (!cap_ptr)
530 return -ENODEV;
531
532 /* Could check for AGPv3 here */
533
534 bridge = agp_alloc_bridge();
535 if (!bridge)
536 return -ENOMEM;
537
538 if (pdev->vendor == PCI_VENDOR_ID_AMD &&
539 pdev->device == PCI_DEVICE_ID_AMD_8151_0) {
540 amd8151_init(pdev, bridge);
541 } else {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700542 dev_info(&pdev->dev, "AGP bridge [%04x/%04x]\n",
543 pdev->vendor, pdev->device);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 }
545
546 bridge->driver = &amd_8151_driver;
547 bridge->dev = pdev;
548 bridge->capndx = cap_ptr;
549
550 /* Fill in the mode register */
551 pci_read_config_dword(pdev, bridge->capndx+PCI_AGP_STATUS, &bridge->mode);
552
553 if (cache_nbs(pdev, cap_ptr) == -1) {
554 agp_put_bridge(bridge);
555 return -ENODEV;
556 }
557
558 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA) {
559 int ret = nforce3_agp_init(pdev);
560 if (ret) {
561 agp_put_bridge(bridge);
562 return ret;
563 }
564 }
565
566 if (pdev->vendor == PCI_VENDOR_ID_AL) {
567 int ret = uli_agp_init(pdev);
568 if (ret) {
569 agp_put_bridge(bridge);
570 return ret;
571 }
572 }
573
574 pci_set_drvdata(pdev, bridge);
Bjorn Helgaas55814b72008-07-30 12:26:51 -0700575 err = agp_add_bridge(bridge);
576 if (err < 0)
577 return err;
578
579 agp_bridges_found++;
580 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581}
582
583static void __devexit agp_amd64_remove(struct pci_dev *pdev)
584{
585 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
586
David Woodhouse6a122352009-07-29 10:25:58 +0100587 release_mem_region(virt_to_phys(bridge->gatt_table_real),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 amd64_aperture_sizes[bridge->aperture_size_idx].size);
589 agp_remove_bridge(bridge);
590 agp_put_bridge(bridge);
Ben Hutchings6fd02482010-03-24 03:36:31 +0000591
592 agp_bridges_found--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593}
594
akpm@osdl.org90be4b42006-01-03 23:00:10 -0800595#ifdef CONFIG_PM
596
597static int agp_amd64_suspend(struct pci_dev *pdev, pm_message_t state)
598{
599 pci_save_state(pdev);
600 pci_set_power_state(pdev, pci_choose_state(pdev, state));
601
602 return 0;
603}
604
605static int agp_amd64_resume(struct pci_dev *pdev)
606{
607 pci_set_power_state(pdev, PCI_D0);
608 pci_restore_state(pdev);
609
Dave Jonesca2797f2006-05-21 17:11:42 -0400610 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA)
611 nforce3_agp_init(pdev);
612
akpm@osdl.org90be4b42006-01-03 23:00:10 -0800613 return amd_8151_configure();
614}
615
616#endif /* CONFIG_PM */
617
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618static struct pci_device_id agp_amd64_pci_table[] = {
619 {
620 .class = (PCI_CLASS_BRIDGE_HOST << 8),
621 .class_mask = ~0,
622 .vendor = PCI_VENDOR_ID_AMD,
623 .device = PCI_DEVICE_ID_AMD_8151_0,
624 .subvendor = PCI_ANY_ID,
625 .subdevice = PCI_ANY_ID,
626 },
627 /* ULi M1689 */
628 {
629 .class = (PCI_CLASS_BRIDGE_HOST << 8),
630 .class_mask = ~0,
631 .vendor = PCI_VENDOR_ID_AL,
632 .device = PCI_DEVICE_ID_AL_M1689,
633 .subvendor = PCI_ANY_ID,
634 .subdevice = PCI_ANY_ID,
635 },
636 /* VIA K8T800Pro */
637 {
638 .class = (PCI_CLASS_BRIDGE_HOST << 8),
639 .class_mask = ~0,
640 .vendor = PCI_VENDOR_ID_VIA,
641 .device = PCI_DEVICE_ID_VIA_K8T800PRO_0,
642 .subvendor = PCI_ANY_ID,
643 .subdevice = PCI_ANY_ID,
644 },
645 /* VIA K8T800 */
646 {
647 .class = (PCI_CLASS_BRIDGE_HOST << 8),
648 .class_mask = ~0,
649 .vendor = PCI_VENDOR_ID_VIA,
650 .device = PCI_DEVICE_ID_VIA_8385_0,
651 .subvendor = PCI_ANY_ID,
652 .subdevice = PCI_ANY_ID,
653 },
654 /* VIA K8M800 / K8N800 */
655 {
656 .class = (PCI_CLASS_BRIDGE_HOST << 8),
657 .class_mask = ~0,
658 .vendor = PCI_VENDOR_ID_VIA,
659 .device = PCI_DEVICE_ID_VIA_8380_0,
660 .subvendor = PCI_ANY_ID,
661 .subdevice = PCI_ANY_ID,
662 },
Gabriel Mansid5cb8d32006-12-16 20:24:27 -0300663 /* VIA K8M890 / K8N890 */
664 {
665 .class = (PCI_CLASS_BRIDGE_HOST << 8),
666 .class_mask = ~0,
667 .vendor = PCI_VENDOR_ID_VIA,
Dave Jones43ed41f62007-01-28 17:58:33 -0500668 .device = PCI_DEVICE_ID_VIA_VT3336,
Gabriel Mansid5cb8d32006-12-16 20:24:27 -0300669 .subvendor = PCI_ANY_ID,
670 .subdevice = PCI_ANY_ID,
671 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 /* VIA K8T890 */
673 {
674 .class = (PCI_CLASS_BRIDGE_HOST << 8),
675 .class_mask = ~0,
676 .vendor = PCI_VENDOR_ID_VIA,
677 .device = PCI_DEVICE_ID_VIA_3238_0,
678 .subvendor = PCI_ANY_ID,
679 .subdevice = PCI_ANY_ID,
680 },
681 /* VIA K8T800/K8M800/K8N800 */
682 {
683 .class = (PCI_CLASS_BRIDGE_HOST << 8),
684 .class_mask = ~0,
685 .vendor = PCI_VENDOR_ID_VIA,
686 .device = PCI_DEVICE_ID_VIA_838X_1,
687 .subvendor = PCI_ANY_ID,
688 .subdevice = PCI_ANY_ID,
689 },
690 /* NForce3 */
691 {
692 .class = (PCI_CLASS_BRIDGE_HOST << 8),
693 .class_mask = ~0,
694 .vendor = PCI_VENDOR_ID_NVIDIA,
695 .device = PCI_DEVICE_ID_NVIDIA_NFORCE3,
696 .subvendor = PCI_ANY_ID,
697 .subdevice = PCI_ANY_ID,
698 },
699 {
700 .class = (PCI_CLASS_BRIDGE_HOST << 8),
701 .class_mask = ~0,
702 .vendor = PCI_VENDOR_ID_NVIDIA,
703 .device = PCI_DEVICE_ID_NVIDIA_NFORCE3S,
704 .subvendor = PCI_ANY_ID,
705 .subdevice = PCI_ANY_ID,
706 },
707 /* SIS 755 */
708 {
709 .class = (PCI_CLASS_BRIDGE_HOST << 8),
710 .class_mask = ~0,
711 .vendor = PCI_VENDOR_ID_SI,
712 .device = PCI_DEVICE_ID_SI_755,
713 .subvendor = PCI_ANY_ID,
714 .subdevice = PCI_ANY_ID,
715 },
Dave Jones2fa938b2005-06-28 20:08:29 -0400716 /* SIS 760 */
717 {
718 .class = (PCI_CLASS_BRIDGE_HOST << 8),
719 .class_mask = ~0,
720 .vendor = PCI_VENDOR_ID_SI,
721 .device = PCI_DEVICE_ID_SI_760,
722 .subvendor = PCI_ANY_ID,
723 .subdevice = PCI_ANY_ID,
724 },
Andi Kleen870b7682005-11-05 17:25:54 +0100725 /* ALI/ULI M1695 */
726 {
727 .class = (PCI_CLASS_BRIDGE_HOST << 8),
728 .class_mask = ~0,
729 .vendor = PCI_VENDOR_ID_AL,
Henrik Kretzschmar5c48b0e2006-03-23 21:29:19 +0100730 .device = 0x1695,
Andi Kleen870b7682005-11-05 17:25:54 +0100731 .subvendor = PCI_ANY_ID,
732 .subdevice = PCI_ANY_ID,
733 },
734
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 { }
736};
737
738MODULE_DEVICE_TABLE(pci, agp_amd64_pci_table);
739
Ben Hutchings6fd02482010-03-24 03:36:31 +0000740static DEFINE_PCI_DEVICE_TABLE(agp_amd64_pci_promisc_table) = {
741 { PCI_DEVICE_CLASS(0, 0) },
742 { }
743};
744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745static struct pci_driver agp_amd64_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 .name = "agpgart-amd64",
747 .id_table = agp_amd64_pci_table,
748 .probe = agp_amd64_probe,
749 .remove = agp_amd64_remove,
akpm@osdl.org90be4b42006-01-03 23:00:10 -0800750#ifdef CONFIG_PM
751 .suspend = agp_amd64_suspend,
752 .resume = agp_amd64_resume,
753#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754};
755
756
757/* Not static due to IOMMU code calling it early. */
758int __init agp_amd64_init(void)
759{
760 int err = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
762 if (agp_off)
763 return -EINVAL;
FUJITA Tomonorif405d2c2009-12-28 18:11:56 +0900764
Bjorn Helgaas55814b72008-07-30 12:26:51 -0700765 err = pci_register_driver(&agp_amd64_pci_driver);
766 if (err < 0)
767 return err;
768
769 if (agp_bridges_found == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 if (!agp_try_unsupported && !agp_try_unsupported_boot) {
771 printk(KERN_INFO PFX "No supported AGP bridge found.\n");
772#ifdef MODULE
773 printk(KERN_INFO PFX "You can try agp_try_unsupported=1\n");
774#else
775 printk(KERN_INFO PFX "You can boot with agp=try_unsupported\n");
776#endif
777 return -ENODEV;
778 }
779
780 /* First check that we have at least one AMD64 NB */
Andi Kleena32073b2006-06-26 13:56:40 +0200781 if (!pci_dev_present(k8_nb_ids))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 return -ENODEV;
783
784 /* Look for any AGP bridge */
Ben Hutchings6fd02482010-03-24 03:36:31 +0000785 agp_amd64_pci_driver.id_table = agp_amd64_pci_promisc_table;
786 err = driver_attach(&agp_amd64_pci_driver.driver);
787 if (err == 0 && agp_bridges_found == 0)
788 err = -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 }
790 return err;
791}
792
FUJITA Tomonori61684ce2010-01-25 14:10:47 +0900793static int __init agp_amd64_mod_init(void)
794{
FUJITA Tomonori06df6da2010-02-04 14:43:38 +0900795#ifndef MODULE
FUJITA Tomonori61684ce2010-01-25 14:10:47 +0900796 if (gart_iommu_aperture)
797 return agp_bridges_found ? 0 : -ENODEV;
FUJITA Tomonori06df6da2010-02-04 14:43:38 +0900798#endif
FUJITA Tomonori61684ce2010-01-25 14:10:47 +0900799 return agp_amd64_init();
800}
801
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802static void __exit agp_amd64_cleanup(void)
803{
FUJITA Tomonori06df6da2010-02-04 14:43:38 +0900804#ifndef MODULE
FUJITA Tomonori42590a72010-01-04 16:16:23 +0900805 if (gart_iommu_aperture)
806 return;
FUJITA Tomonori06df6da2010-02-04 14:43:38 +0900807#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 if (aperture_resource)
809 release_resource(aperture_resource);
810 pci_unregister_driver(&agp_amd64_pci_driver);
811}
812
FUJITA Tomonori61684ce2010-01-25 14:10:47 +0900813module_init(agp_amd64_mod_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814module_exit(agp_amd64_cleanup);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
Dave Jonesf4432c52008-10-20 13:31:45 -0400816MODULE_AUTHOR("Dave Jones <davej@redhat.com>, Andi Kleen");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817module_param(agp_try_unsupported, bool, 0);
818MODULE_LICENSE("GPL");