blob: 71d04ef47b8c2f2240af746217f4fb91cd9088ff [file] [log] [blame]
Jesse Barnesaa7ffc02010-05-14 15:41:14 -07001/*
2 * Copyright (c) 2009-2010 Intel Corporation
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc.,
15 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
16 *
17 * The full GNU General Public License is included in this distribution in
18 * the file called "COPYING".
19 *
20 * Authors:
21 * Jesse Barnes <jbarnes@virtuousgeek.org>
22 */
23
24/*
25 * Some Intel Ibex Peak based platforms support so-called "intelligent
26 * power sharing", which allows the CPU and GPU to cooperate to maximize
27 * performance within a given TDP (thermal design point). This driver
28 * performs the coordination between the CPU and GPU, monitors thermal and
29 * power statistics in the platform, and initializes power monitoring
30 * hardware. It also provides a few tunables to control behavior. Its
31 * primary purpose is to safely allow CPU and GPU turbo modes to be enabled
32 * by tracking power and thermal budget; secondarily it can boost turbo
33 * performance by allocating more power or thermal budget to the CPU or GPU
34 * based on available headroom and activity.
35 *
36 * The basic algorithm is driven by a 5s moving average of tempurature. If
37 * thermal headroom is available, the CPU and/or GPU power clamps may be
38 * adjusted upwards. If we hit the thermal ceiling or a thermal trigger,
39 * we scale back the clamp. Aside from trigger events (when we're critically
40 * close or over our TDP) we don't adjust the clamps more than once every
41 * five seconds.
42 *
43 * The thermal device (device 31, function 6) has a set of registers that
44 * are updated by the ME firmware. The ME should also take the clamp values
45 * written to those registers and write them to the CPU, but we currently
46 * bypass that functionality and write the CPU MSR directly.
47 *
48 * UNSUPPORTED:
49 * - dual MCP configs
50 *
51 * TODO:
52 * - handle CPU hotplug
53 * - provide turbo enable/disable api
Jesse Barnesaa7ffc02010-05-14 15:41:14 -070054 *
55 * Related documents:
56 * - CDI 403777, 403778 - Auburndale EDS vol 1 & 2
57 * - CDI 401376 - Ibex Peak EDS
58 * - ref 26037, 26641 - IPS BIOS spec
59 * - ref 26489 - Nehalem BIOS writer's guide
60 * - ref 26921 - Ibex Peak BIOS Specification
61 */
62
63#include <linux/debugfs.h>
64#include <linux/delay.h>
65#include <linux/interrupt.h>
66#include <linux/kernel.h>
67#include <linux/kthread.h>
68#include <linux/module.h>
69#include <linux/pci.h>
70#include <linux/sched.h>
71#include <linux/seq_file.h>
72#include <linux/string.h>
73#include <linux/tick.h>
74#include <linux/timer.h>
75#include <drm/i915_drm.h>
76#include <asm/msr.h>
77#include <asm/processor.h>
78
79#define PCI_DEVICE_ID_INTEL_THERMAL_SENSOR 0x3b32
80
81/*
82 * Package level MSRs for monitor/control
83 */
84#define PLATFORM_INFO 0xce
85#define PLATFORM_TDP (1<<29)
86#define PLATFORM_RATIO (1<<28)
87
88#define IA32_MISC_ENABLE 0x1a0
89#define IA32_MISC_TURBO_EN (1ULL<<38)
90
91#define TURBO_POWER_CURRENT_LIMIT 0x1ac
92#define TURBO_TDC_OVR_EN (1UL<<31)
93#define TURBO_TDC_MASK (0x000000007fff0000UL)
94#define TURBO_TDC_SHIFT (16)
95#define TURBO_TDP_OVR_EN (1UL<<15)
96#define TURBO_TDP_MASK (0x0000000000003fffUL)
97
98/*
99 * Core/thread MSRs for monitoring
100 */
101#define IA32_PERF_CTL 0x199
102#define IA32_PERF_TURBO_DIS (1ULL<<32)
103
104/*
105 * Thermal PCI device regs
106 */
107#define THM_CFG_TBAR 0x10
108#define THM_CFG_TBAR_HI 0x14
109
110#define THM_TSIU 0x00
111#define THM_TSE 0x01
112#define TSE_EN 0xb8
113#define THM_TSS 0x02
114#define THM_TSTR 0x03
115#define THM_TSTTP 0x04
116#define THM_TSCO 0x08
117#define THM_TSES 0x0c
118#define THM_TSGPEN 0x0d
119#define TSGPEN_HOT_LOHI (1<<1)
120#define TSGPEN_CRIT_LOHI (1<<2)
121#define THM_TSPC 0x0e
122#define THM_PPEC 0x10
123#define THM_CTA 0x12
124#define THM_PTA 0x14
125#define PTA_SLOPE_MASK (0xff00)
126#define PTA_SLOPE_SHIFT 8
127#define PTA_OFFSET_MASK (0x00ff)
128#define THM_MGTA 0x16
129#define MGTA_SLOPE_MASK (0xff00)
130#define MGTA_SLOPE_SHIFT 8
131#define MGTA_OFFSET_MASK (0x00ff)
132#define THM_TRC 0x1a
133#define TRC_CORE2_EN (1<<15)
134#define TRC_THM_EN (1<<12)
135#define TRC_C6_WAR (1<<8)
136#define TRC_CORE1_EN (1<<7)
137#define TRC_CORE_PWR (1<<6)
138#define TRC_PCH_EN (1<<5)
139#define TRC_MCH_EN (1<<4)
140#define TRC_DIMM4 (1<<3)
141#define TRC_DIMM3 (1<<2)
142#define TRC_DIMM2 (1<<1)
143#define TRC_DIMM1 (1<<0)
144#define THM_TES 0x20
145#define THM_TEN 0x21
146#define TEN_UPDATE_EN 1
147#define THM_PSC 0x24
148#define PSC_NTG (1<<0) /* No GFX turbo support */
149#define PSC_NTPC (1<<1) /* No CPU turbo support */
150#define PSC_PP_DEF (0<<2) /* Perf policy up to driver */
151#define PSP_PP_PC (1<<2) /* BIOS prefers CPU perf */
152#define PSP_PP_BAL (2<<2) /* BIOS wants balanced perf */
153#define PSP_PP_GFX (3<<2) /* BIOS prefers GFX perf */
154#define PSP_PBRT (1<<4) /* BIOS run time support */
155#define THM_CTV1 0x30
156#define CTV_TEMP_ERROR (1<<15)
157#define CTV_TEMP_MASK 0x3f
158#define CTV_
159#define THM_CTV2 0x32
160#define THM_CEC 0x34 /* undocumented power accumulator in joules */
161#define THM_AE 0x3f
162#define THM_HTS 0x50 /* 32 bits */
163#define HTS_PCPL_MASK (0x7fe00000)
164#define HTS_PCPL_SHIFT 21
165#define HTS_GPL_MASK (0x001ff000)
166#define HTS_GPL_SHIFT 12
167#define HTS_PP_MASK (0x00000c00)
168#define HTS_PP_SHIFT 10
169#define HTS_PP_DEF 0
170#define HTS_PP_PROC 1
171#define HTS_PP_BAL 2
172#define HTS_PP_GFX 3
173#define HTS_PCTD_DIS (1<<9)
174#define HTS_GTD_DIS (1<<8)
175#define HTS_PTL_MASK (0x000000fe)
176#define HTS_PTL_SHIFT 1
177#define HTS_NVV (1<<0)
178#define THM_HTSHI 0x54 /* 16 bits */
179#define HTS2_PPL_MASK (0x03ff)
180#define HTS2_PRST_MASK (0x3c00)
181#define HTS2_PRST_SHIFT 10
182#define HTS2_PRST_UNLOADED 0
183#define HTS2_PRST_RUNNING 1
184#define HTS2_PRST_TDISOP 2 /* turbo disabled due to power */
185#define HTS2_PRST_TDISHT 3 /* turbo disabled due to high temp */
186#define HTS2_PRST_TDISUSR 4 /* user disabled turbo */
187#define HTS2_PRST_TDISPLAT 5 /* platform disabled turbo */
188#define HTS2_PRST_TDISPM 6 /* power management disabled turbo */
189#define HTS2_PRST_TDISERR 7 /* some kind of error disabled turbo */
190#define THM_PTL 0x56
191#define THM_MGTV 0x58
192#define TV_MASK 0x000000000000ff00
193#define TV_SHIFT 8
194#define THM_PTV 0x60
195#define PTV_MASK 0x00ff
196#define THM_MMGPC 0x64
197#define THM_MPPC 0x66
198#define THM_MPCPC 0x68
199#define THM_TSPIEN 0x82
200#define TSPIEN_AUX_LOHI (1<<0)
201#define TSPIEN_HOT_LOHI (1<<1)
202#define TSPIEN_CRIT_LOHI (1<<2)
203#define TSPIEN_AUX2_LOHI (1<<3)
204#define THM_TSLOCK 0x83
205#define THM_ATR 0x84
206#define THM_TOF 0x87
207#define THM_STS 0x98
208#define STS_PCPL_MASK (0x7fe00000)
209#define STS_PCPL_SHIFT 21
210#define STS_GPL_MASK (0x001ff000)
211#define STS_GPL_SHIFT 12
212#define STS_PP_MASK (0x00000c00)
213#define STS_PP_SHIFT 10
214#define STS_PP_DEF 0
215#define STS_PP_PROC 1
216#define STS_PP_BAL 2
217#define STS_PP_GFX 3
218#define STS_PCTD_DIS (1<<9)
219#define STS_GTD_DIS (1<<8)
220#define STS_PTL_MASK (0x000000fe)
221#define STS_PTL_SHIFT 1
222#define STS_NVV (1<<0)
223#define THM_SEC 0x9c
224#define SEC_ACK (1<<0)
225#define THM_TC3 0xa4
226#define THM_TC1 0xa8
227#define STS_PPL_MASK (0x0003ff00)
228#define STS_PPL_SHIFT 16
229#define THM_TC2 0xac
230#define THM_DTV 0xb0
231#define THM_ITV 0xd8
minskey guo6230d182010-09-17 14:02:37 +0800232#define ITV_ME_SEQNO_MASK 0x00ff0000 /* ME should update every ~200ms */
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700233#define ITV_ME_SEQNO_SHIFT (16)
234#define ITV_MCH_TEMP_MASK 0x0000ff00
235#define ITV_MCH_TEMP_SHIFT (8)
236#define ITV_PCH_TEMP_MASK 0x000000ff
237
238#define thm_readb(off) readb(ips->regmap + (off))
239#define thm_readw(off) readw(ips->regmap + (off))
240#define thm_readl(off) readl(ips->regmap + (off))
241#define thm_readq(off) readq(ips->regmap + (off))
242
243#define thm_writeb(off, val) writeb((val), ips->regmap + (off))
244#define thm_writew(off, val) writew((val), ips->regmap + (off))
245#define thm_writel(off, val) writel((val), ips->regmap + (off))
246
247static const int IPS_ADJUST_PERIOD = 5000; /* ms */
248
249/* For initial average collection */
250static const int IPS_SAMPLE_PERIOD = 200; /* ms */
251static const int IPS_SAMPLE_WINDOW = 5000; /* 5s moving window of samples */
252#define IPS_SAMPLE_COUNT (IPS_SAMPLE_WINDOW / IPS_SAMPLE_PERIOD)
253
254/* Per-SKU limits */
255struct ips_mcp_limits {
256 int cpu_family;
257 int cpu_model; /* includes extended model... */
258 int mcp_power_limit; /* mW units */
259 int core_power_limit;
260 int mch_power_limit;
261 int core_temp_limit; /* degrees C */
262 int mch_temp_limit;
263};
264
265/* Max temps are -10 degrees C to avoid PROCHOT# */
266
267struct ips_mcp_limits ips_sv_limits = {
268 .mcp_power_limit = 35000,
269 .core_power_limit = 29000,
270 .mch_power_limit = 20000,
271 .core_temp_limit = 95,
272 .mch_temp_limit = 90
273};
274
275struct ips_mcp_limits ips_lv_limits = {
276 .mcp_power_limit = 25000,
277 .core_power_limit = 21000,
278 .mch_power_limit = 13000,
279 .core_temp_limit = 95,
280 .mch_temp_limit = 90
281};
282
283struct ips_mcp_limits ips_ulv_limits = {
284 .mcp_power_limit = 18000,
285 .core_power_limit = 14000,
286 .mch_power_limit = 11000,
287 .core_temp_limit = 95,
288 .mch_temp_limit = 90
289};
290
291struct ips_driver {
292 struct pci_dev *dev;
293 void *regmap;
294 struct task_struct *monitor;
295 struct task_struct *adjust;
296 struct dentry *debug_root;
297
298 /* Average CPU core temps (all averages in .01 degrees C for precision) */
299 u16 ctv1_avg_temp;
300 u16 ctv2_avg_temp;
301 /* GMCH average */
302 u16 mch_avg_temp;
303 /* Average for the CPU (both cores?) */
304 u16 mcp_avg_temp;
305 /* Average power consumption (in mW) */
306 u32 cpu_avg_power;
307 u32 mch_avg_power;
308
309 /* Offset values */
310 u16 cta_val;
311 u16 pta_val;
312 u16 mgta_val;
313
314 /* Maximums & prefs, protected by turbo status lock */
315 spinlock_t turbo_status_lock;
316 u16 mcp_temp_limit;
317 u16 mcp_power_limit;
318 u16 core_power_limit;
319 u16 mch_power_limit;
320 bool cpu_turbo_enabled;
321 bool __cpu_turbo_on;
322 bool gpu_turbo_enabled;
323 bool __gpu_turbo_on;
324 bool gpu_preferred;
325 bool poll_turbo_status;
326 bool second_cpu;
Jesse Barnes354aeeb2010-09-23 23:49:28 +0200327 bool turbo_toggle_allowed;
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700328 struct ips_mcp_limits *limits;
329
330 /* Optional MCH interfaces for if i915 is in use */
331 unsigned long (*read_mch_val)(void);
332 bool (*gpu_raise)(void);
333 bool (*gpu_lower)(void);
334 bool (*gpu_busy)(void);
335 bool (*gpu_turbo_disable)(void);
336
337 /* For restoration at unload */
338 u64 orig_turbo_limit;
339 u64 orig_turbo_ratios;
340};
341
342/**
343 * ips_cpu_busy - is CPU busy?
344 * @ips: IPS driver struct
345 *
346 * Check CPU for load to see whether we should increase its thermal budget.
347 *
348 * RETURNS:
349 * True if the CPU could use more power, false otherwise.
350 */
351static bool ips_cpu_busy(struct ips_driver *ips)
352{
353 if ((avenrun[0] >> FSHIFT) > 1)
354 return true;
355
356 return false;
357}
358
359/**
360 * ips_cpu_raise - raise CPU power clamp
361 * @ips: IPS driver struct
362 *
363 * Raise the CPU power clamp by %IPS_CPU_STEP, in accordance with TDP for
364 * this platform.
365 *
366 * We do this by adjusting the TURBO_POWER_CURRENT_LIMIT MSR upwards (as
367 * long as we haven't hit the TDP limit for the SKU).
368 */
369static void ips_cpu_raise(struct ips_driver *ips)
370{
371 u64 turbo_override;
372 u16 cur_tdp_limit, new_tdp_limit;
373
374 if (!ips->cpu_turbo_enabled)
375 return;
376
377 rdmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
378
379 cur_tdp_limit = turbo_override & TURBO_TDP_MASK;
380 new_tdp_limit = cur_tdp_limit + 8; /* 1W increase */
381
382 /* Clamp to SKU TDP limit */
383 if (((new_tdp_limit * 10) / 8) > ips->core_power_limit)
384 new_tdp_limit = cur_tdp_limit;
385
386 thm_writew(THM_MPCPC, (new_tdp_limit * 10) / 8);
387
388 turbo_override |= TURBO_TDC_OVR_EN | TURBO_TDC_OVR_EN;
389 wrmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
390
391 turbo_override &= ~TURBO_TDP_MASK;
392 turbo_override |= new_tdp_limit;
393
394 wrmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
395}
396
397/**
398 * ips_cpu_lower - lower CPU power clamp
399 * @ips: IPS driver struct
400 *
401 * Lower CPU power clamp b %IPS_CPU_STEP if possible.
402 *
403 * We do this by adjusting the TURBO_POWER_CURRENT_LIMIT MSR down, going
404 * as low as the platform limits will allow (though we could go lower there
405 * wouldn't be much point).
406 */
407static void ips_cpu_lower(struct ips_driver *ips)
408{
409 u64 turbo_override;
410 u16 cur_limit, new_limit;
411
412 rdmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
413
414 cur_limit = turbo_override & TURBO_TDP_MASK;
415 new_limit = cur_limit - 8; /* 1W decrease */
416
417 /* Clamp to SKU TDP limit */
418 if (((new_limit * 10) / 8) < (ips->orig_turbo_limit & TURBO_TDP_MASK))
419 new_limit = ips->orig_turbo_limit & TURBO_TDP_MASK;
420
421 thm_writew(THM_MPCPC, (new_limit * 10) / 8);
422
423 turbo_override |= TURBO_TDC_OVR_EN | TURBO_TDC_OVR_EN;
424 wrmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
425
426 turbo_override &= ~TURBO_TDP_MASK;
427 turbo_override |= new_limit;
428
429 wrmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
430}
431
432/**
433 * do_enable_cpu_turbo - internal turbo enable function
434 * @data: unused
435 *
436 * Internal function for actually updating MSRs. When we enable/disable
437 * turbo, we need to do it on each CPU; this function is the one called
438 * by on_each_cpu() when needed.
439 */
440static void do_enable_cpu_turbo(void *data)
441{
442 u64 perf_ctl;
443
444 rdmsrl(IA32_PERF_CTL, perf_ctl);
445 if (perf_ctl & IA32_PERF_TURBO_DIS) {
446 perf_ctl &= ~IA32_PERF_TURBO_DIS;
447 wrmsrl(IA32_PERF_CTL, perf_ctl);
448 }
449}
450
451/**
452 * ips_enable_cpu_turbo - enable turbo mode on all CPUs
453 * @ips: IPS driver struct
454 *
455 * Enable turbo mode by clearing the disable bit in IA32_PERF_CTL on
456 * all logical threads.
457 */
458static void ips_enable_cpu_turbo(struct ips_driver *ips)
459{
460 /* Already on, no need to mess with MSRs */
461 if (ips->__cpu_turbo_on)
462 return;
463
Jesse Barnes354aeeb2010-09-23 23:49:28 +0200464 if (ips->turbo_toggle_allowed)
465 on_each_cpu(do_enable_cpu_turbo, ips, 1);
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700466
467 ips->__cpu_turbo_on = true;
468}
469
470/**
471 * do_disable_cpu_turbo - internal turbo disable function
472 * @data: unused
473 *
474 * Internal function for actually updating MSRs. When we enable/disable
475 * turbo, we need to do it on each CPU; this function is the one called
476 * by on_each_cpu() when needed.
477 */
478static void do_disable_cpu_turbo(void *data)
479{
480 u64 perf_ctl;
481
482 rdmsrl(IA32_PERF_CTL, perf_ctl);
483 if (!(perf_ctl & IA32_PERF_TURBO_DIS)) {
484 perf_ctl |= IA32_PERF_TURBO_DIS;
485 wrmsrl(IA32_PERF_CTL, perf_ctl);
486 }
487}
488
489/**
490 * ips_disable_cpu_turbo - disable turbo mode on all CPUs
491 * @ips: IPS driver struct
492 *
493 * Disable turbo mode by setting the disable bit in IA32_PERF_CTL on
494 * all logical threads.
495 */
496static void ips_disable_cpu_turbo(struct ips_driver *ips)
497{
498 /* Already off, leave it */
499 if (!ips->__cpu_turbo_on)
500 return;
501
Jesse Barnes354aeeb2010-09-23 23:49:28 +0200502 if (ips->turbo_toggle_allowed)
503 on_each_cpu(do_disable_cpu_turbo, ips, 1);
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700504
505 ips->__cpu_turbo_on = false;
506}
507
508/**
509 * ips_gpu_busy - is GPU busy?
510 * @ips: IPS driver struct
511 *
512 * Check GPU for load to see whether we should increase its thermal budget.
513 * We need to call into the i915 driver in this case.
514 *
515 * RETURNS:
516 * True if the GPU could use more power, false otherwise.
517 */
518static bool ips_gpu_busy(struct ips_driver *ips)
519{
Jesse Barnes0385e522010-05-20 14:27:23 -0700520 if (!ips->gpu_turbo_enabled)
521 return false;
522
523 return ips->gpu_busy();
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700524}
525
526/**
527 * ips_gpu_raise - raise GPU power clamp
528 * @ips: IPS driver struct
529 *
530 * Raise the GPU frequency/power if possible. We need to call into the
531 * i915 driver in this case.
532 */
533static void ips_gpu_raise(struct ips_driver *ips)
534{
535 if (!ips->gpu_turbo_enabled)
536 return;
537
538 if (!ips->gpu_raise())
539 ips->gpu_turbo_enabled = false;
540
541 return;
542}
543
544/**
545 * ips_gpu_lower - lower GPU power clamp
546 * @ips: IPS driver struct
547 *
548 * Lower GPU frequency/power if possible. Need to call i915.
549 */
550static void ips_gpu_lower(struct ips_driver *ips)
551{
552 if (!ips->gpu_turbo_enabled)
553 return;
554
555 if (!ips->gpu_lower())
556 ips->gpu_turbo_enabled = false;
557
558 return;
559}
560
561/**
562 * ips_enable_gpu_turbo - notify the gfx driver turbo is available
563 * @ips: IPS driver struct
564 *
565 * Call into the graphics driver indicating that it can safely use
566 * turbo mode.
567 */
568static void ips_enable_gpu_turbo(struct ips_driver *ips)
569{
570 if (ips->__gpu_turbo_on)
571 return;
572 ips->__gpu_turbo_on = true;
573}
574
575/**
576 * ips_disable_gpu_turbo - notify the gfx driver to disable turbo mode
577 * @ips: IPS driver struct
578 *
579 * Request that the graphics driver disable turbo mode.
580 */
581static void ips_disable_gpu_turbo(struct ips_driver *ips)
582{
583 /* Avoid calling i915 if turbo is already disabled */
584 if (!ips->__gpu_turbo_on)
585 return;
586
587 if (!ips->gpu_turbo_disable())
588 dev_err(&ips->dev->dev, "failed to disable graphis turbo\n");
589 else
590 ips->__gpu_turbo_on = false;
591}
592
593/**
594 * mcp_exceeded - check whether we're outside our thermal & power limits
595 * @ips: IPS driver struct
596 *
597 * Check whether the MCP is over its thermal or power budget.
598 */
599static bool mcp_exceeded(struct ips_driver *ips)
600{
601 unsigned long flags;
602 bool ret = false;
603
604 spin_lock_irqsave(&ips->turbo_status_lock, flags);
605 if (ips->mcp_avg_temp > (ips->mcp_temp_limit * 100))
606 ret = true;
607 if (ips->cpu_avg_power + ips->mch_avg_power > ips->mcp_power_limit)
608 ret = true;
609 spin_unlock_irqrestore(&ips->turbo_status_lock, flags);
610
611 if (ret)
Jesse Barnes1a147032010-07-28 14:42:56 -0700612 dev_info(&ips->dev->dev,
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700613 "MCP power or thermal limit exceeded\n");
614
615 return ret;
616}
617
618/**
619 * cpu_exceeded - check whether a CPU core is outside its limits
620 * @ips: IPS driver struct
621 * @cpu: CPU number to check
622 *
623 * Check a given CPU's average temp or power is over its limit.
624 */
625static bool cpu_exceeded(struct ips_driver *ips, int cpu)
626{
627 unsigned long flags;
628 int avg;
629 bool ret = false;
630
631 spin_lock_irqsave(&ips->turbo_status_lock, flags);
632 avg = cpu ? ips->ctv2_avg_temp : ips->ctv1_avg_temp;
633 if (avg > (ips->limits->core_temp_limit * 100))
634 ret = true;
Jesse Barnes0385e522010-05-20 14:27:23 -0700635 if (ips->cpu_avg_power > ips->core_power_limit * 100)
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700636 ret = true;
637 spin_unlock_irqrestore(&ips->turbo_status_lock, flags);
638
639 if (ret)
Jesse Barnes1a147032010-07-28 14:42:56 -0700640 dev_info(&ips->dev->dev,
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700641 "CPU power or thermal limit exceeded\n");
642
643 return ret;
644}
645
646/**
647 * mch_exceeded - check whether the GPU is over budget
648 * @ips: IPS driver struct
649 *
650 * Check the MCH temp & power against their maximums.
651 */
652static bool mch_exceeded(struct ips_driver *ips)
653{
654 unsigned long flags;
655 bool ret = false;
656
657 spin_lock_irqsave(&ips->turbo_status_lock, flags);
658 if (ips->mch_avg_temp > (ips->limits->mch_temp_limit * 100))
659 ret = true;
Jesse Barnes0385e522010-05-20 14:27:23 -0700660 if (ips->mch_avg_power > ips->mch_power_limit)
661 ret = true;
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700662 spin_unlock_irqrestore(&ips->turbo_status_lock, flags);
663
664 return ret;
665}
666
667/**
668 * update_turbo_limits - get various limits & settings from regs
669 * @ips: IPS driver struct
670 *
671 * Update the IPS power & temp limits, along with turbo enable flags,
672 * based on latest register contents.
673 *
674 * Used at init time and for runtime BIOS support, which requires polling
675 * the regs for updates (as a result of AC->DC transition for example).
676 *
677 * LOCKING:
678 * Caller must hold turbo_status_lock (outside of init)
679 */
680static void update_turbo_limits(struct ips_driver *ips)
681{
682 u32 hts = thm_readl(THM_HTS);
683
684 ips->cpu_turbo_enabled = !(hts & HTS_PCTD_DIS);
685 ips->gpu_turbo_enabled = !(hts & HTS_GTD_DIS);
686 ips->core_power_limit = thm_readw(THM_MPCPC);
687 ips->mch_power_limit = thm_readw(THM_MMGPC);
688 ips->mcp_temp_limit = thm_readw(THM_PTL);
689 ips->mcp_power_limit = thm_readw(THM_MPPC);
690
691 /* Ignore BIOS CPU vs GPU pref */
692}
693
694/**
695 * ips_adjust - adjust power clamp based on thermal state
696 * @data: ips driver structure
697 *
698 * Wake up every 5s or so and check whether we should adjust the power clamp.
699 * Check CPU and GPU load to determine which needs adjustment. There are
700 * several things to consider here:
701 * - do we need to adjust up or down?
702 * - is CPU busy?
703 * - is GPU busy?
704 * - is CPU in turbo?
705 * - is GPU in turbo?
706 * - is CPU or GPU preferred? (CPU is default)
707 *
708 * So, given the above, we do the following:
709 * - up (TDP available)
710 * - CPU not busy, GPU not busy - nothing
711 * - CPU busy, GPU not busy - adjust CPU up
712 * - CPU not busy, GPU busy - adjust GPU up
713 * - CPU busy, GPU busy - adjust preferred unit up, taking headroom from
714 * non-preferred unit if necessary
715 * - down (at TDP limit)
716 * - adjust both CPU and GPU down if possible
717 *
718 cpu+ gpu+ cpu+gpu- cpu-gpu+ cpu-gpu-
719cpu < gpu < cpu+gpu+ cpu+ gpu+ nothing
720cpu < gpu >= cpu+gpu-(mcp<) cpu+gpu-(mcp<) gpu- gpu-
721cpu >= gpu < cpu-gpu+(mcp<) cpu- cpu-gpu+(mcp<) cpu-
722cpu >= gpu >= cpu-gpu- cpu-gpu- cpu-gpu- cpu-gpu-
723 *
724 */
725static int ips_adjust(void *data)
726{
727 struct ips_driver *ips = data;
728 unsigned long flags;
729
730 dev_dbg(&ips->dev->dev, "starting ips-adjust thread\n");
731
732 /*
733 * Adjust CPU and GPU clamps every 5s if needed. Doing it more
734 * often isn't recommended due to ME interaction.
735 */
736 do {
737 bool cpu_busy = ips_cpu_busy(ips);
738 bool gpu_busy = ips_gpu_busy(ips);
739
740 spin_lock_irqsave(&ips->turbo_status_lock, flags);
741 if (ips->poll_turbo_status)
742 update_turbo_limits(ips);
743 spin_unlock_irqrestore(&ips->turbo_status_lock, flags);
744
745 /* Update turbo status if necessary */
746 if (ips->cpu_turbo_enabled)
747 ips_enable_cpu_turbo(ips);
748 else
749 ips_disable_cpu_turbo(ips);
750
751 if (ips->gpu_turbo_enabled)
752 ips_enable_gpu_turbo(ips);
753 else
754 ips_disable_gpu_turbo(ips);
755
756 /* We're outside our comfort zone, crank them down */
Jesse Barnes0385e522010-05-20 14:27:23 -0700757 if (mcp_exceeded(ips)) {
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700758 ips_cpu_lower(ips);
759 ips_gpu_lower(ips);
760 goto sleep;
761 }
762
763 if (!cpu_exceeded(ips, 0) && cpu_busy)
764 ips_cpu_raise(ips);
765 else
766 ips_cpu_lower(ips);
767
768 if (!mch_exceeded(ips) && gpu_busy)
769 ips_gpu_raise(ips);
770 else
771 ips_gpu_lower(ips);
772
773sleep:
774 schedule_timeout_interruptible(msecs_to_jiffies(IPS_ADJUST_PERIOD));
775 } while (!kthread_should_stop());
776
777 dev_dbg(&ips->dev->dev, "ips-adjust thread stopped\n");
778
779 return 0;
780}
781
782/*
783 * Helpers for reading out temp/power values and calculating their
784 * averages for the decision making and monitoring functions.
785 */
786
787static u16 calc_avg_temp(struct ips_driver *ips, u16 *array)
788{
789 u64 total = 0;
790 int i;
791 u16 avg;
792
793 for (i = 0; i < IPS_SAMPLE_COUNT; i++)
794 total += (u64)(array[i] * 100);
795
796 do_div(total, IPS_SAMPLE_COUNT);
797
798 avg = (u16)total;
799
800 return avg;
801}
802
803static u16 read_mgtv(struct ips_driver *ips)
804{
805 u16 ret;
806 u64 slope, offset;
807 u64 val;
808
809 val = thm_readq(THM_MGTV);
810 val = (val & TV_MASK) >> TV_SHIFT;
811
812 slope = offset = thm_readw(THM_MGTA);
813 slope = (slope & MGTA_SLOPE_MASK) >> MGTA_SLOPE_SHIFT;
814 offset = offset & MGTA_OFFSET_MASK;
815
816 ret = ((val * slope + 0x40) >> 7) + offset;
817
Jesse Barnes0385e522010-05-20 14:27:23 -0700818 return 0; /* MCH temp reporting buggy */
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700819}
820
821static u16 read_ptv(struct ips_driver *ips)
822{
823 u16 val, slope, offset;
824
825 slope = (ips->pta_val & PTA_SLOPE_MASK) >> PTA_SLOPE_SHIFT;
826 offset = ips->pta_val & PTA_OFFSET_MASK;
827
828 val = thm_readw(THM_PTV) & PTV_MASK;
829
830 return val;
831}
832
833static u16 read_ctv(struct ips_driver *ips, int cpu)
834{
835 int reg = cpu ? THM_CTV2 : THM_CTV1;
836 u16 val;
837
838 val = thm_readw(reg);
839 if (!(val & CTV_TEMP_ERROR))
840 val = (val) >> 6; /* discard fractional component */
841 else
842 val = 0;
843
844 return val;
845}
846
847static u32 get_cpu_power(struct ips_driver *ips, u32 *last, int period)
848{
849 u32 val;
850 u32 ret;
851
852 /*
853 * CEC is in joules/65535. Take difference over time to
854 * get watts.
855 */
856 val = thm_readl(THM_CEC);
857
858 /* period is in ms and we want mW */
859 ret = (((val - *last) * 1000) / period);
860 ret = (ret * 1000) / 65535;
861 *last = val;
862
863 return ret;
864}
865
866static const u16 temp_decay_factor = 2;
867static u16 update_average_temp(u16 avg, u16 val)
868{
869 u16 ret;
870
871 /* Multiply by 100 for extra precision */
872 ret = (val * 100 / temp_decay_factor) +
873 (((temp_decay_factor - 1) * avg) / temp_decay_factor);
874 return ret;
875}
876
877static const u16 power_decay_factor = 2;
878static u16 update_average_power(u32 avg, u32 val)
879{
880 u32 ret;
881
882 ret = (val / power_decay_factor) +
883 (((power_decay_factor - 1) * avg) / power_decay_factor);
884
885 return ret;
886}
887
888static u32 calc_avg_power(struct ips_driver *ips, u32 *array)
889{
890 u64 total = 0;
891 u32 avg;
892 int i;
893
894 for (i = 0; i < IPS_SAMPLE_COUNT; i++)
895 total += array[i];
896
897 do_div(total, IPS_SAMPLE_COUNT);
898 avg = (u32)total;
899
900 return avg;
901}
902
903static void monitor_timeout(unsigned long arg)
904{
905 wake_up_process((struct task_struct *)arg);
906}
907
908/**
909 * ips_monitor - temp/power monitoring thread
910 * @data: ips driver structure
911 *
912 * This is the main function for the IPS driver. It monitors power and
913 * tempurature in the MCP and adjusts CPU and GPU power clams accordingly.
914 *
915 * We keep a 5s moving average of power consumption and tempurature. Using
916 * that data, along with CPU vs GPU preference, we adjust the power clamps
917 * up or down.
918 */
919static int ips_monitor(void *data)
920{
921 struct ips_driver *ips = data;
922 struct timer_list timer;
923 unsigned long seqno_timestamp, expire, last_msecs, last_sample_period;
924 int i;
Jiri Slabye9ec7f32010-06-21 17:40:15 +0200925 u32 *cpu_samples, *mchp_samples, old_cpu_power;
926 u16 *mcp_samples, *ctv1_samples, *ctv2_samples, *mch_samples;
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700927 u8 cur_seqno, last_seqno;
928
929 mcp_samples = kzalloc(sizeof(u16) * IPS_SAMPLE_COUNT, GFP_KERNEL);
930 ctv1_samples = kzalloc(sizeof(u16) * IPS_SAMPLE_COUNT, GFP_KERNEL);
931 ctv2_samples = kzalloc(sizeof(u16) * IPS_SAMPLE_COUNT, GFP_KERNEL);
932 mch_samples = kzalloc(sizeof(u16) * IPS_SAMPLE_COUNT, GFP_KERNEL);
933 cpu_samples = kzalloc(sizeof(u32) * IPS_SAMPLE_COUNT, GFP_KERNEL);
934 mchp_samples = kzalloc(sizeof(u32) * IPS_SAMPLE_COUNT, GFP_KERNEL);
Jiri Slabye9ec7f32010-06-21 17:40:15 +0200935 if (!mcp_samples || !ctv1_samples || !ctv2_samples || !mch_samples ||
936 !cpu_samples || !mchp_samples) {
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700937 dev_err(&ips->dev->dev,
938 "failed to allocate sample array, ips disabled\n");
939 kfree(mcp_samples);
940 kfree(ctv1_samples);
941 kfree(ctv2_samples);
942 kfree(mch_samples);
943 kfree(cpu_samples);
Jiri Slabye9ec7f32010-06-21 17:40:15 +0200944 kfree(mchp_samples);
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700945 return -ENOMEM;
946 }
947
948 last_seqno = (thm_readl(THM_ITV) & ITV_ME_SEQNO_MASK) >>
949 ITV_ME_SEQNO_SHIFT;
950 seqno_timestamp = get_jiffies_64();
951
minskey guoc21eae42010-09-17 14:03:01 +0800952 old_cpu_power = thm_readl(THM_CEC);
Jesse Barnesaa7ffc02010-05-14 15:41:14 -0700953 schedule_timeout_interruptible(msecs_to_jiffies(IPS_SAMPLE_PERIOD));
954
955 /* Collect an initial average */
956 for (i = 0; i < IPS_SAMPLE_COUNT; i++) {
957 u32 mchp, cpu_power;
958 u16 val;
959
960 mcp_samples[i] = read_ptv(ips);
961
962 val = read_ctv(ips, 0);
963 ctv1_samples[i] = val;
964
965 val = read_ctv(ips, 1);
966 ctv2_samples[i] = val;
967
968 val = read_mgtv(ips);
969 mch_samples[i] = val;
970
971 cpu_power = get_cpu_power(ips, &old_cpu_power,
972 IPS_SAMPLE_PERIOD);
973 cpu_samples[i] = cpu_power;
974
975 if (ips->read_mch_val) {
976 mchp = ips->read_mch_val();
977 mchp_samples[i] = mchp;
978 }
979
980 schedule_timeout_interruptible(msecs_to_jiffies(IPS_SAMPLE_PERIOD));
981 if (kthread_should_stop())
982 break;
983 }
984
985 ips->mcp_avg_temp = calc_avg_temp(ips, mcp_samples);
986 ips->ctv1_avg_temp = calc_avg_temp(ips, ctv1_samples);
987 ips->ctv2_avg_temp = calc_avg_temp(ips, ctv2_samples);
988 ips->mch_avg_temp = calc_avg_temp(ips, mch_samples);
989 ips->cpu_avg_power = calc_avg_power(ips, cpu_samples);
990 ips->mch_avg_power = calc_avg_power(ips, mchp_samples);
991 kfree(mcp_samples);
992 kfree(ctv1_samples);
993 kfree(ctv2_samples);
994 kfree(mch_samples);
995 kfree(cpu_samples);
996 kfree(mchp_samples);
997
998 /* Start the adjustment thread now that we have data */
999 wake_up_process(ips->adjust);
1000
1001 /*
1002 * Ok, now we have an initial avg. From here on out, we track the
1003 * running avg using a decaying average calculation. This allows
1004 * us to reduce the sample frequency if the CPU and GPU are idle.
1005 */
1006 old_cpu_power = thm_readl(THM_CEC);
1007 schedule_timeout_interruptible(msecs_to_jiffies(IPS_SAMPLE_PERIOD));
1008 last_sample_period = IPS_SAMPLE_PERIOD;
1009
1010 setup_deferrable_timer_on_stack(&timer, monitor_timeout,
1011 (unsigned long)current);
1012 do {
1013 u32 cpu_val, mch_val;
1014 u16 val;
1015
1016 /* MCP itself */
1017 val = read_ptv(ips);
1018 ips->mcp_avg_temp = update_average_temp(ips->mcp_avg_temp, val);
1019
1020 /* Processor 0 */
1021 val = read_ctv(ips, 0);
1022 ips->ctv1_avg_temp =
1023 update_average_temp(ips->ctv1_avg_temp, val);
1024 /* Power */
1025 cpu_val = get_cpu_power(ips, &old_cpu_power,
1026 last_sample_period);
1027 ips->cpu_avg_power =
1028 update_average_power(ips->cpu_avg_power, cpu_val);
1029
1030 if (ips->second_cpu) {
1031 /* Processor 1 */
1032 val = read_ctv(ips, 1);
1033 ips->ctv2_avg_temp =
1034 update_average_temp(ips->ctv2_avg_temp, val);
1035 }
1036
1037 /* MCH */
1038 val = read_mgtv(ips);
1039 ips->mch_avg_temp = update_average_temp(ips->mch_avg_temp, val);
1040 /* Power */
1041 if (ips->read_mch_val) {
1042 mch_val = ips->read_mch_val();
1043 ips->mch_avg_power =
1044 update_average_power(ips->mch_avg_power,
1045 mch_val);
1046 }
1047
1048 /*
1049 * Make sure ME is updating thermal regs.
1050 * Note:
1051 * If it's been more than a second since the last update,
1052 * the ME is probably hung.
1053 */
1054 cur_seqno = (thm_readl(THM_ITV) & ITV_ME_SEQNO_MASK) >>
1055 ITV_ME_SEQNO_SHIFT;
1056 if (cur_seqno == last_seqno &&
1057 time_after(jiffies, seqno_timestamp + HZ)) {
1058 dev_warn(&ips->dev->dev, "ME failed to update for more than 1s, likely hung\n");
1059 } else {
1060 seqno_timestamp = get_jiffies_64();
1061 last_seqno = cur_seqno;
1062 }
1063
1064 last_msecs = jiffies_to_msecs(jiffies);
1065 expire = jiffies + msecs_to_jiffies(IPS_SAMPLE_PERIOD);
1066
1067 __set_current_state(TASK_UNINTERRUPTIBLE);
1068 mod_timer(&timer, expire);
1069 schedule();
1070
1071 /* Calculate actual sample period for power averaging */
1072 last_sample_period = jiffies_to_msecs(jiffies) - last_msecs;
1073 if (!last_sample_period)
1074 last_sample_period = 1;
1075 } while (!kthread_should_stop());
1076
1077 del_timer_sync(&timer);
1078 destroy_timer_on_stack(&timer);
1079
1080 dev_dbg(&ips->dev->dev, "ips-monitor thread stopped\n");
1081
1082 return 0;
1083}
1084
1085#if 0
1086#define THM_DUMPW(reg) \
1087 { \
1088 u16 val = thm_readw(reg); \
1089 dev_dbg(&ips->dev->dev, #reg ": 0x%04x\n", val); \
1090 }
1091#define THM_DUMPL(reg) \
1092 { \
1093 u32 val = thm_readl(reg); \
1094 dev_dbg(&ips->dev->dev, #reg ": 0x%08x\n", val); \
1095 }
1096#define THM_DUMPQ(reg) \
1097 { \
1098 u64 val = thm_readq(reg); \
1099 dev_dbg(&ips->dev->dev, #reg ": 0x%016x\n", val); \
1100 }
1101
1102static void dump_thermal_info(struct ips_driver *ips)
1103{
1104 u16 ptl;
1105
1106 ptl = thm_readw(THM_PTL);
1107 dev_dbg(&ips->dev->dev, "Processor temp limit: %d\n", ptl);
1108
1109 THM_DUMPW(THM_CTA);
1110 THM_DUMPW(THM_TRC);
1111 THM_DUMPW(THM_CTV1);
1112 THM_DUMPL(THM_STS);
1113 THM_DUMPW(THM_PTV);
1114 THM_DUMPQ(THM_MGTV);
1115}
1116#endif
1117
1118/**
1119 * ips_irq_handler - handle temperature triggers and other IPS events
1120 * @irq: irq number
1121 * @arg: unused
1122 *
1123 * Handle temperature limit trigger events, generally by lowering the clamps.
1124 * If we're at a critical limit, we clamp back to the lowest possible value
1125 * to prevent emergency shutdown.
1126 */
1127static irqreturn_t ips_irq_handler(int irq, void *arg)
1128{
1129 struct ips_driver *ips = arg;
1130 u8 tses = thm_readb(THM_TSES);
1131 u8 tes = thm_readb(THM_TES);
1132
1133 if (!tses && !tes)
1134 return IRQ_NONE;
1135
1136 dev_info(&ips->dev->dev, "TSES: 0x%02x\n", tses);
1137 dev_info(&ips->dev->dev, "TES: 0x%02x\n", tes);
1138
1139 /* STS update from EC? */
1140 if (tes & 1) {
1141 u32 sts, tc1;
1142
1143 sts = thm_readl(THM_STS);
1144 tc1 = thm_readl(THM_TC1);
1145
1146 if (sts & STS_NVV) {
1147 spin_lock(&ips->turbo_status_lock);
1148 ips->core_power_limit = (sts & STS_PCPL_MASK) >>
1149 STS_PCPL_SHIFT;
1150 ips->mch_power_limit = (sts & STS_GPL_MASK) >>
1151 STS_GPL_SHIFT;
1152 /* ignore EC CPU vs GPU pref */
1153 ips->cpu_turbo_enabled = !(sts & STS_PCTD_DIS);
1154 ips->gpu_turbo_enabled = !(sts & STS_GTD_DIS);
1155 ips->mcp_temp_limit = (sts & STS_PTL_MASK) >>
1156 STS_PTL_SHIFT;
1157 ips->mcp_power_limit = (tc1 & STS_PPL_MASK) >>
1158 STS_PPL_SHIFT;
1159 spin_unlock(&ips->turbo_status_lock);
1160
1161 thm_writeb(THM_SEC, SEC_ACK);
1162 }
1163 thm_writeb(THM_TES, tes);
1164 }
1165
1166 /* Thermal trip */
1167 if (tses) {
1168 dev_warn(&ips->dev->dev,
1169 "thermal trip occurred, tses: 0x%04x\n", tses);
1170 thm_writeb(THM_TSES, tses);
1171 }
1172
1173 return IRQ_HANDLED;
1174}
1175
1176#ifndef CONFIG_DEBUG_FS
1177static void ips_debugfs_init(struct ips_driver *ips) { return; }
1178static void ips_debugfs_cleanup(struct ips_driver *ips) { return; }
1179#else
1180
1181/* Expose current state and limits in debugfs if possible */
1182
1183struct ips_debugfs_node {
1184 struct ips_driver *ips;
1185 char *name;
1186 int (*show)(struct seq_file *m, void *data);
1187};
1188
1189static int show_cpu_temp(struct seq_file *m, void *data)
1190{
1191 struct ips_driver *ips = m->private;
1192
1193 seq_printf(m, "%d.%02d\n", ips->ctv1_avg_temp / 100,
1194 ips->ctv1_avg_temp % 100);
1195
1196 return 0;
1197}
1198
1199static int show_cpu_power(struct seq_file *m, void *data)
1200{
1201 struct ips_driver *ips = m->private;
1202
1203 seq_printf(m, "%dmW\n", ips->cpu_avg_power);
1204
1205 return 0;
1206}
1207
1208static int show_cpu_clamp(struct seq_file *m, void *data)
1209{
1210 u64 turbo_override;
1211 int tdp, tdc;
1212
1213 rdmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
1214
1215 tdp = (int)(turbo_override & TURBO_TDP_MASK);
1216 tdc = (int)((turbo_override & TURBO_TDC_MASK) >> TURBO_TDC_SHIFT);
1217
1218 /* Convert to .1W/A units */
1219 tdp = tdp * 10 / 8;
1220 tdc = tdc * 10 / 8;
1221
1222 /* Watts Amperes */
1223 seq_printf(m, "%d.%dW %d.%dA\n", tdp / 10, tdp % 10,
1224 tdc / 10, tdc % 10);
1225
1226 return 0;
1227}
1228
1229static int show_mch_temp(struct seq_file *m, void *data)
1230{
1231 struct ips_driver *ips = m->private;
1232
1233 seq_printf(m, "%d.%02d\n", ips->mch_avg_temp / 100,
1234 ips->mch_avg_temp % 100);
1235
1236 return 0;
1237}
1238
1239static int show_mch_power(struct seq_file *m, void *data)
1240{
1241 struct ips_driver *ips = m->private;
1242
1243 seq_printf(m, "%dmW\n", ips->mch_avg_power);
1244
1245 return 0;
1246}
1247
1248static struct ips_debugfs_node ips_debug_files[] = {
1249 { NULL, "cpu_temp", show_cpu_temp },
1250 { NULL, "cpu_power", show_cpu_power },
1251 { NULL, "cpu_clamp", show_cpu_clamp },
1252 { NULL, "mch_temp", show_mch_temp },
1253 { NULL, "mch_power", show_mch_power },
1254};
1255
1256static int ips_debugfs_open(struct inode *inode, struct file *file)
1257{
1258 struct ips_debugfs_node *node = inode->i_private;
1259
1260 return single_open(file, node->show, node->ips);
1261}
1262
1263static const struct file_operations ips_debugfs_ops = {
1264 .owner = THIS_MODULE,
1265 .open = ips_debugfs_open,
1266 .read = seq_read,
1267 .llseek = seq_lseek,
1268 .release = single_release,
1269};
1270
1271static void ips_debugfs_cleanup(struct ips_driver *ips)
1272{
1273 if (ips->debug_root)
1274 debugfs_remove_recursive(ips->debug_root);
1275 return;
1276}
1277
1278static void ips_debugfs_init(struct ips_driver *ips)
1279{
1280 int i;
1281
1282 ips->debug_root = debugfs_create_dir("ips", NULL);
1283 if (!ips->debug_root) {
1284 dev_err(&ips->dev->dev,
1285 "failed to create debugfs entries: %ld\n",
1286 PTR_ERR(ips->debug_root));
1287 return;
1288 }
1289
1290 for (i = 0; i < ARRAY_SIZE(ips_debug_files); i++) {
1291 struct dentry *ent;
1292 struct ips_debugfs_node *node = &ips_debug_files[i];
1293
1294 node->ips = ips;
1295 ent = debugfs_create_file(node->name, S_IFREG | S_IRUGO,
1296 ips->debug_root, node,
1297 &ips_debugfs_ops);
1298 if (!ent) {
1299 dev_err(&ips->dev->dev,
1300 "failed to create debug file: %ld\n",
1301 PTR_ERR(ent));
1302 goto err_cleanup;
1303 }
1304 }
1305
1306 return;
1307
1308err_cleanup:
1309 ips_debugfs_cleanup(ips);
1310 return;
1311}
1312#endif /* CONFIG_DEBUG_FS */
1313
1314/**
1315 * ips_detect_cpu - detect whether CPU supports IPS
1316 *
1317 * Walk our list and see if we're on a supported CPU. If we find one,
1318 * return the limits for it.
1319 */
1320static struct ips_mcp_limits *ips_detect_cpu(struct ips_driver *ips)
1321{
1322 u64 turbo_power, misc_en;
1323 struct ips_mcp_limits *limits = NULL;
1324 u16 tdp;
1325
1326 if (!(boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model == 37)) {
1327 dev_info(&ips->dev->dev, "Non-IPS CPU detected.\n");
1328 goto out;
1329 }
1330
1331 rdmsrl(IA32_MISC_ENABLE, misc_en);
1332 /*
1333 * If the turbo enable bit isn't set, we shouldn't try to enable/disable
1334 * turbo manually or we'll get an illegal MSR access, even though
1335 * turbo will still be available.
1336 */
Jesse Barnes354aeeb2010-09-23 23:49:28 +02001337 if (misc_en & IA32_MISC_TURBO_EN)
1338 ips->turbo_toggle_allowed = true;
1339 else
1340 ips->turbo_toggle_allowed = false;
Jesse Barnesaa7ffc02010-05-14 15:41:14 -07001341
1342 if (strstr(boot_cpu_data.x86_model_id, "CPU M"))
1343 limits = &ips_sv_limits;
1344 else if (strstr(boot_cpu_data.x86_model_id, "CPU L"))
1345 limits = &ips_lv_limits;
1346 else if (strstr(boot_cpu_data.x86_model_id, "CPU U"))
1347 limits = &ips_ulv_limits;
Dan Carpenter52d7ee52010-08-08 00:01:12 +02001348 else {
Jesse Barnesaa7ffc02010-05-14 15:41:14 -07001349 dev_info(&ips->dev->dev, "No CPUID match found.\n");
Dan Carpenter52d7ee52010-08-08 00:01:12 +02001350 goto out;
1351 }
Jesse Barnesaa7ffc02010-05-14 15:41:14 -07001352
1353 rdmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_power);
1354 tdp = turbo_power & TURBO_TDP_MASK;
1355
1356 /* Sanity check TDP against CPU */
1357 if (limits->mcp_power_limit != (tdp / 8) * 1000) {
1358 dev_warn(&ips->dev->dev, "Warning: CPU TDP doesn't match expected value (found %d, expected %d)\n",
1359 tdp / 8, limits->mcp_power_limit / 1000);
1360 }
1361
1362out:
1363 return limits;
1364}
1365
1366/**
1367 * ips_get_i915_syms - try to get GPU control methods from i915 driver
1368 * @ips: IPS driver
1369 *
1370 * The i915 driver exports several interfaces to allow the IPS driver to
1371 * monitor and control graphics turbo mode. If we can find them, we can
1372 * enable graphics turbo, otherwise we must disable it to avoid exceeding
1373 * thermal and power limits in the MCP.
1374 */
1375static bool ips_get_i915_syms(struct ips_driver *ips)
1376{
1377 ips->read_mch_val = symbol_get(i915_read_mch_val);
1378 if (!ips->read_mch_val)
1379 goto out_err;
1380 ips->gpu_raise = symbol_get(i915_gpu_raise);
1381 if (!ips->gpu_raise)
1382 goto out_put_mch;
1383 ips->gpu_lower = symbol_get(i915_gpu_lower);
1384 if (!ips->gpu_lower)
1385 goto out_put_raise;
1386 ips->gpu_busy = symbol_get(i915_gpu_busy);
1387 if (!ips->gpu_busy)
1388 goto out_put_lower;
1389 ips->gpu_turbo_disable = symbol_get(i915_gpu_turbo_disable);
1390 if (!ips->gpu_turbo_disable)
1391 goto out_put_busy;
1392
1393 return true;
1394
1395out_put_busy:
minskey guofed522f2010-09-17 14:03:15 +08001396 symbol_put(i915_gpu_busy);
Jesse Barnesaa7ffc02010-05-14 15:41:14 -07001397out_put_lower:
1398 symbol_put(i915_gpu_lower);
1399out_put_raise:
1400 symbol_put(i915_gpu_raise);
1401out_put_mch:
1402 symbol_put(i915_read_mch_val);
1403out_err:
1404 return false;
1405}
1406
1407static DEFINE_PCI_DEVICE_TABLE(ips_id_table) = {
1408 { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
1409 PCI_DEVICE_ID_INTEL_THERMAL_SENSOR), },
1410 { 0, }
1411};
1412
1413MODULE_DEVICE_TABLE(pci, ips_id_table);
1414
1415static int ips_probe(struct pci_dev *dev, const struct pci_device_id *id)
1416{
1417 u64 platform_info;
1418 struct ips_driver *ips;
1419 u32 hts;
1420 int ret = 0;
1421 u16 htshi, trc, trc_required_mask;
1422 u8 tse;
1423
1424 ips = kzalloc(sizeof(struct ips_driver), GFP_KERNEL);
1425 if (!ips)
1426 return -ENOMEM;
1427
1428 pci_set_drvdata(dev, ips);
1429 ips->dev = dev;
1430
1431 ips->limits = ips_detect_cpu(ips);
1432 if (!ips->limits) {
1433 dev_info(&dev->dev, "IPS not supported on this CPU\n");
1434 ret = -ENXIO;
1435 goto error_free;
1436 }
1437
1438 spin_lock_init(&ips->turbo_status_lock);
1439
Kulikov Vasiliy56292362010-08-03 19:44:16 +04001440 ret = pci_enable_device(dev);
1441 if (ret) {
1442 dev_err(&dev->dev, "can't enable PCI device, aborting\n");
1443 goto error_free;
1444 }
1445
Jesse Barnesaa7ffc02010-05-14 15:41:14 -07001446 if (!pci_resource_start(dev, 0)) {
1447 dev_err(&dev->dev, "TBAR not assigned, aborting\n");
1448 ret = -ENXIO;
1449 goto error_free;
1450 }
1451
1452 ret = pci_request_regions(dev, "ips thermal sensor");
1453 if (ret) {
1454 dev_err(&dev->dev, "thermal resource busy, aborting\n");
1455 goto error_free;
1456 }
1457
Jesse Barnesaa7ffc02010-05-14 15:41:14 -07001458
1459 ips->regmap = ioremap(pci_resource_start(dev, 0),
1460 pci_resource_len(dev, 0));
1461 if (!ips->regmap) {
1462 dev_err(&dev->dev, "failed to map thermal regs, aborting\n");
1463 ret = -EBUSY;
1464 goto error_release;
1465 }
1466
1467 tse = thm_readb(THM_TSE);
1468 if (tse != TSE_EN) {
1469 dev_err(&dev->dev, "thermal device not enabled (0x%02x), aborting\n", tse);
1470 ret = -ENXIO;
1471 goto error_unmap;
1472 }
1473
1474 trc = thm_readw(THM_TRC);
1475 trc_required_mask = TRC_CORE1_EN | TRC_CORE_PWR | TRC_MCH_EN;
1476 if ((trc & trc_required_mask) != trc_required_mask) {
1477 dev_err(&dev->dev, "thermal reporting for required devices not enabled, aborting\n");
1478 ret = -ENXIO;
1479 goto error_unmap;
1480 }
1481
1482 if (trc & TRC_CORE2_EN)
1483 ips->second_cpu = true;
1484
Jesse Barnesaa7ffc02010-05-14 15:41:14 -07001485 update_turbo_limits(ips);
1486 dev_dbg(&dev->dev, "max cpu power clamp: %dW\n",
1487 ips->mcp_power_limit / 10);
1488 dev_dbg(&dev->dev, "max core power clamp: %dW\n",
1489 ips->core_power_limit / 10);
1490 /* BIOS may update limits at runtime */
1491 if (thm_readl(THM_PSC) & PSP_PBRT)
1492 ips->poll_turbo_status = true;
1493
Jesse Barnes0385e522010-05-20 14:27:23 -07001494 if (!ips_get_i915_syms(ips)) {
1495 dev_err(&dev->dev, "failed to get i915 symbols, graphics turbo disabled\n");
1496 ips->gpu_turbo_enabled = false;
1497 } else {
1498 dev_dbg(&dev->dev, "graphics turbo enabled\n");
1499 ips->gpu_turbo_enabled = true;
1500 }
1501
Jesse Barnesaa7ffc02010-05-14 15:41:14 -07001502 /*
1503 * Check PLATFORM_INFO MSR to make sure this chip is
1504 * turbo capable.
1505 */
1506 rdmsrl(PLATFORM_INFO, platform_info);
1507 if (!(platform_info & PLATFORM_TDP)) {
1508 dev_err(&dev->dev, "platform indicates TDP override unavailable, aborting\n");
1509 ret = -ENODEV;
1510 goto error_unmap;
1511 }
1512
1513 /*
1514 * IRQ handler for ME interaction
1515 * Note: don't use MSI here as the PCH has bugs.
1516 */
1517 pci_disable_msi(dev);
1518 ret = request_irq(dev->irq, ips_irq_handler, IRQF_SHARED, "ips",
1519 ips);
1520 if (ret) {
1521 dev_err(&dev->dev, "request irq failed, aborting\n");
1522 goto error_unmap;
1523 }
1524
1525 /* Enable aux, hot & critical interrupts */
1526 thm_writeb(THM_TSPIEN, TSPIEN_AUX2_LOHI | TSPIEN_CRIT_LOHI |
1527 TSPIEN_HOT_LOHI | TSPIEN_AUX_LOHI);
1528 thm_writeb(THM_TEN, TEN_UPDATE_EN);
1529
1530 /* Collect adjustment values */
1531 ips->cta_val = thm_readw(THM_CTA);
1532 ips->pta_val = thm_readw(THM_PTA);
1533 ips->mgta_val = thm_readw(THM_MGTA);
1534
1535 /* Save turbo limits & ratios */
1536 rdmsrl(TURBO_POWER_CURRENT_LIMIT, ips->orig_turbo_limit);
1537
1538 ips_enable_cpu_turbo(ips);
1539 ips->cpu_turbo_enabled = true;
1540
minskey guoa7abda82010-09-17 14:03:27 +08001541 /* Create thermal adjust thread */
Jesse Barnesaa7ffc02010-05-14 15:41:14 -07001542 ips->adjust = kthread_create(ips_adjust, ips, "ips-adjust");
1543 if (IS_ERR(ips->adjust)) {
1544 dev_err(&dev->dev,
1545 "failed to create thermal adjust thread, aborting\n");
1546 ret = -ENOMEM;
minskey guoa7abda82010-09-17 14:03:27 +08001547 goto error_free_irq;
1548
1549 }
1550
1551 /*
1552 * Set up the work queue and monitor thread. The monitor thread
1553 * will wake up ips_adjust thread.
1554 */
1555 ips->monitor = kthread_run(ips_monitor, ips, "ips-monitor");
1556 if (IS_ERR(ips->monitor)) {
1557 dev_err(&dev->dev,
1558 "failed to create thermal monitor thread, aborting\n");
1559 ret = -ENOMEM;
Jesse Barnesaa7ffc02010-05-14 15:41:14 -07001560 goto error_thread_cleanup;
1561 }
1562
1563 hts = (ips->core_power_limit << HTS_PCPL_SHIFT) |
1564 (ips->mcp_temp_limit << HTS_PTL_SHIFT) | HTS_NVV;
1565 htshi = HTS2_PRST_RUNNING << HTS2_PRST_SHIFT;
1566
1567 thm_writew(THM_HTSHI, htshi);
1568 thm_writel(THM_HTS, hts);
1569
1570 ips_debugfs_init(ips);
1571
1572 dev_info(&dev->dev, "IPS driver initialized, MCP temp limit %d\n",
1573 ips->mcp_temp_limit);
1574 return ret;
1575
1576error_thread_cleanup:
minskey guoa7abda82010-09-17 14:03:27 +08001577 kthread_stop(ips->adjust);
Jesse Barnesaa7ffc02010-05-14 15:41:14 -07001578error_free_irq:
1579 free_irq(ips->dev->irq, ips);
1580error_unmap:
1581 iounmap(ips->regmap);
1582error_release:
1583 pci_release_regions(dev);
1584error_free:
1585 kfree(ips);
1586 return ret;
1587}
1588
1589static void ips_remove(struct pci_dev *dev)
1590{
1591 struct ips_driver *ips = pci_get_drvdata(dev);
1592 u64 turbo_override;
1593
1594 if (!ips)
1595 return;
1596
1597 ips_debugfs_cleanup(ips);
1598
1599 /* Release i915 driver */
1600 if (ips->read_mch_val)
1601 symbol_put(i915_read_mch_val);
1602 if (ips->gpu_raise)
1603 symbol_put(i915_gpu_raise);
1604 if (ips->gpu_lower)
1605 symbol_put(i915_gpu_lower);
1606 if (ips->gpu_busy)
1607 symbol_put(i915_gpu_busy);
1608 if (ips->gpu_turbo_disable)
1609 symbol_put(i915_gpu_turbo_disable);
1610
1611 rdmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
1612 turbo_override &= ~(TURBO_TDC_OVR_EN | TURBO_TDP_OVR_EN);
1613 wrmsrl(TURBO_POWER_CURRENT_LIMIT, turbo_override);
1614 wrmsrl(TURBO_POWER_CURRENT_LIMIT, ips->orig_turbo_limit);
1615
1616 free_irq(ips->dev->irq, ips);
1617 if (ips->adjust)
1618 kthread_stop(ips->adjust);
1619 if (ips->monitor)
1620 kthread_stop(ips->monitor);
1621 iounmap(ips->regmap);
1622 pci_release_regions(dev);
1623 kfree(ips);
1624 dev_dbg(&dev->dev, "IPS driver removed\n");
1625}
1626
1627#ifdef CONFIG_PM
1628static int ips_suspend(struct pci_dev *dev, pm_message_t state)
1629{
1630 return 0;
1631}
1632
1633static int ips_resume(struct pci_dev *dev)
1634{
1635 return 0;
1636}
1637#else
1638#define ips_suspend NULL
1639#define ips_resume NULL
1640#endif /* CONFIG_PM */
1641
1642static void ips_shutdown(struct pci_dev *dev)
1643{
1644}
1645
1646static struct pci_driver ips_pci_driver = {
1647 .name = "intel ips",
1648 .id_table = ips_id_table,
1649 .probe = ips_probe,
1650 .remove = ips_remove,
1651 .suspend = ips_suspend,
1652 .resume = ips_resume,
1653 .shutdown = ips_shutdown,
1654};
1655
1656static int __init ips_init(void)
1657{
1658 return pci_register_driver(&ips_pci_driver);
1659}
1660module_init(ips_init);
1661
1662static void ips_exit(void)
1663{
1664 pci_unregister_driver(&ips_pci_driver);
1665 return;
1666}
1667module_exit(ips_exit);
1668
1669MODULE_LICENSE("GPL");
1670MODULE_AUTHOR("Jesse Barnes <jbarnes@virtuousgeek.org>");
1671MODULE_DESCRIPTION("Intelligent Power Sharing Driver");