blob: 8dc6afa50edb48e3ddf96e591e4a3c34ac860572 [file] [log] [blame]
nibble.maxd32f9ff2014-10-08 04:31:10 -03001/*
2 * SMI PCIe driver for DVBSky cards.
3 *
4 * Copyright (C) 2014 Max nibble <nibble.max@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include "smipcie.h"
18#include "m88ds3103.h"
19#include "m88ts2022.h"
nibble.max5eedd8d2014-11-04 11:45:58 -030020#include "m88rs6000t.h"
nibble.maxd32f9ff2014-10-08 04:31:10 -030021
22DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
23
24static int smi_hw_init(struct smi_dev *dev)
25{
26 u32 port_mux, port_ctrl, int_stat;
27
28 /* set port mux.*/
29 port_mux = smi_read(MUX_MODE_CTRL);
30 port_mux &= ~(rbPaMSMask);
31 port_mux |= rbPaMSDtvNoGpio;
32 port_mux &= ~(rbPbMSMask);
33 port_mux |= rbPbMSDtvNoGpio;
34 port_mux &= ~(0x0f0000);
35 port_mux |= 0x50000;
36 smi_write(MUX_MODE_CTRL, port_mux);
37
38 /* set DTV register.*/
39 /* Port A */
40 port_ctrl = smi_read(VIDEO_CTRL_STATUS_A);
41 port_ctrl &= ~0x01;
42 smi_write(VIDEO_CTRL_STATUS_A, port_ctrl);
43 port_ctrl = smi_read(MPEG2_CTRL_A);
44 port_ctrl &= ~0x40;
45 port_ctrl |= 0x80;
46 smi_write(MPEG2_CTRL_A, port_ctrl);
47 /* Port B */
48 port_ctrl = smi_read(VIDEO_CTRL_STATUS_B);
49 port_ctrl &= ~0x01;
50 smi_write(VIDEO_CTRL_STATUS_B, port_ctrl);
51 port_ctrl = smi_read(MPEG2_CTRL_B);
52 port_ctrl &= ~0x40;
53 port_ctrl |= 0x80;
54 smi_write(MPEG2_CTRL_B, port_ctrl);
55
56 /* disable and clear interrupt.*/
57 smi_write(MSI_INT_ENA_CLR, ALL_INT);
58 int_stat = smi_read(MSI_INT_STATUS);
59 smi_write(MSI_INT_STATUS_CLR, int_stat);
60
61 /* reset demod.*/
62 smi_clear(PERIPHERAL_CTRL, 0x0303);
63 msleep(50);
64 smi_set(PERIPHERAL_CTRL, 0x0101);
65 return 0;
66}
67
68/* i2c bit bus.*/
69static void smi_i2c_cfg(struct smi_dev *dev, u32 sw_ctl)
70{
71 u32 dwCtrl;
72
73 dwCtrl = smi_read(sw_ctl);
74 dwCtrl &= ~0x18; /* disable output.*/
75 dwCtrl |= 0x21; /* reset and software mode.*/
76 dwCtrl &= ~0xff00;
77 dwCtrl |= 0x6400;
78 smi_write(sw_ctl, dwCtrl);
79 msleep(20);
80 dwCtrl = smi_read(sw_ctl);
81 dwCtrl &= ~0x20;
82 smi_write(sw_ctl, dwCtrl);
83}
84
85static void smi_i2c_setsda(struct smi_dev *dev, int state, u32 sw_ctl)
86{
87 if (state) {
88 /* set as input.*/
89 smi_clear(sw_ctl, SW_I2C_MSK_DAT_EN);
90 } else {
91 smi_clear(sw_ctl, SW_I2C_MSK_DAT_OUT);
92 /* set as output.*/
93 smi_set(sw_ctl, SW_I2C_MSK_DAT_EN);
94 }
95}
96
97static void smi_i2c_setscl(void *data, int state, u32 sw_ctl)
98{
99 struct smi_dev *dev = data;
100
101 if (state) {
102 /* set as input.*/
103 smi_clear(sw_ctl, SW_I2C_MSK_CLK_EN);
104 } else {
105 smi_clear(sw_ctl, SW_I2C_MSK_CLK_OUT);
106 /* set as output.*/
107 smi_set(sw_ctl, SW_I2C_MSK_CLK_EN);
108 }
109}
110
111static int smi_i2c_getsda(void *data, u32 sw_ctl)
112{
113 struct smi_dev *dev = data;
114 /* set as input.*/
115 smi_clear(sw_ctl, SW_I2C_MSK_DAT_EN);
116 udelay(1);
117 return (smi_read(sw_ctl) & SW_I2C_MSK_DAT_IN) ? 1 : 0;
118}
119
120static int smi_i2c_getscl(void *data, u32 sw_ctl)
121{
122 struct smi_dev *dev = data;
123 /* set as input.*/
124 smi_clear(sw_ctl, SW_I2C_MSK_CLK_EN);
125 udelay(1);
126 return (smi_read(sw_ctl) & SW_I2C_MSK_CLK_IN) ? 1 : 0;
127}
128/* i2c 0.*/
129static void smi_i2c0_setsda(void *data, int state)
130{
131 struct smi_dev *dev = data;
132
133 smi_i2c_setsda(dev, state, I2C_A_SW_CTL);
134}
135
136static void smi_i2c0_setscl(void *data, int state)
137{
138 struct smi_dev *dev = data;
139
140 smi_i2c_setscl(dev, state, I2C_A_SW_CTL);
141}
142
143static int smi_i2c0_getsda(void *data)
144{
145 struct smi_dev *dev = data;
146
147 return smi_i2c_getsda(dev, I2C_A_SW_CTL);
148}
149
150static int smi_i2c0_getscl(void *data)
151{
152 struct smi_dev *dev = data;
153
154 return smi_i2c_getscl(dev, I2C_A_SW_CTL);
155}
156/* i2c 1.*/
157static void smi_i2c1_setsda(void *data, int state)
158{
159 struct smi_dev *dev = data;
160
161 smi_i2c_setsda(dev, state, I2C_B_SW_CTL);
162}
163
164static void smi_i2c1_setscl(void *data, int state)
165{
166 struct smi_dev *dev = data;
167
168 smi_i2c_setscl(dev, state, I2C_B_SW_CTL);
169}
170
171static int smi_i2c1_getsda(void *data)
172{
173 struct smi_dev *dev = data;
174
175 return smi_i2c_getsda(dev, I2C_B_SW_CTL);
176}
177
178static int smi_i2c1_getscl(void *data)
179{
180 struct smi_dev *dev = data;
181
182 return smi_i2c_getscl(dev, I2C_B_SW_CTL);
183}
184
185static int smi_i2c_init(struct smi_dev *dev)
186{
187 int ret;
188
189 /* i2c bus 0 */
190 smi_i2c_cfg(dev, I2C_A_SW_CTL);
191 i2c_set_adapdata(&dev->i2c_bus[0], dev);
192 strcpy(dev->i2c_bus[0].name, "SMI-I2C0");
193 dev->i2c_bus[0].owner = THIS_MODULE;
194 dev->i2c_bus[0].dev.parent = &dev->pci_dev->dev;
195 dev->i2c_bus[0].algo_data = &dev->i2c_bit[0];
196 dev->i2c_bit[0].data = dev;
197 dev->i2c_bit[0].setsda = smi_i2c0_setsda;
198 dev->i2c_bit[0].setscl = smi_i2c0_setscl;
199 dev->i2c_bit[0].getsda = smi_i2c0_getsda;
200 dev->i2c_bit[0].getscl = smi_i2c0_getscl;
201 dev->i2c_bit[0].udelay = 12;
202 dev->i2c_bit[0].timeout = 10;
203 /* Raise SCL and SDA */
204 smi_i2c0_setsda(dev, 1);
205 smi_i2c0_setscl(dev, 1);
206
207 ret = i2c_bit_add_bus(&dev->i2c_bus[0]);
208 if (ret < 0)
209 return ret;
210
211 /* i2c bus 1 */
212 smi_i2c_cfg(dev, I2C_B_SW_CTL);
213 i2c_set_adapdata(&dev->i2c_bus[1], dev);
214 strcpy(dev->i2c_bus[1].name, "SMI-I2C1");
215 dev->i2c_bus[1].owner = THIS_MODULE;
216 dev->i2c_bus[1].dev.parent = &dev->pci_dev->dev;
217 dev->i2c_bus[1].algo_data = &dev->i2c_bit[1];
218 dev->i2c_bit[1].data = dev;
219 dev->i2c_bit[1].setsda = smi_i2c1_setsda;
220 dev->i2c_bit[1].setscl = smi_i2c1_setscl;
221 dev->i2c_bit[1].getsda = smi_i2c1_getsda;
222 dev->i2c_bit[1].getscl = smi_i2c1_getscl;
223 dev->i2c_bit[1].udelay = 12;
224 dev->i2c_bit[1].timeout = 10;
225 /* Raise SCL and SDA */
226 smi_i2c1_setsda(dev, 1);
227 smi_i2c1_setscl(dev, 1);
228
229 ret = i2c_bit_add_bus(&dev->i2c_bus[1]);
230 if (ret < 0)
231 i2c_del_adapter(&dev->i2c_bus[0]);
232
233 return ret;
234}
235
236static void smi_i2c_exit(struct smi_dev *dev)
237{
238 i2c_del_adapter(&dev->i2c_bus[0]);
239 i2c_del_adapter(&dev->i2c_bus[1]);
240}
241
242static int smi_read_eeprom(struct i2c_adapter *i2c, u16 reg, u8 *data, u16 size)
243{
244 int ret;
245 u8 b0[2] = { (reg >> 8) & 0xff, reg & 0xff };
246
247 struct i2c_msg msg[] = {
248 { .addr = 0x50, .flags = 0,
249 .buf = b0, .len = 2 },
250 { .addr = 0x50, .flags = I2C_M_RD,
251 .buf = data, .len = size }
252 };
253
254 ret = i2c_transfer(i2c, msg, 2);
255
256 if (ret != 2) {
257 dev_err(&i2c->dev, "%s: reg=0x%x (error=%d)\n",
258 __func__, reg, ret);
259 return ret;
260 }
261 return ret;
262}
263
264/* ts port interrupt operations */
265static void smi_port_disableInterrupt(struct smi_port *port)
266{
267 struct smi_dev *dev = port->dev;
268
269 smi_write(MSI_INT_ENA_CLR,
270 (port->_dmaInterruptCH0 | port->_dmaInterruptCH1));
271}
272
273static void smi_port_enableInterrupt(struct smi_port *port)
274{
275 struct smi_dev *dev = port->dev;
276
277 smi_write(MSI_INT_ENA_SET,
278 (port->_dmaInterruptCH0 | port->_dmaInterruptCH1));
279}
280
281static void smi_port_clearInterrupt(struct smi_port *port)
282{
283 struct smi_dev *dev = port->dev;
284
285 smi_write(MSI_INT_STATUS_CLR,
286 (port->_dmaInterruptCH0 | port->_dmaInterruptCH1));
287}
288
289/* tasklet handler: DMA data to dmx.*/
290static void smi_dma_xfer(unsigned long data)
291{
292 struct smi_port *port = (struct smi_port *) data;
293 struct smi_dev *dev = port->dev;
294 u32 intr_status, finishedData, dmaManagement;
295 u8 dmaChan0State, dmaChan1State;
296
297 intr_status = port->_int_status;
298 dmaManagement = smi_read(port->DMA_MANAGEMENT);
299 dmaChan0State = (u8)((dmaManagement & 0x00000030) >> 4);
300 dmaChan1State = (u8)((dmaManagement & 0x00300000) >> 20);
301
302 /* CH-0 DMA interrupt.*/
303 if ((intr_status & port->_dmaInterruptCH0) && (dmaChan0State == 0x01)) {
304 dev_dbg(&dev->pci_dev->dev,
305 "Port[%d]-DMA CH0 engine complete successful !\n",
306 port->idx);
307 finishedData = smi_read(port->DMA_CHAN0_TRANS_STATE);
308 finishedData &= 0x003FFFFF;
309 /* value of DMA_PORT0_CHAN0_TRANS_STATE register [21:0]
310 * indicate dma total transfer length and
311 * zero of [21:0] indicate dma total transfer length
312 * equal to 0x400000 (4MB)*/
313 if (finishedData == 0)
314 finishedData = 0x00400000;
315 if (finishedData != SMI_TS_DMA_BUF_SIZE) {
316 dev_dbg(&dev->pci_dev->dev,
317 "DMA CH0 engine complete length mismatched, finish data=%d !\n",
318 finishedData);
319 }
320 dvb_dmx_swfilter_packets(&port->demux,
321 port->cpu_addr[0], (finishedData / 188));
322 /*dvb_dmx_swfilter(&port->demux,
323 port->cpu_addr[0], finishedData);*/
324 }
325 /* CH-1 DMA interrupt.*/
326 if ((intr_status & port->_dmaInterruptCH1) && (dmaChan1State == 0x01)) {
327 dev_dbg(&dev->pci_dev->dev,
328 "Port[%d]-DMA CH1 engine complete successful !\n",
329 port->idx);
330 finishedData = smi_read(port->DMA_CHAN1_TRANS_STATE);
331 finishedData &= 0x003FFFFF;
332 /* value of DMA_PORT0_CHAN0_TRANS_STATE register [21:0]
333 * indicate dma total transfer length and
334 * zero of [21:0] indicate dma total transfer length
335 * equal to 0x400000 (4MB)*/
336 if (finishedData == 0)
337 finishedData = 0x00400000;
338 if (finishedData != SMI_TS_DMA_BUF_SIZE) {
339 dev_dbg(&dev->pci_dev->dev,
340 "DMA CH1 engine complete length mismatched, finish data=%d !\n",
341 finishedData);
342 }
343 dvb_dmx_swfilter_packets(&port->demux,
344 port->cpu_addr[1], (finishedData / 188));
345 /*dvb_dmx_swfilter(&port->demux,
346 port->cpu_addr[1], finishedData);*/
347 }
348 /* restart DMA.*/
349 if (intr_status & port->_dmaInterruptCH0)
350 dmaManagement |= 0x00000002;
351 if (intr_status & port->_dmaInterruptCH1)
352 dmaManagement |= 0x00020000;
353 smi_write(port->DMA_MANAGEMENT, dmaManagement);
354 /* Re-enable interrupts */
355 smi_port_enableInterrupt(port);
356}
357
358static void smi_port_dma_free(struct smi_port *port)
359{
360 if (port->cpu_addr[0]) {
361 pci_free_consistent(port->dev->pci_dev, SMI_TS_DMA_BUF_SIZE,
362 port->cpu_addr[0], port->dma_addr[0]);
363 port->cpu_addr[0] = NULL;
364 }
365 if (port->cpu_addr[1]) {
366 pci_free_consistent(port->dev->pci_dev, SMI_TS_DMA_BUF_SIZE,
367 port->cpu_addr[1], port->dma_addr[1]);
368 port->cpu_addr[1] = NULL;
369 }
370}
371
372static int smi_port_init(struct smi_port *port, int dmaChanUsed)
373{
374 dev_dbg(&port->dev->pci_dev->dev,
375 "%s, port %d, dmaused %d\n", __func__, port->idx, dmaChanUsed);
376 port->enable = 0;
377 if (port->idx == 0) {
378 /* Port A */
379 port->_dmaInterruptCH0 = dmaChanUsed & 0x01;
380 port->_dmaInterruptCH1 = dmaChanUsed & 0x02;
381
382 port->DMA_CHAN0_ADDR_LOW = DMA_PORTA_CHAN0_ADDR_LOW;
383 port->DMA_CHAN0_ADDR_HI = DMA_PORTA_CHAN0_ADDR_HI;
384 port->DMA_CHAN0_TRANS_STATE = DMA_PORTA_CHAN0_TRANS_STATE;
385 port->DMA_CHAN0_CONTROL = DMA_PORTA_CHAN0_CONTROL;
386 port->DMA_CHAN1_ADDR_LOW = DMA_PORTA_CHAN1_ADDR_LOW;
387 port->DMA_CHAN1_ADDR_HI = DMA_PORTA_CHAN1_ADDR_HI;
388 port->DMA_CHAN1_TRANS_STATE = DMA_PORTA_CHAN1_TRANS_STATE;
389 port->DMA_CHAN1_CONTROL = DMA_PORTA_CHAN1_CONTROL;
390 port->DMA_MANAGEMENT = DMA_PORTA_MANAGEMENT;
391 } else {
392 /* Port B */
393 port->_dmaInterruptCH0 = (dmaChanUsed << 2) & 0x04;
394 port->_dmaInterruptCH1 = (dmaChanUsed << 2) & 0x08;
395
396 port->DMA_CHAN0_ADDR_LOW = DMA_PORTB_CHAN0_ADDR_LOW;
397 port->DMA_CHAN0_ADDR_HI = DMA_PORTB_CHAN0_ADDR_HI;
398 port->DMA_CHAN0_TRANS_STATE = DMA_PORTB_CHAN0_TRANS_STATE;
399 port->DMA_CHAN0_CONTROL = DMA_PORTB_CHAN0_CONTROL;
400 port->DMA_CHAN1_ADDR_LOW = DMA_PORTB_CHAN1_ADDR_LOW;
401 port->DMA_CHAN1_ADDR_HI = DMA_PORTB_CHAN1_ADDR_HI;
402 port->DMA_CHAN1_TRANS_STATE = DMA_PORTB_CHAN1_TRANS_STATE;
403 port->DMA_CHAN1_CONTROL = DMA_PORTB_CHAN1_CONTROL;
404 port->DMA_MANAGEMENT = DMA_PORTB_MANAGEMENT;
405 }
406
407 if (port->_dmaInterruptCH0) {
408 port->cpu_addr[0] = pci_alloc_consistent(port->dev->pci_dev,
409 SMI_TS_DMA_BUF_SIZE,
410 &port->dma_addr[0]);
411 if (!port->cpu_addr[0]) {
412 dev_err(&port->dev->pci_dev->dev,
413 "Port[%d] DMA CH0 memory allocation failed!\n",
414 port->idx);
415 goto err;
416 }
417 }
418
419 if (port->_dmaInterruptCH1) {
420 port->cpu_addr[1] = pci_alloc_consistent(port->dev->pci_dev,
421 SMI_TS_DMA_BUF_SIZE,
422 &port->dma_addr[1]);
423 if (!port->cpu_addr[1]) {
424 dev_err(&port->dev->pci_dev->dev,
425 "Port[%d] DMA CH1 memory allocation failed!\n",
426 port->idx);
427 goto err;
428 }
429 }
430
431 smi_port_disableInterrupt(port);
432 tasklet_init(&port->tasklet, smi_dma_xfer, (unsigned long)port);
433 tasklet_disable(&port->tasklet);
434 port->enable = 1;
435 return 0;
436err:
437 smi_port_dma_free(port);
438 return -ENOMEM;
439}
440
441static void smi_port_exit(struct smi_port *port)
442{
443 smi_port_disableInterrupt(port);
444 tasklet_kill(&port->tasklet);
445 smi_port_dma_free(port);
446 port->enable = 0;
447}
448
449static void smi_port_irq(struct smi_port *port, u32 int_status)
450{
451 u32 port_req_irq = port->_dmaInterruptCH0 | port->_dmaInterruptCH1;
452
453 if (int_status & port_req_irq) {
454 smi_port_disableInterrupt(port);
455 port->_int_status = int_status;
456 smi_port_clearInterrupt(port);
457 tasklet_schedule(&port->tasklet);
458 }
459}
460
461static irqreturn_t smi_irq_handler(int irq, void *dev_id)
462{
463 struct smi_dev *dev = dev_id;
464 struct smi_port *port0 = &dev->ts_port[0];
465 struct smi_port *port1 = &dev->ts_port[1];
466
467 u32 intr_status = smi_read(MSI_INT_STATUS);
468
469 /* ts0 interrupt.*/
470 if (dev->info->ts_0)
471 smi_port_irq(port0, intr_status);
472
473 /* ts1 interrupt.*/
474 if (dev->info->ts_1)
475 smi_port_irq(port1, intr_status);
476
477 return IRQ_HANDLED;
478}
479
480static const struct m88ds3103_config smi_dvbsky_m88ds3103_cfg = {
481 .i2c_addr = 0x68,
482 .clock = 27000000,
483 .i2c_wr_max = 33,
484 .clock_out = 0,
485 .ts_mode = M88DS3103_TS_PARALLEL,
486 .ts_clk = 16000,
487 .ts_clk_pol = 1,
488 .agc = 0x99,
489 .lnb_hv_pol = 0,
490 .lnb_en_pol = 1,
491};
492
493static int smi_dvbsky_m88ds3103_fe_attach(struct smi_port *port)
494{
495 int ret = 0;
496 struct smi_dev *dev = port->dev;
497 struct i2c_adapter *i2c;
498 /* tuner I2C module */
499 struct i2c_adapter *tuner_i2c_adapter;
500 struct i2c_client *tuner_client;
501 struct i2c_board_info tuner_info;
502 struct m88ts2022_config m88ts2022_config = {
Mauro Carvalho Chehab23222872014-11-03 18:13:33 -0200503 .clock = 27000000,
504 };
nibble.maxd32f9ff2014-10-08 04:31:10 -0300505 memset(&tuner_info, 0, sizeof(struct i2c_board_info));
506 i2c = (port->idx == 0) ? &dev->i2c_bus[0] : &dev->i2c_bus[1];
507
508 /* attach demod */
509 port->fe = dvb_attach(m88ds3103_attach,
510 &smi_dvbsky_m88ds3103_cfg, i2c, &tuner_i2c_adapter);
511 if (!port->fe) {
512 ret = -ENODEV;
513 return ret;
514 }
515 /* attach tuner */
516 m88ts2022_config.fe = port->fe;
517 strlcpy(tuner_info.type, "m88ts2022", I2C_NAME_SIZE);
518 tuner_info.addr = 0x60;
519 tuner_info.platform_data = &m88ts2022_config;
520 request_module("m88ts2022");
521 tuner_client = i2c_new_device(tuner_i2c_adapter, &tuner_info);
522 if (tuner_client == NULL || tuner_client->dev.driver == NULL) {
523 ret = -ENODEV;
524 goto err_tuner_i2c_device;
525 }
526
527 if (!try_module_get(tuner_client->dev.driver->owner)) {
528 ret = -ENODEV;
529 goto err_tuner_i2c_module;
530 }
531
532 /* delegate signal strength measurement to tuner */
533 port->fe->ops.read_signal_strength =
534 port->fe->ops.tuner_ops.get_rf_strength;
535
536 port->i2c_client_tuner = tuner_client;
537 return ret;
538
539err_tuner_i2c_module:
540 i2c_unregister_device(tuner_client);
541err_tuner_i2c_device:
542 dvb_frontend_detach(port->fe);
543 return ret;
544}
545
nibble.max5eedd8d2014-11-04 11:45:58 -0300546static const struct m88ds3103_config smi_dvbsky_m88rs6000_cfg = {
547 .i2c_addr = 0x69,
548 .clock = 27000000,
549 .i2c_wr_max = 33,
550 .ts_mode = M88DS3103_TS_PARALLEL,
551 .ts_clk = 16000,
552 .ts_clk_pol = 1,
553 .agc = 0x99,
554 .lnb_hv_pol = 0,
555 .lnb_en_pol = 1,
556};
557
558static int smi_dvbsky_m88rs6000_fe_attach(struct smi_port *port)
559{
560 int ret = 0;
561 struct smi_dev *dev = port->dev;
562 struct i2c_adapter *i2c;
563 /* tuner I2C module */
564 struct i2c_adapter *tuner_i2c_adapter;
565 struct i2c_client *tuner_client;
566 struct i2c_board_info tuner_info;
567 struct m88rs6000t_config m88rs6000t_config;
568
569 memset(&tuner_info, 0, sizeof(struct i2c_board_info));
570 i2c = (port->idx == 0) ? &dev->i2c_bus[0] : &dev->i2c_bus[1];
571
572 /* attach demod */
573 port->fe = dvb_attach(m88ds3103_attach,
574 &smi_dvbsky_m88rs6000_cfg, i2c, &tuner_i2c_adapter);
575 if (!port->fe) {
576 ret = -ENODEV;
577 return ret;
578 }
579 /* attach tuner */
580 m88rs6000t_config.fe = port->fe;
581 strlcpy(tuner_info.type, "m88rs6000t", I2C_NAME_SIZE);
582 tuner_info.addr = 0x21;
583 tuner_info.platform_data = &m88rs6000t_config;
584 request_module("m88rs6000t");
585 tuner_client = i2c_new_device(tuner_i2c_adapter, &tuner_info);
586 if (tuner_client == NULL || tuner_client->dev.driver == NULL) {
587 ret = -ENODEV;
588 goto err_tuner_i2c_device;
589 }
590
591 if (!try_module_get(tuner_client->dev.driver->owner)) {
592 ret = -ENODEV;
593 goto err_tuner_i2c_module;
594 }
595
596 /* delegate signal strength measurement to tuner */
597 port->fe->ops.read_signal_strength =
598 port->fe->ops.tuner_ops.get_rf_strength;
599
600 port->i2c_client_tuner = tuner_client;
601 return ret;
602
603err_tuner_i2c_module:
604 i2c_unregister_device(tuner_client);
605err_tuner_i2c_device:
606 dvb_frontend_detach(port->fe);
607 return ret;
608}
609
nibble.maxd32f9ff2014-10-08 04:31:10 -0300610static int smi_fe_init(struct smi_port *port)
611{
612 int ret = 0;
613 struct smi_dev *dev = port->dev;
614 struct dvb_adapter *adap = &port->dvb_adapter;
615 u8 mac_ee[16];
616
617 dev_dbg(&port->dev->pci_dev->dev,
618 "%s: port %d, fe_type = %d\n",
619 __func__, port->idx, port->fe_type);
620 switch (port->fe_type) {
621 case DVBSKY_FE_M88DS3103:
622 ret = smi_dvbsky_m88ds3103_fe_attach(port);
623 break;
nibble.max5eedd8d2014-11-04 11:45:58 -0300624 case DVBSKY_FE_M88RS6000:
625 ret = smi_dvbsky_m88rs6000_fe_attach(port);
626 break;
nibble.maxd32f9ff2014-10-08 04:31:10 -0300627 }
628 if (ret < 0)
629 return ret;
630
631 /* register dvb frontend */
632 ret = dvb_register_frontend(adap, port->fe);
633 if (ret < 0) {
634 i2c_unregister_device(port->i2c_client_tuner);
635 dvb_frontend_detach(port->fe);
636 return ret;
637 }
638 /* init MAC.*/
639 ret = smi_read_eeprom(&dev->i2c_bus[0], 0xc0, mac_ee, 16);
640 dev_info(&port->dev->pci_dev->dev,
641 "DVBSky SMI PCIe MAC= %pM\n", mac_ee + (port->idx)*8);
642 memcpy(adap->proposed_mac, mac_ee + (port->idx)*8, 6);
643 return ret;
644}
645
646static void smi_fe_exit(struct smi_port *port)
647{
648 struct i2c_client *tuner_client;
649
650 dvb_unregister_frontend(port->fe);
651 /* remove I2C tuner */
652 tuner_client = port->i2c_client_tuner;
653 if (tuner_client) {
654 module_put(tuner_client->dev.driver->owner);
655 i2c_unregister_device(tuner_client);
656 }
657 dvb_frontend_detach(port->fe);
658}
659
660static int my_dvb_dmx_ts_card_init(struct dvb_demux *dvbdemux, char *id,
661 int (*start_feed)(struct dvb_demux_feed *),
662 int (*stop_feed)(struct dvb_demux_feed *),
663 void *priv)
664{
665 dvbdemux->priv = priv;
666
667 dvbdemux->filternum = 256;
668 dvbdemux->feednum = 256;
669 dvbdemux->start_feed = start_feed;
670 dvbdemux->stop_feed = stop_feed;
671 dvbdemux->write_to_decoder = NULL;
672 dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
673 DMX_SECTION_FILTERING |
674 DMX_MEMORY_BASED_FILTERING);
675 return dvb_dmx_init(dvbdemux);
676}
677
678static int my_dvb_dmxdev_ts_card_init(struct dmxdev *dmxdev,
679 struct dvb_demux *dvbdemux,
680 struct dmx_frontend *hw_frontend,
681 struct dmx_frontend *mem_frontend,
682 struct dvb_adapter *dvb_adapter)
683{
684 int ret;
685
686 dmxdev->filternum = 256;
687 dmxdev->demux = &dvbdemux->dmx;
688 dmxdev->capabilities = 0;
689 ret = dvb_dmxdev_init(dmxdev, dvb_adapter);
690 if (ret < 0)
691 return ret;
692
693 hw_frontend->source = DMX_FRONTEND_0;
694 dvbdemux->dmx.add_frontend(&dvbdemux->dmx, hw_frontend);
695 mem_frontend->source = DMX_MEMORY_FE;
696 dvbdemux->dmx.add_frontend(&dvbdemux->dmx, mem_frontend);
697 return dvbdemux->dmx.connect_frontend(&dvbdemux->dmx, hw_frontend);
698}
699
700static u32 smi_config_DMA(struct smi_port *port)
701{
702 struct smi_dev *dev = port->dev;
703 u32 totalLength = 0, dmaMemPtrLow, dmaMemPtrHi, dmaCtlReg;
704 u8 chanLatencyTimer = 0, dmaChanEnable = 1, dmaTransStart = 1;
705 u32 dmaManagement = 0, tlpTransUnit = DMA_TRANS_UNIT_188;
706 u8 tlpTc = 0, tlpTd = 1, tlpEp = 0, tlpAttr = 0;
707 u64 mem;
708
709 dmaManagement = smi_read(port->DMA_MANAGEMENT);
Mauro Carvalho Chehab23222872014-11-03 18:13:33 -0200710 /* Setup Channel-0 */
nibble.maxd32f9ff2014-10-08 04:31:10 -0300711 if (port->_dmaInterruptCH0) {
712 totalLength = SMI_TS_DMA_BUF_SIZE;
713 mem = port->dma_addr[0];
714 dmaMemPtrLow = mem & 0xffffffff;
715 dmaMemPtrHi = mem >> 32;
716 dmaCtlReg = (totalLength) | (tlpTransUnit << 22) | (tlpTc << 25)
717 | (tlpTd << 28) | (tlpEp << 29) | (tlpAttr << 30);
718 dmaManagement |= dmaChanEnable | (dmaTransStart << 1)
719 | (chanLatencyTimer << 8);
720 /* write DMA register, start DMA engine */
721 smi_write(port->DMA_CHAN0_ADDR_LOW, dmaMemPtrLow);
722 smi_write(port->DMA_CHAN0_ADDR_HI, dmaMemPtrHi);
723 smi_write(port->DMA_CHAN0_CONTROL, dmaCtlReg);
724 }
725 /* Setup Channel-1 */
726 if (port->_dmaInterruptCH1) {
727 totalLength = SMI_TS_DMA_BUF_SIZE;
728 mem = port->dma_addr[1];
729 dmaMemPtrLow = mem & 0xffffffff;
730 dmaMemPtrHi = mem >> 32;
731 dmaCtlReg = (totalLength) | (tlpTransUnit << 22) | (tlpTc << 25)
732 | (tlpTd << 28) | (tlpEp << 29) | (tlpAttr << 30);
733 dmaManagement |= (dmaChanEnable << 16) | (dmaTransStart << 17)
734 | (chanLatencyTimer << 24);
735 /* write DMA register, start DMA engine */
736 smi_write(port->DMA_CHAN1_ADDR_LOW, dmaMemPtrLow);
737 smi_write(port->DMA_CHAN1_ADDR_HI, dmaMemPtrHi);
738 smi_write(port->DMA_CHAN1_CONTROL, dmaCtlReg);
739 }
740 return dmaManagement;
741}
742
743static int smi_start_feed(struct dvb_demux_feed *dvbdmxfeed)
744{
745 struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
746 struct smi_port *port = dvbdmx->priv;
747 struct smi_dev *dev = port->dev;
748 u32 dmaManagement;
749
750 if (port->users++ == 0) {
751 dmaManagement = smi_config_DMA(port);
752 smi_port_clearInterrupt(port);
753 smi_port_enableInterrupt(port);
754 smi_write(port->DMA_MANAGEMENT, dmaManagement);
755 tasklet_enable(&port->tasklet);
756 }
757 return port->users;
758}
759
760static int smi_stop_feed(struct dvb_demux_feed *dvbdmxfeed)
761{
762 struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
763 struct smi_port *port = dvbdmx->priv;
764 struct smi_dev *dev = port->dev;
765
766 if (--port->users)
767 return port->users;
768
769 tasklet_disable(&port->tasklet);
770 smi_port_disableInterrupt(port);
771 smi_clear(port->DMA_MANAGEMENT, 0x30003);
772 return 0;
773}
774
775static int smi_dvb_init(struct smi_port *port)
776{
777 int ret;
778 struct dvb_adapter *adap = &port->dvb_adapter;
779 struct dvb_demux *dvbdemux = &port->demux;
780
781 dev_dbg(&port->dev->pci_dev->dev,
782 "%s, port %d\n", __func__, port->idx);
783
784 ret = dvb_register_adapter(adap, "SMI_DVB", THIS_MODULE,
785 &port->dev->pci_dev->dev,
786 adapter_nr);
787 if (ret < 0) {
788 dev_err(&port->dev->pci_dev->dev, "Fail to register DVB adapter.\n");
789 return ret;
790 }
791 ret = my_dvb_dmx_ts_card_init(dvbdemux, "SW demux",
792 smi_start_feed,
793 smi_stop_feed, port);
794 if (ret < 0)
795 goto err_del_dvb_register_adapter;
796
797 ret = my_dvb_dmxdev_ts_card_init(&port->dmxdev, &port->demux,
798 &port->hw_frontend,
799 &port->mem_frontend, adap);
800 if (ret < 0)
801 goto err_del_dvb_dmx;
802
803 ret = dvb_net_init(adap, &port->dvbnet, port->dmxdev.demux);
804 if (ret < 0)
805 goto err_del_dvb_dmxdev;
806 return 0;
807err_del_dvb_dmxdev:
808 dvbdemux->dmx.close(&dvbdemux->dmx);
809 dvbdemux->dmx.remove_frontend(&dvbdemux->dmx, &port->hw_frontend);
810 dvbdemux->dmx.remove_frontend(&dvbdemux->dmx, &port->mem_frontend);
811 dvb_dmxdev_release(&port->dmxdev);
812err_del_dvb_dmx:
813 dvb_dmx_release(&port->demux);
814err_del_dvb_register_adapter:
815 dvb_unregister_adapter(&port->dvb_adapter);
816 return ret;
817}
818
819static void smi_dvb_exit(struct smi_port *port)
820{
821 struct dvb_demux *dvbdemux = &port->demux;
822
823 dvb_net_release(&port->dvbnet);
824
825 dvbdemux->dmx.close(&dvbdemux->dmx);
826 dvbdemux->dmx.remove_frontend(&dvbdemux->dmx, &port->hw_frontend);
827 dvbdemux->dmx.remove_frontend(&dvbdemux->dmx, &port->mem_frontend);
828 dvb_dmxdev_release(&port->dmxdev);
829 dvb_dmx_release(&port->demux);
830
831 dvb_unregister_adapter(&port->dvb_adapter);
832}
833
834static int smi_port_attach(struct smi_dev *dev,
835 struct smi_port *port, int index)
836{
837 int ret, dmachs;
838
839 port->dev = dev;
840 port->idx = index;
841 port->fe_type = (index == 0) ? dev->info->fe_0 : dev->info->fe_1;
842 dmachs = (index == 0) ? dev->info->ts_0 : dev->info->ts_1;
843 /* port init.*/
844 ret = smi_port_init(port, dmachs);
845 if (ret < 0)
846 return ret;
847 /* dvb init.*/
848 ret = smi_dvb_init(port);
849 if (ret < 0)
850 goto err_del_port_init;
851 /* fe init.*/
852 ret = smi_fe_init(port);
853 if (ret < 0)
854 goto err_del_dvb_init;
855 return 0;
856err_del_dvb_init:
857 smi_dvb_exit(port);
858err_del_port_init:
859 smi_port_exit(port);
860 return ret;
861}
862
863static void smi_port_detach(struct smi_port *port)
864{
865 smi_fe_exit(port);
866 smi_dvb_exit(port);
867 smi_port_exit(port);
868}
869
870static int smi_probe(struct pci_dev *pdev, const struct pci_device_id *id)
871{
872 struct smi_dev *dev;
873 int ret = -ENOMEM;
874
875 if (pci_enable_device(pdev) < 0)
876 return -ENODEV;
877
878 dev = kzalloc(sizeof(struct smi_dev), GFP_KERNEL);
879 if (!dev) {
880 ret = -ENOMEM;
881 goto err_pci_disable_device;
882 }
883
884 dev->pci_dev = pdev;
885 pci_set_drvdata(pdev, dev);
886 dev->info = (struct smi_cfg_info *) id->driver_data;
887 dev_info(&dev->pci_dev->dev,
888 "card detected: %s\n", dev->info->name);
889
890 dev->nr = dev->info->type;
891 dev->lmmio = ioremap(pci_resource_start(dev->pci_dev, 0),
892 pci_resource_len(dev->pci_dev, 0));
893 if (!dev->lmmio) {
894 ret = -ENOMEM;
895 goto err_kfree;
896 }
897
898 /* should we set to 32bit DMA? */
899 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
900 if (ret < 0)
901 goto err_pci_iounmap;
902
903 pci_set_master(pdev);
904
905 ret = smi_hw_init(dev);
906 if (ret < 0)
907 goto err_pci_iounmap;
908
909 ret = smi_i2c_init(dev);
910 if (ret < 0)
911 goto err_pci_iounmap;
912
913 if (dev->info->ts_0) {
914 ret = smi_port_attach(dev, &dev->ts_port[0], 0);
915 if (ret < 0)
916 goto err_del_i2c_adaptor;
917 }
918
919 if (dev->info->ts_1) {
920 ret = smi_port_attach(dev, &dev->ts_port[1], 1);
921 if (ret < 0)
922 goto err_del_port0_attach;
923 }
924
925#ifdef CONFIG_PCI_MSI /* to do msi interrupt.???*/
926 if (pci_msi_enabled())
927 ret = pci_enable_msi(dev->pci_dev);
928 if (ret)
929 dev_info(&dev->pci_dev->dev, "MSI not available.\n");
930#endif
931
932 ret = request_irq(dev->pci_dev->irq, smi_irq_handler,
933 IRQF_SHARED, "SMI_PCIE", dev);
934 if (ret < 0)
935 goto err_del_port1_attach;
936
937 return 0;
938
939err_del_port1_attach:
940 if (dev->info->ts_1)
941 smi_port_detach(&dev->ts_port[1]);
942err_del_port0_attach:
943 if (dev->info->ts_0)
944 smi_port_detach(&dev->ts_port[0]);
945err_del_i2c_adaptor:
946 smi_i2c_exit(dev);
947err_pci_iounmap:
948 iounmap(dev->lmmio);
949err_kfree:
Hans Verkuil358486c2014-11-05 04:52:10 -0300950 pci_set_drvdata(pdev, NULL);
nibble.maxd32f9ff2014-10-08 04:31:10 -0300951 kfree(dev);
952err_pci_disable_device:
953 pci_disable_device(pdev);
954 return ret;
955}
956
957static void smi_remove(struct pci_dev *pdev)
958{
959 struct smi_dev *dev = pci_get_drvdata(pdev);
960
961 smi_write(MSI_INT_ENA_CLR, ALL_INT);
962 free_irq(dev->pci_dev->irq, dev);
963#ifdef CONFIG_PCI_MSI
964 pci_disable_msi(dev->pci_dev);
965#endif
966 if (dev->info->ts_1)
967 smi_port_detach(&dev->ts_port[1]);
968 if (dev->info->ts_0)
969 smi_port_detach(&dev->ts_port[0]);
970
971 smi_i2c_exit(dev);
972 iounmap(dev->lmmio);
Hans Verkuil358486c2014-11-05 04:52:10 -0300973 pci_set_drvdata(pdev, NULL);
nibble.maxd32f9ff2014-10-08 04:31:10 -0300974 pci_disable_device(pdev);
975 kfree(dev);
976}
977
978/* DVBSky cards */
979static struct smi_cfg_info dvbsky_s950_cfg = {
980 .type = SMI_DVBSKY_S950,
981 .name = "DVBSky S950 V3",
982 .ts_0 = SMI_TS_NULL,
983 .ts_1 = SMI_TS_DMA_BOTH,
984 .fe_0 = DVBSKY_FE_NULL,
985 .fe_1 = DVBSKY_FE_M88DS3103,
986};
987
nibble.max5eedd8d2014-11-04 11:45:58 -0300988static struct smi_cfg_info dvbsky_s952_cfg = {
989 .type = SMI_DVBSKY_S952,
990 .name = "DVBSky S952 V3",
991 .ts_0 = SMI_TS_DMA_BOTH,
992 .ts_1 = SMI_TS_DMA_BOTH,
993 .fe_0 = DVBSKY_FE_M88RS6000,
994 .fe_1 = DVBSKY_FE_M88RS6000,
995};
996
nibble.maxd32f9ff2014-10-08 04:31:10 -0300997/* PCI IDs */
998#define SMI_ID(_subvend, _subdev, _driverdata) { \
999 .vendor = SMI_VID, .device = SMI_PID, \
1000 .subvendor = _subvend, .subdevice = _subdev, \
1001 .driver_data = (unsigned long)&_driverdata }
1002
1003static const struct pci_device_id smi_id_table[] = {
1004 SMI_ID(0x4254, 0x0550, dvbsky_s950_cfg),
nibble.max5eedd8d2014-11-04 11:45:58 -03001005 SMI_ID(0x4254, 0x0552, dvbsky_s952_cfg),
nibble.maxd32f9ff2014-10-08 04:31:10 -03001006 {0}
1007};
1008MODULE_DEVICE_TABLE(pci, smi_id_table);
1009
1010static struct pci_driver smipcie_driver = {
1011 .name = "SMI PCIe driver",
1012 .id_table = smi_id_table,
1013 .probe = smi_probe,
1014 .remove = smi_remove,
1015};
1016
1017module_pci_driver(smipcie_driver);
1018
1019MODULE_AUTHOR("Max nibble <nibble.max@gmail.com>");
1020MODULE_DESCRIPTION("SMI PCIe driver");
1021MODULE_LICENSE("GPL");