blob: 3a8bf0c9b5ce8ea1e56cb62623dbdc8c5dfe5cd9 [file] [log] [blame]
Ben Widawsky0136db582012-04-10 21:17:01 -07001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28#include <linux/device.h>
29#include <linux/module.h>
30#include <linux/stat.h>
31#include <linux/sysfs.h>
Ben Widawsky84bc7582012-05-25 16:56:25 -070032#include "intel_drv.h"
Ben Widawsky0136db582012-04-10 21:17:01 -070033#include "i915_drv.h"
34
Hunt Xu5ab36332012-07-01 03:45:07 +000035#ifdef CONFIG_PM
Ben Widawsky0136db582012-04-10 21:17:01 -070036static u32 calc_residency(struct drm_device *dev, const u32 reg)
37{
38 struct drm_i915_private *dev_priv = dev->dev_private;
39 u64 raw_time; /* 32b value may overflow during fixed point math */
40
41 if (!intel_enable_rc6(dev))
42 return 0;
43
Ben Widawskya85d4bc2012-04-20 11:50:01 -070044 raw_time = I915_READ(reg) * 128ULL;
45 return DIV_ROUND_UP_ULL(raw_time, 100000);
Ben Widawsky0136db582012-04-10 21:17:01 -070046}
47
48static ssize_t
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070049show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf)
Ben Widawsky0136db582012-04-10 21:17:01 -070050{
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070051 struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev);
Jani Nikula3e2a1552013-02-14 10:42:11 +020052 return snprintf(buf, PAGE_SIZE, "%x\n", intel_enable_rc6(dminor->dev));
Ben Widawsky0136db582012-04-10 21:17:01 -070053}
54
55static ssize_t
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070056show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
Ben Widawsky0136db582012-04-10 21:17:01 -070057{
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070058 struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev);
Ben Widawsky0136db582012-04-10 21:17:01 -070059 u32 rc6_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6);
Jani Nikula3e2a1552013-02-14 10:42:11 +020060 return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
Ben Widawsky0136db582012-04-10 21:17:01 -070061}
62
63static ssize_t
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070064show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf)
Ben Widawsky0136db582012-04-10 21:17:01 -070065{
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070066 struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev);
Ben Widawsky0136db582012-04-10 21:17:01 -070067 u32 rc6p_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6p);
Jani Nikula3e2a1552013-02-14 10:42:11 +020068 return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency);
Ben Widawsky0136db582012-04-10 21:17:01 -070069}
70
71static ssize_t
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070072show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf)
Ben Widawsky0136db582012-04-10 21:17:01 -070073{
Ben Widawskydbdfd8e2012-09-07 19:43:38 -070074 struct drm_minor *dminor = container_of(kdev, struct drm_minor, kdev);
Ben Widawsky0136db582012-04-10 21:17:01 -070075 u32 rc6pp_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6pp);
Jani Nikula3e2a1552013-02-14 10:42:11 +020076 return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency);
Ben Widawsky0136db582012-04-10 21:17:01 -070077}
78
79static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL);
80static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL);
81static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL);
82static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL);
83
84static struct attribute *rc6_attrs[] = {
85 &dev_attr_rc6_enable.attr,
86 &dev_attr_rc6_residency_ms.attr,
87 &dev_attr_rc6p_residency_ms.attr,
88 &dev_attr_rc6pp_residency_ms.attr,
89 NULL
90};
91
92static struct attribute_group rc6_attr_group = {
93 .name = power_group_name,
94 .attrs = rc6_attrs
95};
Ben Widawsky8c3f9292012-09-02 00:24:40 -070096#endif
Ben Widawsky0136db582012-04-10 21:17:01 -070097
Ben Widawsky84bc7582012-05-25 16:56:25 -070098static int l3_access_valid(struct drm_device *dev, loff_t offset)
99{
Daniel Vetterebf69cb2012-12-05 09:52:14 +0100100 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawsky84bc7582012-05-25 16:56:25 -0700101 return -EPERM;
102
103 if (offset % 4 != 0)
104 return -EINVAL;
105
106 if (offset >= GEN7_L3LOG_SIZE)
107 return -ENXIO;
108
109 return 0;
110}
111
112static ssize_t
113i915_l3_read(struct file *filp, struct kobject *kobj,
114 struct bin_attribute *attr, char *buf,
115 loff_t offset, size_t count)
116{
117 struct device *dev = container_of(kobj, struct device, kobj);
118 struct drm_minor *dminor = container_of(dev, struct drm_minor, kdev);
119 struct drm_device *drm_dev = dminor->dev;
120 struct drm_i915_private *dev_priv = drm_dev->dev_private;
121 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700122 int slice = (int)(uintptr_t)attr->private;
Ben Widawsky84bc7582012-05-25 16:56:25 -0700123 int i, ret;
124
Ben Widawsky1c3dcd12013-09-12 22:28:28 -0700125 count = round_down(count, 4);
126
Ben Widawsky84bc7582012-05-25 16:56:25 -0700127 ret = l3_access_valid(drm_dev, offset);
128 if (ret)
129 return ret;
130
Ben Widawsky33618ea2013-09-12 22:28:29 -0700131 count = min_t(int, GEN7_L3LOG_SIZE-offset, count);
132
Ben Widawsky84bc7582012-05-25 16:56:25 -0700133 ret = i915_mutex_lock_interruptible(drm_dev);
134 if (ret)
135 return ret;
136
Ben Widawsky1c966dd2013-09-17 21:12:42 -0700137 if (IS_HASWELL(drm_dev)) {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700138 if (dev_priv->l3_parity.remap_info[slice])
Ben Widawsky1c966dd2013-09-17 21:12:42 -0700139 memcpy(buf,
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700140 dev_priv->l3_parity.remap_info[slice] + (offset/4),
Ben Widawsky1c966dd2013-09-17 21:12:42 -0700141 count);
142 else
143 memset(buf, 0, count);
144
145 goto out;
146 }
147
Ben Widawsky84bc7582012-05-25 16:56:25 -0700148 misccpctl = I915_READ(GEN7_MISCCPCTL);
149 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
150
Ben Widawsky33618ea2013-09-12 22:28:29 -0700151 for (i = 0; i < count; i += 4)
152 *((uint32_t *)(&buf[i])) = I915_READ(GEN7_L3LOG_BASE + offset + i);
Ben Widawsky84bc7582012-05-25 16:56:25 -0700153
154 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
155
Ben Widawsky1c966dd2013-09-17 21:12:42 -0700156out:
Ben Widawsky84bc7582012-05-25 16:56:25 -0700157 mutex_unlock(&drm_dev->struct_mutex);
158
Ben Widawsky1c966dd2013-09-17 21:12:42 -0700159 return count;
Ben Widawsky84bc7582012-05-25 16:56:25 -0700160}
161
162static ssize_t
163i915_l3_write(struct file *filp, struct kobject *kobj,
164 struct bin_attribute *attr, char *buf,
165 loff_t offset, size_t count)
166{
167 struct device *dev = container_of(kobj, struct device, kobj);
168 struct drm_minor *dminor = container_of(dev, struct drm_minor, kdev);
169 struct drm_device *drm_dev = dminor->dev;
170 struct drm_i915_private *dev_priv = drm_dev->dev_private;
171 u32 *temp = NULL; /* Just here to make handling failures easy */
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700172 int slice = (int)(uintptr_t)attr->private;
Ben Widawsky84bc7582012-05-25 16:56:25 -0700173 int ret;
174
175 ret = l3_access_valid(drm_dev, offset);
176 if (ret)
177 return ret;
178
179 ret = i915_mutex_lock_interruptible(drm_dev);
180 if (ret)
181 return ret;
182
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700183 if (!dev_priv->l3_parity.remap_info[slice]) {
Ben Widawsky84bc7582012-05-25 16:56:25 -0700184 temp = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL);
185 if (!temp) {
186 mutex_unlock(&drm_dev->struct_mutex);
187 return -ENOMEM;
188 }
189 }
190
191 ret = i915_gpu_idle(drm_dev);
192 if (ret) {
193 kfree(temp);
194 mutex_unlock(&drm_dev->struct_mutex);
195 return ret;
196 }
197
198 /* TODO: Ideally we really want a GPU reset here to make sure errors
199 * aren't propagated. Since I cannot find a stable way to reset the GPU
200 * at this point it is left as a TODO.
201 */
202 if (temp)
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700203 dev_priv->l3_parity.remap_info[slice] = temp;
Ben Widawsky84bc7582012-05-25 16:56:25 -0700204
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700205 memcpy(dev_priv->l3_parity.remap_info[slice] + (offset/4), buf, count);
Ben Widawsky84bc7582012-05-25 16:56:25 -0700206
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700207 i915_gem_l3_remap(drm_dev, slice);
Ben Widawsky84bc7582012-05-25 16:56:25 -0700208
209 mutex_unlock(&drm_dev->struct_mutex);
210
211 return count;
212}
213
214static struct bin_attribute dpf_attrs = {
215 .attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)},
216 .size = GEN7_L3LOG_SIZE,
217 .read = i915_l3_read,
218 .write = i915_l3_write,
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700219 .mmap = NULL,
220 .private = (void *)0
221};
222
223static struct bin_attribute dpf_attrs_1 = {
224 .attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)},
225 .size = GEN7_L3LOG_SIZE,
226 .read = i915_l3_read,
227 .write = i915_l3_write,
228 .mmap = NULL,
229 .private = (void *)1
Ben Widawsky84bc7582012-05-25 16:56:25 -0700230};
231
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700232static ssize_t gt_cur_freq_mhz_show(struct device *kdev,
233 struct device_attribute *attr, char *buf)
234{
235 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
236 struct drm_device *dev = minor->dev;
237 struct drm_i915_private *dev_priv = dev->dev_private;
238 int ret;
239
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700240 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes177006a2013-05-02 10:48:07 -0700241 if (IS_VALLEYVIEW(dev_priv->dev)) {
242 u32 freq;
Jani Nikula64936252013-05-22 15:36:20 +0300243 freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes177006a2013-05-02 10:48:07 -0700244 ret = vlv_gpu_freq(dev_priv->mem_freq, (freq >> 8) & 0xff);
245 } else {
Jesse Barnes0a073b82013-04-17 15:54:58 -0700246 ret = dev_priv->rps.cur_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes177006a2013-05-02 10:48:07 -0700247 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700248 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700249
Jani Nikula3e2a1552013-02-14 10:42:11 +0200250 return snprintf(buf, PAGE_SIZE, "%d\n", ret);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700251}
252
Chris Wilson97e4eed2013-08-26 16:18:54 +0100253static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev,
254 struct device_attribute *attr, char *buf)
255{
256 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
257 struct drm_device *dev = minor->dev;
258 struct drm_i915_private *dev_priv = dev->dev_private;
259
260 return snprintf(buf, PAGE_SIZE, "%d\n",
261 vlv_gpu_freq(dev_priv->mem_freq,
262 dev_priv->rps.rpe_delay));
263}
264
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700265static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
266{
267 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
268 struct drm_device *dev = minor->dev;
269 struct drm_i915_private *dev_priv = dev->dev_private;
270 int ret;
271
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700272 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700273 if (IS_VALLEYVIEW(dev_priv->dev))
274 ret = vlv_gpu_freq(dev_priv->mem_freq, dev_priv->rps.max_delay);
275 else
276 ret = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700277 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700278
Jani Nikula3e2a1552013-02-14 10:42:11 +0200279 return snprintf(buf, PAGE_SIZE, "%d\n", ret);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700280}
281
Ben Widawsky46ddf192012-09-12 18:12:07 -0700282static ssize_t gt_max_freq_mhz_store(struct device *kdev,
283 struct device_attribute *attr,
284 const char *buf, size_t count)
285{
286 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
287 struct drm_device *dev = minor->dev;
288 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky31c77382013-04-05 14:29:22 -0700289 u32 val, rp_state_cap, hw_max, hw_min, non_oc_max;
Ben Widawsky46ddf192012-09-12 18:12:07 -0700290 ssize_t ret;
291
292 ret = kstrtou32(buf, 0, &val);
293 if (ret)
294 return ret;
295
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700296 mutex_lock(&dev_priv->rps.hw_lock);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700297
Jesse Barnes0a073b82013-04-17 15:54:58 -0700298 if (IS_VALLEYVIEW(dev_priv->dev)) {
299 val = vlv_freq_opcode(dev_priv->mem_freq, val);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700300
Jesse Barnes0a073b82013-04-17 15:54:58 -0700301 hw_max = valleyview_rps_max_freq(dev_priv);
302 hw_min = valleyview_rps_min_freq(dev_priv);
303 non_oc_max = hw_max;
304 } else {
305 val /= GT_FREQUENCY_MULTIPLIER;
306
307 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
308 hw_max = dev_priv->rps.hw_max;
309 non_oc_max = (rp_state_cap & 0xff);
310 hw_min = ((rp_state_cap & 0xff0000) >> 16);
311 }
312
313 if (val < hw_min || val > hw_max ||
314 val < dev_priv->rps.min_delay) {
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700315 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700316 return -EINVAL;
317 }
318
Ben Widawsky31c77382013-04-05 14:29:22 -0700319 if (val > non_oc_max)
320 DRM_DEBUG("User requested overclocking to %d\n",
321 val * GT_FREQUENCY_MULTIPLIER);
322
Jesse Barnes0a073b82013-04-17 15:54:58 -0700323 if (dev_priv->rps.cur_delay > val) {
324 if (IS_VALLEYVIEW(dev_priv->dev))
325 valleyview_set_rps(dev_priv->dev, val);
326 else
327 gen6_set_rps(dev_priv->dev, val);
328 }
Ben Widawsky46ddf192012-09-12 18:12:07 -0700329
330 dev_priv->rps.max_delay = val;
331
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700332 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700333
334 return count;
335}
336
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700337static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
338{
339 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
340 struct drm_device *dev = minor->dev;
341 struct drm_i915_private *dev_priv = dev->dev_private;
342 int ret;
343
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700344 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700345 if (IS_VALLEYVIEW(dev_priv->dev))
346 ret = vlv_gpu_freq(dev_priv->mem_freq, dev_priv->rps.min_delay);
347 else
348 ret = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700349 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700350
Jani Nikula3e2a1552013-02-14 10:42:11 +0200351 return snprintf(buf, PAGE_SIZE, "%d\n", ret);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700352}
353
Ben Widawsky46ddf192012-09-12 18:12:07 -0700354static ssize_t gt_min_freq_mhz_store(struct device *kdev,
355 struct device_attribute *attr,
356 const char *buf, size_t count)
357{
358 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
359 struct drm_device *dev = minor->dev;
360 struct drm_i915_private *dev_priv = dev->dev_private;
361 u32 val, rp_state_cap, hw_max, hw_min;
362 ssize_t ret;
363
364 ret = kstrtou32(buf, 0, &val);
365 if (ret)
366 return ret;
367
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700368 mutex_lock(&dev_priv->rps.hw_lock);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700369
Jesse Barnes0a073b82013-04-17 15:54:58 -0700370 if (IS_VALLEYVIEW(dev)) {
371 val = vlv_freq_opcode(dev_priv->mem_freq, val);
372
373 hw_max = valleyview_rps_max_freq(dev_priv);
374 hw_min = valleyview_rps_min_freq(dev_priv);
375 } else {
376 val /= GT_FREQUENCY_MULTIPLIER;
377
378 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
379 hw_max = dev_priv->rps.hw_max;
380 hw_min = ((rp_state_cap & 0xff0000) >> 16);
381 }
Ben Widawsky46ddf192012-09-12 18:12:07 -0700382
383 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_delay) {
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700384 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700385 return -EINVAL;
386 }
387
Jesse Barnes0a073b82013-04-17 15:54:58 -0700388 if (dev_priv->rps.cur_delay < val) {
389 if (IS_VALLEYVIEW(dev))
390 valleyview_set_rps(dev, val);
391 else
392 gen6_set_rps(dev_priv->dev, val);
393 }
Ben Widawsky46ddf192012-09-12 18:12:07 -0700394
395 dev_priv->rps.min_delay = val;
396
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700397 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700398
399 return count;
400
401}
402
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700403static DEVICE_ATTR(gt_cur_freq_mhz, S_IRUGO, gt_cur_freq_mhz_show, NULL);
Ben Widawsky46ddf192012-09-12 18:12:07 -0700404static DEVICE_ATTR(gt_max_freq_mhz, S_IRUGO | S_IWUSR, gt_max_freq_mhz_show, gt_max_freq_mhz_store);
405static DEVICE_ATTR(gt_min_freq_mhz, S_IRUGO | S_IWUSR, gt_min_freq_mhz_show, gt_min_freq_mhz_store);
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700406
Chris Wilson97e4eed2013-08-26 16:18:54 +0100407static DEVICE_ATTR(vlv_rpe_freq_mhz, S_IRUGO, vlv_rpe_freq_mhz_show, NULL);
Ben Widawskyac6ae342012-09-07 19:43:44 -0700408
409static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf);
410static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
411static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
412static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
413
414/* For now we have a static number of RP states */
415static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
416{
417 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
418 struct drm_device *dev = minor->dev;
419 struct drm_i915_private *dev_priv = dev->dev_private;
420 u32 val, rp_state_cap;
421 ssize_t ret;
422
423 ret = mutex_lock_interruptible(&dev->struct_mutex);
424 if (ret)
425 return ret;
426 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
427 mutex_unlock(&dev->struct_mutex);
428
429 if (attr == &dev_attr_gt_RP0_freq_mhz) {
430 val = ((rp_state_cap & 0x0000ff) >> 0) * GT_FREQUENCY_MULTIPLIER;
431 } else if (attr == &dev_attr_gt_RP1_freq_mhz) {
432 val = ((rp_state_cap & 0x00ff00) >> 8) * GT_FREQUENCY_MULTIPLIER;
433 } else if (attr == &dev_attr_gt_RPn_freq_mhz) {
434 val = ((rp_state_cap & 0xff0000) >> 16) * GT_FREQUENCY_MULTIPLIER;
435 } else {
436 BUG();
437 }
Jani Nikula3e2a1552013-02-14 10:42:11 +0200438 return snprintf(buf, PAGE_SIZE, "%d\n", val);
Ben Widawskyac6ae342012-09-07 19:43:44 -0700439}
440
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700441static const struct attribute *gen6_attrs[] = {
442 &dev_attr_gt_cur_freq_mhz.attr,
443 &dev_attr_gt_max_freq_mhz.attr,
444 &dev_attr_gt_min_freq_mhz.attr,
Ben Widawskyac6ae342012-09-07 19:43:44 -0700445 &dev_attr_gt_RP0_freq_mhz.attr,
446 &dev_attr_gt_RP1_freq_mhz.attr,
447 &dev_attr_gt_RPn_freq_mhz.attr,
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700448 NULL,
449};
450
Chris Wilson97e4eed2013-08-26 16:18:54 +0100451static const struct attribute *vlv_attrs[] = {
452 &dev_attr_gt_cur_freq_mhz.attr,
453 &dev_attr_gt_max_freq_mhz.attr,
454 &dev_attr_gt_min_freq_mhz.attr,
455 &dev_attr_vlv_rpe_freq_mhz.attr,
456 NULL,
457};
458
Mika Kuoppalaef86ddc2013-06-06 17:38:54 +0300459static ssize_t error_state_read(struct file *filp, struct kobject *kobj,
460 struct bin_attribute *attr, char *buf,
461 loff_t off, size_t count)
462{
463
464 struct device *kdev = container_of(kobj, struct device, kobj);
465 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
466 struct drm_device *dev = minor->dev;
467 struct i915_error_state_file_priv error_priv;
468 struct drm_i915_error_state_buf error_str;
469 ssize_t ret_count = 0;
470 int ret;
471
472 memset(&error_priv, 0, sizeof(error_priv));
473
474 ret = i915_error_state_buf_init(&error_str, count, off);
475 if (ret)
476 return ret;
477
478 error_priv.dev = dev;
479 i915_error_state_get(dev, &error_priv);
480
481 ret = i915_error_state_to_str(&error_str, &error_priv);
482 if (ret)
483 goto out;
484
485 ret_count = count < error_str.bytes ? count : error_str.bytes;
486
487 memcpy(buf, error_str.buf, ret_count);
488out:
489 i915_error_state_put(&error_priv);
490 i915_error_state_buf_release(&error_str);
491
492 return ret ?: ret_count;
493}
494
495static ssize_t error_state_write(struct file *file, struct kobject *kobj,
496 struct bin_attribute *attr, char *buf,
497 loff_t off, size_t count)
498{
499 struct device *kdev = container_of(kobj, struct device, kobj);
500 struct drm_minor *minor = container_of(kdev, struct drm_minor, kdev);
501 struct drm_device *dev = minor->dev;
502 int ret;
503
504 DRM_DEBUG_DRIVER("Resetting error state\n");
505
506 ret = mutex_lock_interruptible(&dev->struct_mutex);
507 if (ret)
508 return ret;
509
510 i915_destroy_error_state(dev);
511 mutex_unlock(&dev->struct_mutex);
512
513 return count;
514}
515
516static struct bin_attribute error_state_attr = {
517 .attr.name = "error",
518 .attr.mode = S_IRUSR | S_IWUSR,
519 .size = 0,
520 .read = error_state_read,
521 .write = error_state_write,
522};
523
Ben Widawsky0136db582012-04-10 21:17:01 -0700524void i915_setup_sysfs(struct drm_device *dev)
525{
526 int ret;
527
Ben Widawsky8c3f9292012-09-02 00:24:40 -0700528#ifdef CONFIG_PM
Daniel Vetter112abd22012-05-31 14:57:43 +0200529 if (INTEL_INFO(dev)->gen >= 6) {
530 ret = sysfs_merge_group(&dev->primary->kdev.kobj,
531 &rc6_attr_group);
532 if (ret)
533 DRM_ERROR("RC6 residency sysfs setup failed\n");
534 }
Ben Widawsky8c3f9292012-09-02 00:24:40 -0700535#endif
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700536 if (HAS_L3_GPU_CACHE(dev)) {
Daniel Vetter112abd22012-05-31 14:57:43 +0200537 ret = device_create_bin_file(&dev->primary->kdev, &dpf_attrs);
538 if (ret)
539 DRM_ERROR("l3 parity sysfs setup failed\n");
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700540
541 if (NUM_L3_SLICES(dev) > 1) {
542 ret = device_create_bin_file(&dev->primary->kdev,
543 &dpf_attrs_1);
544 if (ret)
545 DRM_ERROR("l3 parity slice 1 setup failed\n");
546 }
Daniel Vetter112abd22012-05-31 14:57:43 +0200547 }
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700548
Chris Wilson97e4eed2013-08-26 16:18:54 +0100549 ret = 0;
550 if (IS_VALLEYVIEW(dev))
551 ret = sysfs_create_files(&dev->primary->kdev.kobj, vlv_attrs);
552 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawskydf6eedc2012-09-07 19:43:40 -0700553 ret = sysfs_create_files(&dev->primary->kdev.kobj, gen6_attrs);
Chris Wilson97e4eed2013-08-26 16:18:54 +0100554 if (ret)
555 DRM_ERROR("RPS sysfs setup failed\n");
Mika Kuoppalaef86ddc2013-06-06 17:38:54 +0300556
557 ret = sysfs_create_bin_file(&dev->primary->kdev.kobj,
558 &error_state_attr);
559 if (ret)
560 DRM_ERROR("error_state sysfs setup failed\n");
Ben Widawsky0136db582012-04-10 21:17:01 -0700561}
562
563void i915_teardown_sysfs(struct drm_device *dev)
564{
Mika Kuoppalaef86ddc2013-06-06 17:38:54 +0300565 sysfs_remove_bin_file(&dev->primary->kdev.kobj, &error_state_attr);
Chris Wilson97e4eed2013-08-26 16:18:54 +0100566 if (IS_VALLEYVIEW(dev))
567 sysfs_remove_files(&dev->primary->kdev.kobj, vlv_attrs);
568 else
569 sysfs_remove_files(&dev->primary->kdev.kobj, gen6_attrs);
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700570 device_remove_bin_file(&dev->primary->kdev, &dpf_attrs_1);
Ben Widawsky84bc7582012-05-25 16:56:25 -0700571 device_remove_bin_file(&dev->primary->kdev, &dpf_attrs);
Ben Widawsky853c70e2012-09-19 10:50:19 -0700572#ifdef CONFIG_PM
Ben Widawsky0136db582012-04-10 21:17:01 -0700573 sysfs_unmerge_group(&dev->primary->kdev.kobj, &rc6_attr_group);
Ben Widawsky853c70e2012-09-19 10:50:19 -0700574#endif
Ben Widawsky0136db582012-04-10 21:17:01 -0700575}