blob: d7f16b499ad948e42fc99e6f44b69f1f8f397d61 [file] [log] [blame]
Barry Song3370dc92013-05-14 22:17:58 +08001/*
2 * pinmux driver shared headfile for CSR SiRFsoc
3 *
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
5 *
6 * Licensed under GPLv2 or later.
7 */
8
9#ifndef __PINMUX_SIRF_H__
10#define __PINMUX_SIRF_H__
11
Rong Wang6a08a922013-09-29 22:27:59 +080012#define SIRFSOC_NUM_PADS 622
13#define SIRFSOC_RSC_USB_UART_SHARE 0
14#define SIRFSOC_RSC_PIN_MUX 0x4
Barry Song3370dc92013-05-14 22:17:58 +080015
16#define SIRFSOC_GPIO_PAD_EN(g) ((g)*0x100 + 0x84)
17#define SIRFSOC_GPIO_PAD_EN_CLR(g) ((g)*0x100 + 0x90)
18#define SIRFSOC_GPIO_CTRL(g, i) ((g)*0x100 + (i)*4)
19#define SIRFSOC_GPIO_DSP_EN0 (0x80)
20#define SIRFSOC_GPIO_INT_STATUS(g) ((g)*0x100 + 0x8C)
21
22#define SIRFSOC_GPIO_CTL_INTR_LOW_MASK 0x1
23#define SIRFSOC_GPIO_CTL_INTR_HIGH_MASK 0x2
24#define SIRFSOC_GPIO_CTL_INTR_TYPE_MASK 0x4
25#define SIRFSOC_GPIO_CTL_INTR_EN_MASK 0x8
26#define SIRFSOC_GPIO_CTL_INTR_STS_MASK 0x10
27#define SIRFSOC_GPIO_CTL_OUT_EN_MASK 0x20
28#define SIRFSOC_GPIO_CTL_DATAOUT_MASK 0x40
29#define SIRFSOC_GPIO_CTL_DATAIN_MASK 0x80
30#define SIRFSOC_GPIO_CTL_PULL_MASK 0x100
31#define SIRFSOC_GPIO_CTL_PULL_HIGH 0x200
32#define SIRFSOC_GPIO_CTL_DSP_INT 0x400
33
34#define SIRFSOC_GPIO_NO_OF_BANKS 5
35#define SIRFSOC_GPIO_BANK_SIZE 32
36#define SIRFSOC_GPIO_NUM(bank, index) (((bank)*(32)) + (index))
37
38/**
39 * @dev: a pointer back to containing device
40 * @virtbase: the offset to the controller in virtual memory
41 */
42struct sirfsoc_pmx {
43 struct device *dev;
44 struct pinctrl_dev *pmx;
45 void __iomem *gpio_virtbase;
46 void __iomem *rsc_virtbase;
47 u32 gpio_regs[SIRFSOC_GPIO_NO_OF_BANKS][SIRFSOC_GPIO_BANK_SIZE];
48 u32 ints_regs[SIRFSOC_GPIO_NO_OF_BANKS];
49 u32 paden_regs[SIRFSOC_GPIO_NO_OF_BANKS];
50 u32 dspen_regs;
51 u32 rsc_regs[3];
52 bool is_marco;
53};
54
55/* SIRFSOC_GPIO_PAD_EN set */
56struct sirfsoc_muxmask {
57 unsigned long group;
58 unsigned long mask;
59};
60
61struct sirfsoc_padmux {
62 unsigned long muxmask_counts;
63 const struct sirfsoc_muxmask *muxmask;
64 /* RSC_PIN_MUX set */
Rong Wang6a08a922013-09-29 22:27:59 +080065 unsigned long ctrlreg;
Barry Song3370dc92013-05-14 22:17:58 +080066 unsigned long funcmask;
67 unsigned long funcval;
68};
69
70 /**
71 * struct sirfsoc_pin_group - describes a SiRFprimaII pin group
72 * @name: the name of this specific pin group
73 * @pins: an array of discrete physical pins used in this group, taken
74 * from the driver-local pin enumeration space
75 * @num_pins: the number of pins in this group array, i.e. the number of
76 * elements in .pins so we can iterate over that array
77 */
78struct sirfsoc_pin_group {
79 const char *name;
80 const unsigned int *pins;
81 const unsigned num_pins;
82};
83
84#define SIRFSOC_PIN_GROUP(n, p) \
85 { \
86 .name = n, \
87 .pins = p, \
88 .num_pins = ARRAY_SIZE(p), \
89 }
90
91struct sirfsoc_pmx_func {
92 const char *name;
93 const char * const *groups;
94 const unsigned num_groups;
95 const struct sirfsoc_padmux *padmux;
96};
97
98#define SIRFSOC_PMX_FUNCTION(n, g, m) \
99 { \
100 .name = n, \
101 .groups = g, \
102 .num_groups = ARRAY_SIZE(g), \
103 .padmux = &m, \
104 }
105
106struct sirfsoc_pinctrl_data {
107 struct pinctrl_pin_desc *pads;
108 int pads_cnt;
109 struct sirfsoc_pin_group *grps;
110 int grps_cnt;
111 struct sirfsoc_pmx_func *funcs;
112 int funcs_cnt;
113};
114
115extern struct sirfsoc_pinctrl_data prima2_pinctrl_data;
116extern struct sirfsoc_pinctrl_data atlas6_pinctrl_data;
117
118#endif