blob: 84353559441cc2169dde4bef5042949de62ef251 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
Jesse Barnes8ea30862012-01-03 08:05:39 -080029#include "i915_drm.h"
Jesse Barnes80824002009-09-10 15:28:06 -070030#include "i915_drv.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080031#include "drm_crtc.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080032#include "drm_crtc_helper.h"
Chris Wilson37811fc2010-08-25 22:45:57 +010033#include "drm_fb_helper.h"
Chris Wilson913d8d12010-08-07 11:01:35 +010034
Chris Wilson481b6af2010-08-23 17:43:35 +010035#define _wait_for(COND, MS, W) ({ \
Chris Wilson913d8d12010-08-07 11:01:35 +010036 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS); \
37 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040038 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010039 if (time_after(jiffies, timeout__)) { \
40 ret__ = -ETIMEDOUT; \
41 break; \
42 } \
Dave Airliecc1f7192012-01-05 09:55:22 +000043 if (W && drm_can_sleep()) msleep(W); \
Chris Wilson913d8d12010-08-07 11:01:35 +010044 } \
45 ret__; \
46})
47
Jesse Barnes57f350b2012-03-28 13:39:25 -070048#define wait_for_atomic_us(COND, US) ({ \
49 int i, ret__ = -ETIMEDOUT; \
50 for (i = 0; i < (US); i++) { \
51 if ((COND)) { \
52 ret__ = 0; \
53 break; \
54 } \
55 udelay(1); \
56 } \
57 ret__; \
58})
59
Chris Wilson481b6af2010-08-23 17:43:35 +010060#define wait_for(COND, MS) _wait_for(COND, MS, 1)
61#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
62
Chris Wilson021357a2010-09-07 20:54:59 +010063#define KHz(x) (1000*x)
64#define MHz(x) KHz(1000*x)
65
Jesse Barnes79e53942008-11-07 14:24:08 -080066/*
67 * Display related stuff
68 */
69
70/* store information about an Ixxx DVO */
71/* The i830->i865 use multiple DVOs with multiple i2cs */
72/* the i915, i945 have a single sDVO i2c bus - which is different */
73#define MAX_OUTPUTS 6
74/* maximum connectors per crtcs in the mode set */
75#define INTELFB_CONN_LIMIT 4
76
77#define INTEL_I2C_BUS_DVO 1
78#define INTEL_I2C_BUS_SDVO 2
79
80/* these are outputs from the chip - integrated only
81 external chips are via DVO or SDVO output */
82#define INTEL_OUTPUT_UNUSED 0
83#define INTEL_OUTPUT_ANALOG 1
84#define INTEL_OUTPUT_DVO 2
85#define INTEL_OUTPUT_SDVO 3
86#define INTEL_OUTPUT_LVDS 4
87#define INTEL_OUTPUT_TVOUT 5
Eric Anholt7d573822009-01-02 13:33:00 -080088#define INTEL_OUTPUT_HDMI 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -070089#define INTEL_OUTPUT_DISPLAYPORT 7
Zhenyu Wang32f9d652009-07-24 01:00:32 +080090#define INTEL_OUTPUT_EDP 8
Jesse Barnes79e53942008-11-07 14:24:08 -080091
Ma Lingf8aed702009-08-24 13:50:24 +080092/* Intel Pipe Clone Bit */
93#define INTEL_HDMIB_CLONE_BIT 1
94#define INTEL_HDMIC_CLONE_BIT 2
95#define INTEL_HDMID_CLONE_BIT 3
96#define INTEL_HDMIE_CLONE_BIT 4
97#define INTEL_HDMIF_CLONE_BIT 5
98#define INTEL_SDVO_NON_TV_CLONE_BIT 6
99#define INTEL_SDVO_TV_CLONE_BIT 7
100#define INTEL_SDVO_LVDS_CLONE_BIT 8
101#define INTEL_ANALOG_CLONE_BIT 9
102#define INTEL_TV_CLONE_BIT 10
103#define INTEL_DP_B_CLONE_BIT 11
104#define INTEL_DP_C_CLONE_BIT 12
105#define INTEL_DP_D_CLONE_BIT 13
106#define INTEL_LVDS_CLONE_BIT 14
107#define INTEL_DVO_TMDS_CLONE_BIT 15
108#define INTEL_DVO_LVDS_CLONE_BIT 16
Zhenyu Wang7c8460d2009-09-08 14:52:25 +0800109#define INTEL_EDP_CLONE_BIT 17
Ma Lingf8aed702009-08-24 13:50:24 +0800110
Jesse Barnes79e53942008-11-07 14:24:08 -0800111#define INTEL_DVO_CHIP_NONE 0
112#define INTEL_DVO_CHIP_LVDS 1
113#define INTEL_DVO_CHIP_TMDS 2
114#define INTEL_DVO_CHIP_TVOUT 4
115
Chris Wilson6c9547f2010-08-25 10:05:17 +0100116/* drm_display_mode->private_flags */
117#define INTEL_MODE_PIXEL_MULTIPLIER_SHIFT (0x0)
118#define INTEL_MODE_PIXEL_MULTIPLIER_MASK (0xf << INTEL_MODE_PIXEL_MULTIPLIER_SHIFT)
Adam Jackson3b5c78a2011-12-13 15:41:00 -0800119#define INTEL_MODE_DP_FORCE_6BPC (0x10)
Daniel Vetterf9bef082012-04-15 19:53:19 +0200120/* This flag must be set by the encoder's mode_fixup if it changes the crtc
121 * timings in the mode to prevent the crtc fixup from overwriting them.
122 * Currently only lvds needs that. */
123#define INTEL_MODE_CRTC_TIMINGS_SET (0x20)
Chris Wilson6c9547f2010-08-25 10:05:17 +0100124
125static inline void
126intel_mode_set_pixel_multiplier(struct drm_display_mode *mode,
127 int multiplier)
128{
129 mode->clock *= multiplier;
130 mode->private_flags |= multiplier;
131}
132
133static inline int
134intel_mode_get_pixel_multiplier(const struct drm_display_mode *mode)
135{
136 return (mode->private_flags & INTEL_MODE_PIXEL_MULTIPLIER_MASK) >> INTEL_MODE_PIXEL_MULTIPLIER_SHIFT;
137}
138
Jesse Barnes79e53942008-11-07 14:24:08 -0800139struct intel_framebuffer {
140 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000141 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800142};
143
Chris Wilson37811fc2010-08-25 22:45:57 +0100144struct intel_fbdev {
145 struct drm_fb_helper helper;
146 struct intel_framebuffer ifb;
147 struct list_head fbdev_list;
148 struct drm_display_mode *our_mode;
149};
Jesse Barnes79e53942008-11-07 14:24:08 -0800150
Eric Anholt21d40d32010-03-25 11:11:14 -0700151struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100152 struct drm_encoder base;
Jesse Barnes79e53942008-11-07 14:24:08 -0800153 int type;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800154 bool needs_tv_clock;
Eric Anholt21d40d32010-03-25 11:11:14 -0700155 void (*hot_plug)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800156 int crtc_mask;
157 int clone_mask;
Jesse Barnes79e53942008-11-07 14:24:08 -0800158};
159
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800160struct intel_connector {
161 struct drm_connector base;
Chris Wilsondf0e9242010-09-09 16:20:55 +0100162 struct intel_encoder *encoder;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800163};
164
Jesse Barnes79e53942008-11-07 14:24:08 -0800165struct intel_crtc {
166 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700167 enum pipe pipe;
168 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800169 u8 lut_r[256], lut_g[256], lut_b[256];
170 int dpms_mode;
Chris Wilsonf7abfe82010-09-13 14:19:16 +0100171 bool active; /* is the crtc on? independent of the dpms mode */
Chris Wilson93314b52012-06-13 17:36:55 +0100172 bool primary_disabled; /* is the crtc obscured by a plane? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700173 bool busy; /* is scanout buffer being updated frequently? */
174 struct timer_list idle_timer;
175 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200176 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500177 struct intel_unpin_work *unpin_work;
Adam Jackson77ffb592010-04-12 11:38:44 -0400178 int fdi_lanes;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100179
Daniel Vettere506a0c2012-07-05 12:17:29 +0200180 /* Display surface base address adjustement for pageflips. Note that on
181 * gen4+ this only adjusts up to a tile, offsets within a tile are
182 * handled in the hw itself (with the TILEOFF register). */
183 unsigned long dspaddr_offset;
184
Chris Wilson05394f32010-11-08 19:18:58 +0000185 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100186 uint32_t cursor_addr;
187 int16_t cursor_x, cursor_y;
188 int16_t cursor_width, cursor_height;
Chris Wilson6b383a72010-09-13 13:54:26 +0100189 bool cursor_visible;
Jesse Barnes5a354202011-06-24 12:19:22 -0700190 unsigned int bpp;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700191
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100192 /* We can share PLLs across outputs if the timings match */
193 struct intel_pch_pll *pch_pll;
Jesse Barnes79e53942008-11-07 14:24:08 -0800194};
195
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800196struct intel_plane {
197 struct drm_plane base;
198 enum pipe pipe;
199 struct drm_i915_gem_object *obj;
200 int max_downscale;
201 u32 lut_r[1024], lut_g[1024], lut_b[1024];
202 void (*update_plane)(struct drm_plane *plane,
203 struct drm_framebuffer *fb,
204 struct drm_i915_gem_object *obj,
205 int crtc_x, int crtc_y,
206 unsigned int crtc_w, unsigned int crtc_h,
207 uint32_t x, uint32_t y,
208 uint32_t src_w, uint32_t src_h);
209 void (*disable_plane)(struct drm_plane *plane);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800210 int (*update_colorkey)(struct drm_plane *plane,
211 struct drm_intel_sprite_colorkey *key);
212 void (*get_colorkey)(struct drm_plane *plane,
213 struct drm_intel_sprite_colorkey *key);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800214};
215
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300216struct intel_watermark_params {
217 unsigned long fifo_size;
218 unsigned long max_wm;
219 unsigned long default_wm;
220 unsigned long guard_size;
221 unsigned long cacheline_size;
222};
223
224struct cxsr_latency {
225 int is_desktop;
226 int is_ddr3;
227 unsigned long fsb_freq;
228 unsigned long mem_freq;
229 unsigned long display_sr;
230 unsigned long display_hpll_disable;
231 unsigned long cursor_sr;
232 unsigned long cursor_hpll_disable;
233};
234
Jesse Barnes79e53942008-11-07 14:24:08 -0800235#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800236#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100237#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800238#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800239#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800240
Jesse Barnes45187ac2011-08-03 09:22:55 -0700241#define DIP_HEADER_SIZE 5
242
David Härdeman3c17fe42010-09-24 21:44:32 +0200243#define DIP_TYPE_AVI 0x82
244#define DIP_VERSION_AVI 0x2
245#define DIP_LEN_AVI 13
Paulo Zanonic846b612012-04-13 16:31:41 -0300246#define DIP_AVI_PR_1 0
247#define DIP_AVI_PR_2 1
David Härdeman3c17fe42010-09-24 21:44:32 +0200248
Jesse Barnes26005212011-09-22 11:16:01 +0530249#define DIP_TYPE_SPD 0x83
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700250#define DIP_VERSION_SPD 0x1
251#define DIP_LEN_SPD 25
252#define DIP_SPD_UNKNOWN 0
253#define DIP_SPD_DSTB 0x1
254#define DIP_SPD_DVDP 0x2
255#define DIP_SPD_DVHS 0x3
256#define DIP_SPD_HDDVR 0x4
257#define DIP_SPD_DVC 0x5
258#define DIP_SPD_DSC 0x6
259#define DIP_SPD_VCD 0x7
260#define DIP_SPD_GAME 0x8
261#define DIP_SPD_PC 0x9
262#define DIP_SPD_BD 0xa
263#define DIP_SPD_SCD 0xb
264
David Härdeman3c17fe42010-09-24 21:44:32 +0200265struct dip_infoframe {
266 uint8_t type; /* HB0 */
267 uint8_t ver; /* HB1 */
268 uint8_t len; /* HB2 - body len, not including checksum */
269 uint8_t ecc; /* Header ECC */
270 uint8_t checksum; /* PB0 */
271 union {
272 struct {
273 /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
274 uint8_t Y_A_B_S;
275 /* PB2 - C 7:6, M 5:4, R 3:0 */
276 uint8_t C_M_R;
277 /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
278 uint8_t ITC_EC_Q_SC;
279 /* PB4 - VIC 6:0 */
280 uint8_t VIC;
Paulo Zanoni0aa534d2012-04-13 16:31:40 -0300281 /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
282 uint8_t YQ_CN_PR;
David Härdeman3c17fe42010-09-24 21:44:32 +0200283 /* PB6 to PB13 */
284 uint16_t top_bar_end;
285 uint16_t bottom_bar_start;
286 uint16_t left_bar_end;
287 uint16_t right_bar_start;
Daniel Vetter81014b92012-05-12 20:22:00 +0200288 } __attribute__ ((packed)) avi;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700289 struct {
290 uint8_t vn[8];
291 uint8_t pd[16];
292 uint8_t sdi;
Daniel Vetter81014b92012-05-12 20:22:00 +0200293 } __attribute__ ((packed)) spd;
David Härdeman3c17fe42010-09-24 21:44:32 +0200294 uint8_t payload[27];
295 } __attribute__ ((packed)) body;
296} __attribute__((packed));
297
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300298struct intel_hdmi {
299 struct intel_encoder base;
300 u32 sdvox_reg;
301 int ddc_bus;
302 int ddi_port;
303 uint32_t color_range;
304 bool has_hdmi_sink;
305 bool has_audio;
306 enum hdmi_force_audio force_audio;
307 void (*write_infoframe)(struct drm_encoder *encoder,
308 struct dip_infoframe *frame);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300309 void (*set_infoframes)(struct drm_encoder *encoder,
310 struct drm_display_mode *adjusted_mode);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300311};
312
Chris Wilsonf875c152010-09-09 15:44:14 +0100313static inline struct drm_crtc *
314intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
315{
316 struct drm_i915_private *dev_priv = dev->dev_private;
317 return dev_priv->pipe_to_crtc_mapping[pipe];
318}
319
Chris Wilson417ae142011-01-19 15:04:42 +0000320static inline struct drm_crtc *
321intel_get_crtc_for_plane(struct drm_device *dev, int plane)
322{
323 struct drm_i915_private *dev_priv = dev->dev_private;
324 return dev_priv->plane_to_crtc_mapping[plane];
325}
326
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100327struct intel_unpin_work {
328 struct work_struct work;
329 struct drm_device *dev;
Chris Wilson05394f32010-11-08 19:18:58 +0000330 struct drm_i915_gem_object *old_fb_obj;
331 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100332 struct drm_pending_vblank_event *event;
333 int pending;
334 bool enable_stall_check;
335};
336
Chris Wilson1630fe72011-07-08 12:22:42 +0100337struct intel_fbc_work {
338 struct delayed_work work;
339 struct drm_crtc *crtc;
340 struct drm_framebuffer *fb;
341 int interval;
342};
343
Zhenyu Wang335af9a2010-03-30 14:39:31 +0800344int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Eric Anholtf0217c42009-12-01 11:56:30 -0800345
Chris Wilson3f43c482011-05-12 22:17:24 +0100346extern void intel_attach_force_audio_property(struct drm_connector *connector);
Chris Wilsone953fd72011-02-21 22:23:52 +0000347extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
348
Jesse Barnes79e53942008-11-07 14:24:08 -0800349extern void intel_crt_init(struct drm_device *dev);
Eric Anholt7d573822009-01-02 13:33:00 -0800350extern void intel_hdmi_init(struct drm_device *dev, int sdvox_reg);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300351extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300352extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
Daniel Vettereef4eac2012-03-23 23:43:35 +0100353extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
354 bool is_sdvob);
Jesse Barnes79e53942008-11-07 14:24:08 -0800355extern void intel_dvo_init(struct drm_device *dev);
356extern void intel_tv_init(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +0000357extern void intel_mark_busy(struct drm_device *dev,
358 struct drm_i915_gem_object *obj);
Chris Wilsonc5d1b512010-11-29 18:00:23 +0000359extern bool intel_lvds_init(struct drm_device *dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700360extern void intel_dp_init(struct drm_device *dev, int dp_reg);
361void
362intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
363 struct drm_display_mode *adjusted_mode);
Adam Jacksoncb0953d2010-07-16 14:46:29 -0400364extern bool intel_dpd_is_edp(struct drm_device *dev);
Akshay Joshi0206e352011-08-16 15:34:10 -0400365extern void intel_edp_link_config(struct intel_encoder *, int *, int *);
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200366extern int intel_edp_target_clock(struct intel_encoder *,
367 struct drm_display_mode *mode);
Jesse Barnes814948a2010-10-07 16:01:09 -0700368extern bool intel_encoder_is_pch_edp(struct drm_encoder *encoder);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800369extern int intel_plane_init(struct drm_device *dev, enum pipe pipe);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -0300370extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
371 enum plane plane);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800372
Chris Wilson91041832012-04-26 11:28:42 +0100373void intel_sanitize_pm(struct drm_device *dev);
374
Chris Wilsona9573552010-08-22 13:18:16 +0100375/* intel_panel.c */
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100376extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
377 struct drm_display_mode *adjusted_mode);
378extern void intel_pch_panel_fitting(struct drm_device *dev,
379 int fitting_mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200380 const struct drm_display_mode *mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100381 struct drm_display_mode *adjusted_mode);
Chris Wilsona9573552010-08-22 13:18:16 +0100382extern u32 intel_panel_get_max_backlight(struct drm_device *dev);
383extern u32 intel_panel_get_backlight(struct drm_device *dev);
384extern void intel_panel_set_backlight(struct drm_device *dev, u32 level);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200385extern int intel_panel_setup_backlight(struct drm_device *dev);
Daniel Vetter24ded202012-06-05 12:14:54 +0200386extern void intel_panel_enable_backlight(struct drm_device *dev,
387 enum pipe pipe);
Chris Wilson47356eb2011-01-11 17:06:04 +0000388extern void intel_panel_disable_backlight(struct drm_device *dev);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200389extern void intel_panel_destroy_backlight(struct drm_device *dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +0000390extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100391
Jesse Barnes79e53942008-11-07 14:24:08 -0800392extern void intel_crtc_load_lut(struct drm_crtc *crtc);
Akshay Joshi0206e352011-08-16 15:34:10 -0400393extern void intel_encoder_prepare(struct drm_encoder *encoder);
394extern void intel_encoder_commit(struct drm_encoder *encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100395extern void intel_encoder_destroy(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -0800396
Chris Wilsondf0e9242010-09-09 16:20:55 +0100397static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
398{
399 return to_intel_connector(connector)->encoder;
400}
401
402extern void intel_connector_attach_encoder(struct intel_connector *connector,
403 struct intel_encoder *encoder);
404extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800405
406extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
407 struct drm_crtc *crtc);
Carl Worth08d7b3d2009-04-29 14:43:54 -0700408int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
409 struct drm_file *file_priv);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700410extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100411extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
Chris Wilson8261b192011-04-19 23:18:09 +0100412
413struct intel_load_detect_pipe {
Chris Wilsond2dff872011-04-19 08:36:26 +0100414 struct drm_framebuffer *release_fb;
Chris Wilson8261b192011-04-19 23:18:09 +0100415 bool load_detect_temp;
416 int dpms_mode;
417};
Chris Wilson71731882011-04-19 23:10:58 +0100418extern bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
419 struct drm_connector *connector,
420 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +0100421 struct intel_load_detect_pipe *old);
Eric Anholt21d40d32010-03-25 11:11:14 -0700422extern void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +0800423 struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +0100424 struct intel_load_detect_pipe *old);
Jesse Barnes79e53942008-11-07 14:24:08 -0800425
Jesse Barnes79e53942008-11-07 14:24:08 -0800426extern void intelfb_restore(void);
427extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
428 u16 blue, int regno);
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000429extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
430 u16 *blue, int regno);
Chris Wilson0cdab212010-12-05 17:27:06 +0000431extern void intel_enable_clock_gating(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800432
Chris Wilson127bd2a2010-07-23 23:32:05 +0100433extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +0000434 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +0000435 struct intel_ring_buffer *pipelined);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100436extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
Chris Wilson127bd2a2010-07-23 23:32:05 +0100437
Dave Airlie38651672010-03-30 05:34:13 +0000438extern int intel_framebuffer_init(struct drm_device *dev,
439 struct intel_framebuffer *ifb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -0800440 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +0000441 struct drm_i915_gem_object *obj);
Dave Airlie38651672010-03-30 05:34:13 +0000442extern int intel_fbdev_init(struct drm_device *dev);
443extern void intel_fbdev_fini(struct drm_device *dev);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100444extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500445extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
446extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700447extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500448
Daniel Vetter02e792f2009-09-15 22:57:34 +0200449extern void intel_setup_overlay(struct drm_device *dev);
450extern void intel_cleanup_overlay(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +0000451extern int intel_overlay_switch_off(struct intel_overlay *overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200452extern int intel_overlay_put_image(struct drm_device *dev, void *data,
453 struct drm_file *file_priv);
454extern int intel_overlay_attrs(struct drm_device *dev, void *data,
455 struct drm_file *file_priv);
Dave Airlie4abe3522010-03-30 05:34:18 +0000456
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000457extern void intel_fb_output_poll_changed(struct drm_device *dev);
Dave Airliee8e7a2b2011-04-21 22:18:32 +0100458extern void intel_fb_restore_mode(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700459
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800460extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
461 bool state);
462#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
463#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
464
Jesse Barnes645c62a2011-05-11 09:49:31 -0700465extern void intel_init_clock_gating(struct drm_device *dev);
Wu Fengguange0dac652011-09-05 14:25:34 +0800466extern void intel_write_eld(struct drm_encoder *encoder,
467 struct drm_display_mode *mode);
Jesse Barnesd4270e52011-10-11 10:43:02 -0700468extern void intel_cpt_verify_modeset(struct drm_device *dev, int pipe);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300469extern void intel_prepare_ddi(struct drm_device *dev);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300470extern void hsw_fdi_link_train(struct drm_crtc *crtc);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300471extern void intel_ddi_init(struct drm_device *dev, enum port port);
Jesse Barnesd4270e52011-10-11 10:43:02 -0700472
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800473/* For use by IVB LP watermark workaround in intel_sprite.c */
Chris Wilsonf681fa22012-04-14 21:56:08 +0100474extern void intel_update_watermarks(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800475extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
476 uint32_t sprite_width,
477 int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300478extern void intel_update_linetime_watermarks(struct drm_device *dev, int pipe,
479 struct drm_display_mode *mode);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800480
481extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
482 struct drm_file *file_priv);
483extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
484 struct drm_file *file_priv);
485
Jesse Barnes57f350b2012-03-28 13:39:25 -0700486extern u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg);
487
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300488/* Power-related functions, located in intel_pm.c */
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300489extern void intel_init_pm(struct drm_device *dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300490/* FBC */
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300491extern bool intel_fbc_enabled(struct drm_device *dev);
492extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
493extern void intel_update_fbc(struct drm_device *dev);
Daniel Vettereb48eb02012-04-26 23:28:12 +0200494/* IPS */
495extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
496extern void intel_gpu_ips_teardown(void);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300497
Eugeni Dodonov0232e922012-07-06 15:42:36 -0300498extern void intel_init_power_wells(struct drm_device *dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +0200499extern void intel_enable_gt_powersave(struct drm_device *dev);
500extern void intel_disable_gt_powersave(struct drm_device *dev);
Eugeni Dodonov65901902012-07-02 11:51:11 -0300501extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
Daniel Vetter930ebb42012-06-29 23:32:16 +0200502extern void ironlake_teardown_rc6(struct drm_device *dev);
Daniel Vetterb3daeae2012-04-26 23:28:13 +0200503
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300504extern void intel_ddi_dpms(struct drm_encoder *encoder, int mode);
505extern void intel_ddi_mode_set(struct drm_encoder *encoder,
506 struct drm_display_mode *mode,
507 struct drm_display_mode *adjusted_mode);
508
Jesse Barnes79e53942008-11-07 14:24:08 -0800509#endif /* __INTEL_DRV_H__ */