blob: 7fa93f4bc507de41782486301760506e18f44a03 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/slab.h>
21#include <linux/spinlock.h>
22#include <linux/platform_device.h>
23#include <linux/pm_runtime.h>
24#include <linux/interrupt.h>
25#include <linux/io.h>
26#include <linux/list.h>
27#include <linux/dma-mapping.h>
28
29#include <linux/usb/ch9.h>
30#include <linux/usb/gadget.h>
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010031#include <linux/usb/composite.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030032
33#include "core.h"
34#include "gadget.h"
35#include "io.h"
36
Felipe Balbi788a23f2012-05-21 14:22:41 +030037static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
Felipe Balbia0807882012-05-04 13:03:54 +030038static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
39 struct dwc3_ep *dep, struct dwc3_request *req);
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010040
Felipe Balbi72246da2011-08-19 18:10:58 +030041static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
42{
43 switch (state) {
44 case EP0_UNCONNECTED:
45 return "Unconnected";
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030046 case EP0_SETUP_PHASE:
47 return "Setup Phase";
48 case EP0_DATA_PHASE:
49 return "Data Phase";
50 case EP0_STATUS_PHASE:
51 return "Status Phase";
Felipe Balbi72246da2011-08-19 18:10:58 +030052 default:
53 return "UNKNOWN";
54 }
55}
56
57static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030058 u32 len, u32 type)
Felipe Balbi72246da2011-08-19 18:10:58 +030059{
60 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbif6bafc62012-02-06 11:04:53 +020061 struct dwc3_trb *trb;
Felipe Balbi72246da2011-08-19 18:10:58 +030062 struct dwc3_ep *dep;
63
64 int ret;
65
66 dep = dwc->eps[epnum];
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030067 if (dep->flags & DWC3_EP_BUSY) {
68 dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
69 return 0;
70 }
Felipe Balbi72246da2011-08-19 18:10:58 +030071
Felipe Balbif6bafc62012-02-06 11:04:53 +020072 trb = dwc->ep0_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +030073
Felipe Balbif6bafc62012-02-06 11:04:53 +020074 trb->bpl = lower_32_bits(buf_dma);
75 trb->bph = upper_32_bits(buf_dma);
76 trb->size = len;
77 trb->ctrl = type;
Felipe Balbi72246da2011-08-19 18:10:58 +030078
Felipe Balbif6bafc62012-02-06 11:04:53 +020079 trb->ctrl |= (DWC3_TRB_CTRL_HWO
80 | DWC3_TRB_CTRL_LST
81 | DWC3_TRB_CTRL_IOC
82 | DWC3_TRB_CTRL_ISP_IMI);
Felipe Balbi72246da2011-08-19 18:10:58 +030083
84 memset(&params, 0, sizeof(params));
Felipe Balbidc1c70a2011-09-30 10:58:51 +030085 params.param0 = upper_32_bits(dwc->ep0_trb_addr);
86 params.param1 = lower_32_bits(dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +030087
88 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
89 DWC3_DEPCMD_STARTTRANSFER, &params);
90 if (ret < 0) {
91 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
92 return ret;
93 }
94
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030095 dep->flags |= DWC3_EP_BUSY;
Felipe Balbib4996a82012-06-06 12:04:13 +030096 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
Felipe Balbi72246da2011-08-19 18:10:58 +030097 dep->number);
98
Felipe Balbi1ddcb212011-08-30 15:52:17 +030099 dwc->ep0_next_event = DWC3_EP0_COMPLETE;
100
Felipe Balbi72246da2011-08-19 18:10:58 +0300101 return 0;
102}
103
104static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
105 struct dwc3_request *req)
106{
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100107 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300108
109 req->request.actual = 0;
110 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +0300111 req->epnum = dep->number;
112
113 list_add_tail(&req->list, &dep->request_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300114
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300115 /*
116 * Gadget driver might not be quick enough to queue a request
117 * before we get a Transfer Not Ready event on this endpoint.
118 *
119 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
120 * flag is set, it's telling us that as soon as Gadget queues the
121 * required request, we should kick the transfer here because the
122 * IRQ we were waiting for is long gone.
123 */
124 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300125 unsigned direction;
Felipe Balbia6829702011-08-27 22:18:09 +0300126
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300127 direction = !!(dep->flags & DWC3_EP0_DIR_IN);
Felipe Balbia6829702011-08-27 22:18:09 +0300128
Felipe Balbi68d8a782011-12-29 06:32:29 +0200129 if (dwc->ep0state != EP0_DATA_PHASE) {
130 dev_WARN(dwc->dev, "Unexpected pending request\n");
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300131 return 0;
132 }
Felipe Balbia6829702011-08-27 22:18:09 +0300133
Felipe Balbia0807882012-05-04 13:03:54 +0300134 __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
135
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300136 dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
137 DWC3_EP0_DIR_IN);
Felipe Balbid9b33c62012-07-19 08:51:13 +0300138
139 return 0;
140 }
141
142 /*
143 * In case gadget driver asked us to delay the STATUS phase,
144 * handle it here.
145 */
146 if (dwc->delayed_status) {
Felipe Balbi7125d582012-07-19 21:05:08 +0300147 unsigned direction;
148
149 direction = !dwc->ep0_expect_in;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100150 dwc->delayed_status = false;
Felipe Balbi7c812902013-07-22 12:41:47 +0300151 usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
Felipe Balbi68d3e662011-12-08 13:56:27 +0200152
153 if (dwc->ep0state == EP0_STATUS_PHASE)
Felipe Balbi7125d582012-07-19 21:05:08 +0300154 __dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
Felipe Balbi68d3e662011-12-08 13:56:27 +0200155 else
156 dev_dbg(dwc->dev, "too early for delayed status\n");
Felipe Balbid9b33c62012-07-19 08:51:13 +0300157
158 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300159 }
160
Felipe Balbifca88922012-07-19 09:05:35 +0300161 /*
162 * Unfortunately we have uncovered a limitation wrt the Data Phase.
163 *
164 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
165 * come before issueing Start Transfer command, but if we do, we will
166 * miss situations where the host starts another SETUP phase instead of
167 * the DATA phase. Such cases happen at least on TD.7.6 of the Link
168 * Layer Compliance Suite.
169 *
170 * The problem surfaces due to the fact that in case of back-to-back
171 * SETUP packets there will be no XferNotReady(DATA) generated and we
172 * will be stuck waiting for XferNotReady(DATA) forever.
173 *
174 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
175 * it tells us to start Data Phase right away. It also mentions that if
176 * we receive a SETUP phase instead of the DATA phase, core will issue
177 * XferComplete for the DATA phase, before actually initiating it in
178 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
179 * can only be used to print some debugging logs, as the core expects
180 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
181 * just so it completes right away, without transferring anything and,
182 * only then, we can go back to the SETUP phase.
183 *
184 * Because of this scenario, SNPS decided to change the programming
185 * model of control transfers and support on-demand transfers only for
186 * the STATUS phase. To fix the issue we have now, we will always wait
187 * for gadget driver to queue the DATA phase's struct usb_request, then
188 * start it right away.
189 *
190 * If we're actually in a 2-stage transfer, we will wait for
191 * XferNotReady(STATUS).
192 */
193 if (dwc->three_stage_setup) {
194 unsigned direction;
195
196 direction = dwc->ep0_expect_in;
197 dwc->ep0state = EP0_DATA_PHASE;
198
199 __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
200
201 dep->flags &= ~DWC3_EP0_DIR_IN;
202 }
203
Felipe Balbi35f75692012-07-19 08:49:01 +0300204 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300205}
206
207int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
208 gfp_t gfp_flags)
209{
210 struct dwc3_request *req = to_dwc3_request(request);
211 struct dwc3_ep *dep = to_dwc3_ep(ep);
212 struct dwc3 *dwc = dep->dwc;
213
214 unsigned long flags;
215
216 int ret;
217
Felipe Balbi72246da2011-08-19 18:10:58 +0300218 spin_lock_irqsave(&dwc->lock, flags);
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200219 if (!dep->endpoint.desc) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300220 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
221 request, dep->name);
222 ret = -ESHUTDOWN;
223 goto out;
224 }
225
226 /* we share one TRB for ep0/1 */
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200227 if (!list_empty(&dep->request_list)) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300228 ret = -EBUSY;
229 goto out;
230 }
231
232 dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
233 request, dep->name, request->length,
234 dwc3_ep0_state_string(dwc->ep0state));
235
236 ret = __dwc3_gadget_ep0_queue(dep, req);
237
238out:
239 spin_unlock_irqrestore(&dwc->lock, flags);
240
241 return ret;
242}
243
244static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
245{
Felipe Balbi2dfe37d2012-07-23 09:07:41 +0300246 struct dwc3_ep *dep;
247
248 /* reinitialize physical ep1 */
249 dep = dwc->eps[1];
250 dep->flags = DWC3_EP_ENABLED;
Felipe Balbid7422202011-09-08 18:17:12 +0300251
Felipe Balbi72246da2011-08-19 18:10:58 +0300252 /* stall is always issued on EP0 */
Felipe Balbi2dfe37d2012-07-23 09:07:41 +0300253 dep = dwc->eps[0];
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200254 __dwc3_gadget_ep_set_halt(dep, 1);
255 dep->flags = DWC3_EP_ENABLED;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100256 dwc->delayed_status = false;
Felipe Balbid7422202011-09-08 18:17:12 +0300257
258 if (!list_empty(&dep->request_list)) {
259 struct dwc3_request *req;
260
261 req = next_request(&dep->request_list);
262 dwc3_gadget_giveback(dep, req, -ECONNRESET);
263 }
264
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300265 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300266 dwc3_ep0_out_start(dwc);
267}
268
Pratyush Anand08f0d962012-06-25 22:40:43 +0530269int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
270{
271 struct dwc3_ep *dep = to_dwc3_ep(ep);
272 struct dwc3 *dwc = dep->dwc;
273
274 dwc3_ep0_stall_and_restart(dwc);
275
276 return 0;
277}
278
Felipe Balbi72246da2011-08-19 18:10:58 +0300279void dwc3_ep0_out_start(struct dwc3 *dwc)
280{
Felipe Balbi72246da2011-08-19 18:10:58 +0300281 int ret;
282
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300283 ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
284 DWC3_TRBCTL_CONTROL_SETUP);
Felipe Balbi72246da2011-08-19 18:10:58 +0300285 WARN_ON(ret < 0);
286}
287
Felipe Balbi72246da2011-08-19 18:10:58 +0300288static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
289{
290 struct dwc3_ep *dep;
291 u32 windex = le16_to_cpu(wIndex_le);
292 u32 epnum;
293
294 epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
295 if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
296 epnum |= 1;
297
298 dep = dwc->eps[epnum];
299 if (dep->flags & DWC3_EP_ENABLED)
300 return dep;
301
302 return NULL;
303}
304
Sebastian Andrzej Siewior8ee62702011-10-18 19:13:29 +0200305static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300306{
Felipe Balbi72246da2011-08-19 18:10:58 +0300307}
Felipe Balbi72246da2011-08-19 18:10:58 +0300308/*
309 * ch 9.4.5
310 */
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200311static int dwc3_ep0_handle_status(struct dwc3 *dwc,
312 struct usb_ctrlrequest *ctrl)
Felipe Balbi72246da2011-08-19 18:10:58 +0300313{
314 struct dwc3_ep *dep;
315 u32 recip;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200316 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300317 u16 usb_status = 0;
318 __le16 *response_pkt;
319
320 recip = ctrl->bRequestType & USB_RECIP_MASK;
321 switch (recip) {
322 case USB_RECIP_DEVICE:
323 /*
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200324 * LTM will be set once we know how to set this in HW.
Felipe Balbi72246da2011-08-19 18:10:58 +0300325 */
326 usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200327
328 if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
329 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
330 if (reg & DWC3_DCTL_INITU1ENA)
331 usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
332 if (reg & DWC3_DCTL_INITU2ENA)
333 usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
334 }
335
Felipe Balbi72246da2011-08-19 18:10:58 +0300336 break;
337
338 case USB_RECIP_INTERFACE:
339 /*
340 * Function Remote Wake Capable D0
341 * Function Remote Wakeup D1
342 */
343 break;
344
345 case USB_RECIP_ENDPOINT:
346 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
347 if (!dep)
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200348 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300349
350 if (dep->flags & DWC3_EP_STALL)
351 usb_status = 1 << USB_ENDPOINT_HALT;
352 break;
353 default:
354 return -EINVAL;
355 };
356
357 response_pkt = (__le16 *) dwc->setup_buf;
358 *response_pkt = cpu_to_le16(usb_status);
Felipe Balbie2617792011-11-29 10:35:47 +0200359
360 dep = dwc->eps[0];
361 dwc->ep0_usb_req.dep = dep;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100362 dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200363 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100364 dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
Felipe Balbie2617792011-11-29 10:35:47 +0200365
366 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300367}
368
369static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
370 struct usb_ctrlrequest *ctrl, int set)
371{
372 struct dwc3_ep *dep;
373 u32 recip;
374 u32 wValue;
375 u32 wIndex;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200376 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300377 int ret;
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200378 enum usb_device_state state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300379
380 wValue = le16_to_cpu(ctrl->wValue);
381 wIndex = le16_to_cpu(ctrl->wIndex);
382 recip = ctrl->bRequestType & USB_RECIP_MASK;
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200383 state = dwc->gadget.state;
384
Felipe Balbi72246da2011-08-19 18:10:58 +0300385 switch (recip) {
386 case USB_RECIP_DEVICE:
387
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200388 switch (wValue) {
389 case USB_DEVICE_REMOTE_WAKEUP:
390 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300391 /*
392 * 9.4.1 says only only for SS, in AddressState only for
393 * default control pipe
394 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300395 case USB_DEVICE_U1_ENABLE:
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200396 if (state != USB_STATE_CONFIGURED)
Felipe Balbi72246da2011-08-19 18:10:58 +0300397 return -EINVAL;
398 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
399 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300400
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200401 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
402 if (set)
403 reg |= DWC3_DCTL_INITU1ENA;
404 else
405 reg &= ~DWC3_DCTL_INITU1ENA;
406 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300407 break;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200408
Felipe Balbi72246da2011-08-19 18:10:58 +0300409 case USB_DEVICE_U2_ENABLE:
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200410 if (state != USB_STATE_CONFIGURED)
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200411 return -EINVAL;
412 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
413 return -EINVAL;
414
415 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
416 if (set)
417 reg |= DWC3_DCTL_INITU2ENA;
418 else
419 reg &= ~DWC3_DCTL_INITU2ENA;
420 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300421 break;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200422
Felipe Balbi72246da2011-08-19 18:10:58 +0300423 case USB_DEVICE_LTM_ENABLE:
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200424 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300425 break;
426
427 case USB_DEVICE_TEST_MODE:
428 if ((wIndex & 0xff) != 0)
429 return -EINVAL;
430 if (!set)
431 return -EINVAL;
432
Gerard Cauvy3b637362012-02-10 12:21:18 +0200433 dwc->test_mode_nr = wIndex >> 8;
434 dwc->test_mode = true;
Gerard Cauvyecb07792012-03-16 16:20:10 +0200435 break;
436 default:
437 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300438 }
439 break;
440
441 case USB_RECIP_INTERFACE:
442 switch (wValue) {
443 case USB_INTRF_FUNC_SUSPEND:
444 if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
445 /* XXX enable Low power suspend */
446 ;
447 if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
448 /* XXX enable remote wakeup */
449 ;
450 break;
451 default:
452 return -EINVAL;
453 }
454 break;
455
456 case USB_RECIP_ENDPOINT:
457 switch (wValue) {
458 case USB_ENDPOINT_HALT:
Paul Zimmerman1d046792012-02-15 18:56:56 -0800459 dep = dwc3_wIndex_to_dep(dwc, wIndex);
Felipe Balbi72246da2011-08-19 18:10:58 +0300460 if (!dep)
461 return -EINVAL;
462 ret = __dwc3_gadget_ep_set_halt(dep, set);
463 if (ret)
464 return -EINVAL;
465 break;
466 default:
467 return -EINVAL;
468 }
469 break;
470
471 default:
472 return -EINVAL;
473 };
474
Felipe Balbi72246da2011-08-19 18:10:58 +0300475 return 0;
476}
477
478static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
479{
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200480 enum usb_device_state state = dwc->gadget.state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300481 u32 addr;
482 u32 reg;
483
484 addr = le16_to_cpu(ctrl->wValue);
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300485 if (addr > 127) {
486 dev_dbg(dwc->dev, "invalid device address %d\n", addr);
Felipe Balbi72246da2011-08-19 18:10:58 +0300487 return -EINVAL;
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300488 }
489
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200490 if (state == USB_STATE_CONFIGURED) {
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300491 dev_dbg(dwc->dev, "trying to set address when configured\n");
492 return -EINVAL;
493 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300494
Felipe Balbi26460212011-09-30 10:58:36 +0300495 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
496 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
497 reg |= DWC3_DCFG_DEVADDR(addr);
498 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300499
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200500 if (addr)
Felipe Balbi14cd5922011-12-19 13:01:52 +0200501 usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200502 else
Felipe Balbi14cd5922011-12-19 13:01:52 +0200503 usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300504
Felipe Balbi26460212011-09-30 10:58:36 +0300505 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300506}
507
508static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
509{
510 int ret;
511
512 spin_unlock(&dwc->lock);
513 ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
514 spin_lock(&dwc->lock);
515 return ret;
516}
517
518static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
519{
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200520 enum usb_device_state state = dwc->gadget.state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300521 u32 cfg;
522 int ret;
Pratyush Anande274a312012-07-02 10:21:54 +0530523 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300524
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300525 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300526 cfg = le16_to_cpu(ctrl->wValue);
527
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200528 switch (state) {
529 case USB_STATE_DEFAULT:
Felipe Balbi72246da2011-08-19 18:10:58 +0300530 return -EINVAL;
531 break;
532
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200533 case USB_STATE_ADDRESS:
Felipe Balbi72246da2011-08-19 18:10:58 +0300534 ret = dwc3_ep0_delegate_req(dwc, ctrl);
535 /* if the cfg matches and the cfg is non zero */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200536 if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
Felipe Balbi7c812902013-07-22 12:41:47 +0300537
538 /*
539 * only change state if set_config has already
540 * been processed. If gadget driver returns
541 * USB_GADGET_DELAYED_STATUS, we will wait
542 * to change the state on the next usb_ep_queue()
543 */
544 if (ret == 0)
545 usb_gadget_set_state(&dwc->gadget,
546 USB_STATE_CONFIGURED);
Felipe Balbi14cd5922011-12-19 13:01:52 +0200547
Pratyush Anande274a312012-07-02 10:21:54 +0530548 /*
549 * Enable transition to U1/U2 state when
550 * nothing is pending from application.
551 */
552 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
553 reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
554 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
555
Felipe Balbi457e84b2012-01-18 18:04:09 +0200556 dwc->resize_fifos = true;
557 dev_dbg(dwc->dev, "resize fifos flag SET\n");
558 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300559 break;
560
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200561 case USB_STATE_CONFIGURED:
Felipe Balbi72246da2011-08-19 18:10:58 +0300562 ret = dwc3_ep0_delegate_req(dwc, ctrl);
Felipe Balbi7a42d832013-07-22 12:31:31 +0300563 if (!cfg && !ret)
Felipe Balbi14cd5922011-12-19 13:01:52 +0200564 usb_gadget_set_state(&dwc->gadget,
565 USB_STATE_ADDRESS);
Felipe Balbi72246da2011-08-19 18:10:58 +0300566 break;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100567 default:
568 ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300569 }
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100570 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300571}
572
Felipe Balbi865e09e2012-04-24 16:19:49 +0300573static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
574{
575 struct dwc3_ep *dep = to_dwc3_ep(ep);
576 struct dwc3 *dwc = dep->dwc;
577
578 u32 param = 0;
579 u32 reg;
580
581 struct timing {
582 u8 u1sel;
583 u8 u1pel;
584 u16 u2sel;
585 u16 u2pel;
586 } __packed timing;
587
588 int ret;
589
590 memcpy(&timing, req->buf, sizeof(timing));
591
592 dwc->u1sel = timing.u1sel;
593 dwc->u1pel = timing.u1pel;
Felipe Balbic8cf7af2012-05-31 11:00:28 +0300594 dwc->u2sel = le16_to_cpu(timing.u2sel);
595 dwc->u2pel = le16_to_cpu(timing.u2pel);
Felipe Balbi865e09e2012-04-24 16:19:49 +0300596
597 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
598 if (reg & DWC3_DCTL_INITU2ENA)
599 param = dwc->u2pel;
600 if (reg & DWC3_DCTL_INITU1ENA)
601 param = dwc->u1pel;
602
603 /*
604 * According to Synopsys Databook, if parameter is
605 * greater than 125, a value of zero should be
606 * programmed in the register.
607 */
608 if (param > 125)
609 param = 0;
610
611 /* now that we have the time, issue DGCMD Set Sel */
612 ret = dwc3_send_gadget_generic_command(dwc,
613 DWC3_DGCMD_SET_PERIODIC_PAR, param);
614 WARN_ON(ret < 0);
615}
616
617static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
618{
619 struct dwc3_ep *dep;
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200620 enum usb_device_state state = dwc->gadget.state;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300621 u16 wLength;
622 u16 wValue;
623
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200624 if (state == USB_STATE_DEFAULT)
Felipe Balbi865e09e2012-04-24 16:19:49 +0300625 return -EINVAL;
626
627 wValue = le16_to_cpu(ctrl->wValue);
628 wLength = le16_to_cpu(ctrl->wLength);
629
630 if (wLength != 6) {
631 dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
632 wLength);
633 return -EINVAL;
634 }
635
636 /*
637 * To handle Set SEL we need to receive 6 bytes from Host. So let's
638 * queue a usb_request for 6 bytes.
639 *
640 * Remember, though, this controller can't handle non-wMaxPacketSize
641 * aligned transfers on the OUT direction, so we queue a request for
642 * wMaxPacketSize instead.
643 */
644 dep = dwc->eps[0];
645 dwc->ep0_usb_req.dep = dep;
646 dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
647 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
648 dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;
649
650 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
651}
652
Felipe Balbic12a0d82012-04-25 10:45:05 +0300653static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
654{
655 u16 wLength;
656 u16 wValue;
657 u16 wIndex;
658
659 wValue = le16_to_cpu(ctrl->wValue);
660 wLength = le16_to_cpu(ctrl->wLength);
661 wIndex = le16_to_cpu(ctrl->wIndex);
662
663 if (wIndex || wLength)
664 return -EINVAL;
665
666 /*
667 * REVISIT It's unclear from Databook what to do with this
668 * value. For now, just cache it.
669 */
670 dwc->isoch_delay = wValue;
671
672 return 0;
673}
674
Felipe Balbi72246da2011-08-19 18:10:58 +0300675static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
676{
677 int ret;
678
679 switch (ctrl->bRequest) {
680 case USB_REQ_GET_STATUS:
681 dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
682 ret = dwc3_ep0_handle_status(dwc, ctrl);
683 break;
684 case USB_REQ_CLEAR_FEATURE:
685 dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
686 ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
687 break;
688 case USB_REQ_SET_FEATURE:
689 dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
690 ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
691 break;
692 case USB_REQ_SET_ADDRESS:
693 dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
694 ret = dwc3_ep0_set_address(dwc, ctrl);
695 break;
696 case USB_REQ_SET_CONFIGURATION:
697 dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
698 ret = dwc3_ep0_set_config(dwc, ctrl);
699 break;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300700 case USB_REQ_SET_SEL:
701 dev_vdbg(dwc->dev, "USB_REQ_SET_SEL\n");
702 ret = dwc3_ep0_set_sel(dwc, ctrl);
703 break;
Felipe Balbic12a0d82012-04-25 10:45:05 +0300704 case USB_REQ_SET_ISOCH_DELAY:
705 dev_vdbg(dwc->dev, "USB_REQ_SET_ISOCH_DELAY\n");
706 ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
707 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300708 default:
709 dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
710 ret = dwc3_ep0_delegate_req(dwc, ctrl);
711 break;
712 };
713
714 return ret;
715}
716
717static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
718 const struct dwc3_event_depevt *event)
719{
720 struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
Felipe Balbief21ede2012-05-31 10:29:49 +0300721 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300722 u32 len;
723
724 if (!dwc->gadget_driver)
Felipe Balbief21ede2012-05-31 10:29:49 +0300725 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300726
727 len = le16_to_cpu(ctrl->wLength);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300728 if (!len) {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300729 dwc->three_stage_setup = false;
730 dwc->ep0_expect_in = false;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300731 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
732 } else {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300733 dwc->three_stage_setup = true;
734 dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300735 dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
736 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300737
738 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
739 ret = dwc3_ep0_std_request(dwc, ctrl);
740 else
741 ret = dwc3_ep0_delegate_req(dwc, ctrl);
742
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100743 if (ret == USB_GADGET_DELAYED_STATUS)
744 dwc->delayed_status = true;
745
Felipe Balbief21ede2012-05-31 10:29:49 +0300746out:
747 if (ret < 0)
748 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300749}
750
751static void dwc3_ep0_complete_data(struct dwc3 *dwc,
752 const struct dwc3_event_depevt *event)
753{
754 struct dwc3_request *r = NULL;
755 struct usb_request *ur;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200756 struct dwc3_trb *trb;
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200757 struct dwc3_ep *ep0;
Felipe Balbic611ccb2011-08-27 02:30:33 +0300758 u32 transferred;
Felipe Balbifca88922012-07-19 09:05:35 +0300759 u32 status;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200760 u32 length;
Felipe Balbi72246da2011-08-19 18:10:58 +0300761 u8 epnum;
762
763 epnum = event->endpoint_number;
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200764 ep0 = dwc->eps[0];
Felipe Balbi72246da2011-08-19 18:10:58 +0300765
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300766 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
767
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200768 r = next_request(&ep0->request_list);
Sebastian Andrzej Siewior8ee62702011-10-18 19:13:29 +0200769 ur = &r->request;
Felipe Balbi72246da2011-08-19 18:10:58 +0300770
Felipe Balbif6bafc62012-02-06 11:04:53 +0200771 trb = dwc->ep0_trb;
Felipe Balbifca88922012-07-19 09:05:35 +0300772
773 status = DWC3_TRB_SIZE_TRBSTS(trb->size);
774 if (status == DWC3_TRBSTS_SETUP_PENDING) {
775 dev_dbg(dwc->dev, "Setup Pending received\n");
776
777 if (r)
778 dwc3_gadget_giveback(ep0, r, -ECONNRESET);
779
780 return;
781 }
782
Felipe Balbif6bafc62012-02-06 11:04:53 +0200783 length = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbi72246da2011-08-19 18:10:58 +0300784
Felipe Balbia6829702011-08-27 22:18:09 +0300785 if (dwc->ep0_bounced) {
Moiz Sonasath566ccdd2012-03-14 00:44:56 -0500786 unsigned transfer_size = ur->length;
787 unsigned maxp = ep0->endpoint.maxpacket;
788
789 transfer_size += (maxp - (transfer_size % maxp));
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300790 transferred = min_t(u32, ur->length,
Moiz Sonasath566ccdd2012-03-14 00:44:56 -0500791 transfer_size - length);
Felipe Balbia6829702011-08-27 22:18:09 +0300792 memcpy(ur->buf, dwc->ep0_bounce, transferred);
Felipe Balbia6829702011-08-27 22:18:09 +0300793 } else {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200794 transferred = ur->length - length;
Felipe Balbia6829702011-08-27 22:18:09 +0300795 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300796
Felipe Balbicd423dd2012-03-21 11:44:00 +0200797 ur->actual += transferred;
798
Felipe Balbi72246da2011-08-19 18:10:58 +0300799 if ((epnum & 1) && ur->actual < ur->length) {
800 /* for some reason we did not get everything out */
801
802 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300803 } else {
804 /*
805 * handle the case where we have to send a zero packet. This
806 * seems to be case when req.length > maxpacket. Could it be?
807 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300808 if (r)
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200809 dwc3_gadget_giveback(ep0, r, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300810 }
811}
812
Felipe Balbi85a78102012-05-31 12:32:37 +0300813static void dwc3_ep0_complete_status(struct dwc3 *dwc,
Felipe Balbi72246da2011-08-19 18:10:58 +0300814 const struct dwc3_event_depevt *event)
815{
816 struct dwc3_request *r;
817 struct dwc3_ep *dep;
Felipe Balbifca88922012-07-19 09:05:35 +0300818 struct dwc3_trb *trb;
819 u32 status;
Felipe Balbi72246da2011-08-19 18:10:58 +0300820
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300821 dep = dwc->eps[0];
Felipe Balbifca88922012-07-19 09:05:35 +0300822 trb = dwc->ep0_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300823
824 if (!list_empty(&dep->request_list)) {
825 r = next_request(&dep->request_list);
826
827 dwc3_gadget_giveback(dep, r, 0);
828 }
829
Gerard Cauvy3b637362012-02-10 12:21:18 +0200830 if (dwc->test_mode) {
831 int ret;
832
833 ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
834 if (ret < 0) {
835 dev_dbg(dwc->dev, "Invalid Test #%d\n",
836 dwc->test_mode_nr);
837 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbi5c81aba2012-06-25 19:30:49 +0300838 return;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200839 }
840 }
841
Felipe Balbifca88922012-07-19 09:05:35 +0300842 status = DWC3_TRB_SIZE_TRBSTS(trb->size);
843 if (status == DWC3_TRBSTS_SETUP_PENDING)
844 dev_dbg(dwc->dev, "Setup Pending received\n");
845
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300846 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300847 dwc3_ep0_out_start(dwc);
848}
849
850static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
851 const struct dwc3_event_depevt *event)
852{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300853 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
854
855 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbib4996a82012-06-06 12:04:13 +0300856 dep->resource_index = 0;
Felipe Balbidf62df52011-10-14 15:11:49 +0300857 dwc->setup_packet_pending = false;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300858
Felipe Balbi72246da2011-08-19 18:10:58 +0300859 switch (dwc->ep0state) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300860 case EP0_SETUP_PHASE:
861 dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300862 dwc3_ep0_inspect_setup(dwc, event);
863 break;
864
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300865 case EP0_DATA_PHASE:
866 dev_vdbg(dwc->dev, "Data Phase\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300867 dwc3_ep0_complete_data(dwc, event);
868 break;
869
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300870 case EP0_STATUS_PHASE:
871 dev_vdbg(dwc->dev, "Status Phase\n");
Felipe Balbi85a78102012-05-31 12:32:37 +0300872 dwc3_ep0_complete_status(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +0300873 break;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300874 default:
875 WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
Felipe Balbi72246da2011-08-19 18:10:58 +0300876 }
877}
878
Felipe Balbia0807882012-05-04 13:03:54 +0300879static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
880 struct dwc3_ep *dep, struct dwc3_request *req)
881{
882 int ret;
883
884 req->direction = !!dep->number;
885
886 if (req->request.length == 0) {
887 ret = dwc3_ep0_start_trans(dwc, dep->number,
888 dwc->ctrl_req_addr, 0,
889 DWC3_TRBCTL_CONTROL_DATA);
Felipe Balbic74c6d42012-05-04 13:08:22 +0300890 } else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
Felipe Balbia0807882012-05-04 13:03:54 +0300891 && (dep->number == 0)) {
Andrew Mortonc390b032013-03-08 09:42:50 +0200892 u32 transfer_size;
893 u32 maxpacket;
Felipe Balbia0807882012-05-04 13:03:54 +0300894
895 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
896 dep->number);
897 if (ret) {
898 dev_dbg(dwc->dev, "failed to map request\n");
899 return;
900 }
901
902 WARN_ON(req->request.length > DWC3_EP0_BOUNCE_SIZE);
903
Andrew Mortonc390b032013-03-08 09:42:50 +0200904 maxpacket = dep->endpoint.maxpacket;
905 transfer_size = roundup(req->request.length, maxpacket);
Felipe Balbia0807882012-05-04 13:03:54 +0300906
907 dwc->ep0_bounced = true;
908
909 /*
910 * REVISIT in case request length is bigger than
911 * DWC3_EP0_BOUNCE_SIZE we will need two chained
912 * TRBs to handle the transfer.
913 */
914 ret = dwc3_ep0_start_trans(dwc, dep->number,
915 dwc->ep0_bounce_addr, transfer_size,
916 DWC3_TRBCTL_CONTROL_DATA);
917 } else {
918 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
919 dep->number);
920 if (ret) {
921 dev_dbg(dwc->dev, "failed to map request\n");
922 return;
923 }
924
925 ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
926 req->request.length, DWC3_TRBCTL_CONTROL_DATA);
927 }
928
929 WARN_ON(ret < 0);
930}
931
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100932static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300933{
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100934 struct dwc3 *dwc = dep->dwc;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300935 u32 type;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300936
937 type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
938 : DWC3_TRBCTL_CONTROL_STATUS2;
939
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100940 return dwc3_ep0_start_trans(dwc, dep->number,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300941 dwc->ctrl_req_addr, 0, type);
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100942}
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300943
Felipe Balbi788a23f2012-05-21 14:22:41 +0300944static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100945{
Felipe Balbi457e84b2012-01-18 18:04:09 +0200946 if (dwc->resize_fifos) {
947 dev_dbg(dwc->dev, "starting to resize fifos\n");
948 dwc3_gadget_resize_tx_fifos(dwc);
949 dwc->resize_fifos = 0;
950 }
951
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100952 WARN_ON(dwc3_ep0_start_control_status(dep));
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300953}
954
Felipe Balbi788a23f2012-05-21 14:22:41 +0300955static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
956 const struct dwc3_event_depevt *event)
957{
958 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
959
960 __dwc3_ep0_do_control_status(dwc, dep);
961}
962
Felipe Balbi2e3db062012-07-19 09:26:59 +0300963static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
964{
965 struct dwc3_gadget_ep_cmd_params params;
966 u32 cmd;
967 int ret;
968
969 if (!dep->resource_index)
970 return;
971
972 cmd = DWC3_DEPCMD_ENDTRANSFER;
973 cmd |= DWC3_DEPCMD_CMDIOC;
974 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
975 memset(&params, 0, sizeof(params));
976 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
977 WARN_ON_ONCE(ret);
978 dep->resource_index = 0;
979}
980
Felipe Balbi72246da2011-08-19 18:10:58 +0300981static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
982 const struct dwc3_event_depevt *event)
983{
Felipe Balbidf62df52011-10-14 15:11:49 +0300984 dwc->setup_packet_pending = true;
985
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300986 switch (event->status) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300987 case DEPEVT_STATUS_CONTROL_DATA:
988 dev_vdbg(dwc->dev, "Control Data\n");
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300989
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300990 /*
Felipe Balbi2e3db062012-07-19 09:26:59 +0300991 * We already have a DATA transfer in the controller's cache,
992 * if we receive a XferNotReady(DATA) we will ignore it, unless
993 * it's for the wrong direction.
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300994 *
Felipe Balbi2e3db062012-07-19 09:26:59 +0300995 * In that case, we must issue END_TRANSFER command to the Data
996 * Phase we already have started and issue SetStall on the
997 * control endpoint.
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300998 */
999 if (dwc->ep0_expect_in != event->endpoint_number) {
Felipe Balbi2e3db062012-07-19 09:26:59 +03001000 struct dwc3_ep *dep = dwc->eps[dwc->ep0_expect_in];
1001
Felipe Balbi55f3fba2011-09-08 18:27:33 +03001002 dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
Felipe Balbi2e3db062012-07-19 09:26:59 +03001003 dwc3_ep0_end_control_data(dwc, dep);
Felipe Balbi55f3fba2011-09-08 18:27:33 +03001004 dwc3_ep0_stall_and_restart(dwc);
1005 return;
1006 }
1007
Felipe Balbi72246da2011-08-19 18:10:58 +03001008 break;
Felipe Balbi1ddcb212011-08-30 15:52:17 +03001009
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001010 case DEPEVT_STATUS_CONTROL_STATUS:
Felipe Balbi77fa6df2012-07-23 09:09:32 +03001011 if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
1012 return;
1013
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001014 dev_vdbg(dwc->dev, "Control Status\n");
Felipe Balbi1ddcb212011-08-30 15:52:17 +03001015
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001016 dwc->ep0state = EP0_STATUS_PHASE;
1017
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +01001018 if (dwc->delayed_status) {
1019 WARN_ON_ONCE(event->endpoint_number != 1);
1020 dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
1021 return;
1022 }
1023
Felipe Balbi788a23f2012-05-21 14:22:41 +03001024 dwc3_ep0_do_control_status(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03001025 }
1026}
1027
1028void dwc3_ep0_interrupt(struct dwc3 *dwc,
Felipe Balbi8becf272011-11-04 12:40:05 +02001029 const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03001030{
1031 u8 epnum = event->endpoint_number;
1032
1033 dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
1034 dwc3_ep_event_string(event->endpoint_event),
Sebastian Andrzej Siewiorb147f352011-09-30 10:58:40 +03001035 epnum >> 1, (epnum & 1) ? "in" : "out",
Felipe Balbi72246da2011-08-19 18:10:58 +03001036 dwc3_ep0_state_string(dwc->ep0state));
1037
1038 switch (event->endpoint_event) {
1039 case DWC3_DEPEVT_XFERCOMPLETE:
1040 dwc3_ep0_xfer_complete(dwc, event);
1041 break;
1042
1043 case DWC3_DEPEVT_XFERNOTREADY:
1044 dwc3_ep0_xfernotready(dwc, event);
1045 break;
1046
1047 case DWC3_DEPEVT_XFERINPROGRESS:
1048 case DWC3_DEPEVT_RXTXFIFOEVT:
1049 case DWC3_DEPEVT_STREAMEVT:
1050 case DWC3_DEPEVT_EPCMDCMPLT:
1051 break;
1052 }
1053}