blob: 49ad773f4b9f5f4631e4e5bed590c8d6356e4e0f [file] [log] [blame]
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02001#ifndef _ASM_X86_AMD_NB_H
2#define _ASM_X86_AMD_NB_H
Andi Kleena32073b2006-06-26 13:56:40 +02003
Bjorn Helgaas24d25db2012-01-05 14:27:19 -07004#include <linux/ioport.h>
Andi Kleena32073b2006-06-26 13:56:40 +02005#include <linux/pci.h>
6
Jan Beulich24d9b702011-01-10 16:20:23 +00007struct amd_nb_bus_dev_range {
8 u8 bus;
9 u8 dev_base;
10 u8 dev_limit;
11};
12
Jan Beulich691269f2011-02-09 08:26:53 +000013extern const struct pci_device_id amd_nb_misc_ids[];
Jan Beulich24d9b702011-01-10 16:20:23 +000014extern const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[];
Andi Kleena32073b2006-06-26 13:56:40 +020015
Borislav Petkov84fd1d32011-03-03 12:59:32 +010016extern bool early_is_amd_nb(u32 value);
Bjorn Helgaas24d25db2012-01-05 14:27:19 -070017extern struct resource *amd_get_mmconfig_range(struct resource *res);
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020018extern int amd_cache_northbridges(void);
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +020019extern void amd_flush_garts(void);
Tejun Heo940fed22011-02-16 12:13:06 +010020extern int amd_numa_init(void);
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +010021extern int amd_get_subcaches(int);
22extern int amd_set_subcaches(int, int);
Andi Kleena32073b2006-06-26 13:56:40 +020023
Thomas Gleixnerd2946042011-07-24 09:46:09 +000024struct amd_l3_cache {
25 unsigned indices;
26 u8 subcaches[4];
27};
28
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020029struct amd_northbridge {
30 struct pci_dev *misc;
Hans Rosenfeld41b26102011-01-24 16:05:42 +010031 struct pci_dev *link;
Thomas Gleixnerd2946042011-07-24 09:46:09 +000032 struct amd_l3_cache l3_cache;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020033};
34
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +020035struct amd_northbridge_info {
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020036 u16 num;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020037 u64 flags;
38 struct amd_northbridge *nb;
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020039};
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +020040extern struct amd_northbridge_info amd_northbridges;
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020041
Borislav Petkov84fd1d32011-03-03 12:59:32 +010042#define AMD_NB_GART BIT(0)
43#define AMD_NB_L3_INDEX_DISABLE BIT(1)
44#define AMD_NB_L3_PARTITIONING BIT(2)
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020045
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020046#ifdef CONFIG_AMD_NB
Borislav Petkovade029e2010-04-24 09:56:53 +020047
Borislav Petkov84fd1d32011-03-03 12:59:32 +010048static inline u16 amd_nb_num(void)
Jaswinder Singh Rajputb2065252009-04-14 23:04:37 +053049{
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020050 return amd_northbridges.num;
51}
52
Borislav Petkov84fd1d32011-03-03 12:59:32 +010053static inline bool amd_nb_has_feature(unsigned feature)
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020054{
55 return ((amd_northbridges.flags & feature) == feature);
56}
57
58static inline struct amd_northbridge *node_to_amd_nb(int node)
59{
60 return (node < amd_northbridges.num) ? &amd_northbridges.nb[node] : NULL;
Jaswinder Singh Rajputb2065252009-04-14 23:04:37 +053061}
Borislav Petkovade029e2010-04-24 09:56:53 +020062
Andreas Herrmannafd9fce2009-04-09 15:16:17 +020063#else
Borislav Petkovade029e2010-04-24 09:56:53 +020064
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020065#define amd_nb_num(x) 0
66#define amd_nb_has_feature(x) false
67#define node_to_amd_nb(x) NULL
68
Andreas Herrmannafd9fce2009-04-09 15:16:17 +020069#endif
70
71
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020072#endif /* _ASM_X86_AMD_NB_H */