blob: deaaf199612c87efd9d29e27448b92fdc07dddca [file] [log] [blame]
viresh kumarbc4e8142010-04-01 12:30:58 +01001/*
2 * arch/arm/mach-spear3xx/spear320.c
3 *
4 * SPEAr320 machine source file
5 *
6 * Copyright (C) 2009 ST Microelectronics
7 * Viresh Kumar<viresh.kumar@st.com>
8 *
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 */
13
14#include <linux/ptrace.h>
15#include <asm/irq.h>
viresh kumar410782b2011-03-07 05:57:01 +010016#include <plat/shirq.h>
viresh kumarbc4e8142010-04-01 12:30:58 +010017#include <mach/generic.h>
viresh kumar02aa06b2011-03-07 05:57:02 +010018#include <mach/hardware.h>
viresh kumarbc4e8142010-04-01 12:30:58 +010019
viresh kumar70f4c0b2010-04-01 12:31:29 +010020/* pad multiplexing support */
21/* muxing registers */
22#define PAD_MUX_CONFIG_REG 0x0C
23#define MODE_CONFIG_REG 0x10
24
25/* modes */
26#define AUTO_NET_SMII_MODE (1 << 0)
27#define AUTO_NET_MII_MODE (1 << 1)
28#define AUTO_EXP_MODE (1 << 2)
29#define SMALL_PRINTERS_MODE (1 << 3)
30#define ALL_MODES 0xF
31
Ryan Mallon6618c3a2011-05-20 08:34:22 +010032struct pmx_mode spear320_auto_net_smii_mode = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010033 .id = AUTO_NET_SMII_MODE,
34 .name = "Automation Networking SMII Mode",
35 .mask = 0x00,
36};
37
Ryan Mallon6618c3a2011-05-20 08:34:22 +010038struct pmx_mode spear320_auto_net_mii_mode = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010039 .id = AUTO_NET_MII_MODE,
40 .name = "Automation Networking MII Mode",
41 .mask = 0x01,
42};
43
Ryan Mallon6618c3a2011-05-20 08:34:22 +010044struct pmx_mode spear320_auto_exp_mode = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010045 .id = AUTO_EXP_MODE,
46 .name = "Automation Expanded Mode",
47 .mask = 0x02,
48};
49
Ryan Mallon6618c3a2011-05-20 08:34:22 +010050struct pmx_mode spear320_small_printers_mode = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010051 .id = SMALL_PRINTERS_MODE,
52 .name = "Small Printers Mode",
53 .mask = 0x03,
54};
55
56/* devices */
Ryan Mallon6618c3a2011-05-20 08:34:22 +010057static struct pmx_dev_mode pmx_clcd_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010058 {
59 .ids = AUTO_NET_SMII_MODE,
60 .mask = 0x0,
61 },
62};
63
Ryan Mallon6618c3a2011-05-20 08:34:22 +010064struct pmx_dev spear320_pmx_clcd = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010065 .name = "clcd",
66 .modes = pmx_clcd_modes,
67 .mode_count = ARRAY_SIZE(pmx_clcd_modes),
68 .enb_on_reset = 1,
69};
70
Ryan Mallon6618c3a2011-05-20 08:34:22 +010071static struct pmx_dev_mode pmx_emi_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010072 {
73 .ids = AUTO_EXP_MODE,
74 .mask = PMX_TIMER_1_2_MASK | PMX_TIMER_3_4_MASK,
75 },
76};
77
Ryan Mallon6618c3a2011-05-20 08:34:22 +010078struct pmx_dev spear320_pmx_emi = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010079 .name = "emi",
80 .modes = pmx_emi_modes,
81 .mode_count = ARRAY_SIZE(pmx_emi_modes),
82 .enb_on_reset = 1,
83};
84
Ryan Mallon6618c3a2011-05-20 08:34:22 +010085static struct pmx_dev_mode pmx_fsmc_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010086 {
87 .ids = ALL_MODES,
88 .mask = 0x0,
89 },
90};
91
Ryan Mallon6618c3a2011-05-20 08:34:22 +010092struct pmx_dev spear320_pmx_fsmc = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010093 .name = "fsmc",
94 .modes = pmx_fsmc_modes,
95 .mode_count = ARRAY_SIZE(pmx_fsmc_modes),
96 .enb_on_reset = 1,
97};
98
Ryan Mallon6618c3a2011-05-20 08:34:22 +010099static struct pmx_dev_mode pmx_spp_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100100 {
101 .ids = SMALL_PRINTERS_MODE,
102 .mask = 0x0,
103 },
104};
105
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100106struct pmx_dev spear320_pmx_spp = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100107 .name = "spp",
108 .modes = pmx_spp_modes,
109 .mode_count = ARRAY_SIZE(pmx_spp_modes),
110 .enb_on_reset = 1,
111};
112
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100113static struct pmx_dev_mode pmx_sdhci_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100114 {
115 .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE |
116 SMALL_PRINTERS_MODE,
117 .mask = PMX_TIMER_1_2_MASK | PMX_TIMER_3_4_MASK,
118 },
119};
120
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100121struct pmx_dev spear320_pmx_sdhci = {
viresh kumar069580b2011-03-07 05:57:03 +0100122 .name = "sdhci",
123 .modes = pmx_sdhci_modes,
124 .mode_count = ARRAY_SIZE(pmx_sdhci_modes),
viresh kumar70f4c0b2010-04-01 12:31:29 +0100125 .enb_on_reset = 1,
126};
127
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100128static struct pmx_dev_mode pmx_i2s_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100129 {
130 .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
131 .mask = PMX_UART0_MODEM_MASK,
132 },
133};
134
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100135struct pmx_dev spear320_pmx_i2s = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100136 .name = "i2s",
137 .modes = pmx_i2s_modes,
138 .mode_count = ARRAY_SIZE(pmx_i2s_modes),
139 .enb_on_reset = 1,
140};
141
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100142static struct pmx_dev_mode pmx_uart1_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100143 {
144 .ids = ALL_MODES,
145 .mask = PMX_GPIO_PIN0_MASK | PMX_GPIO_PIN1_MASK,
146 },
147};
148
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100149struct pmx_dev spear320_pmx_uart1 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100150 .name = "uart1",
151 .modes = pmx_uart1_modes,
152 .mode_count = ARRAY_SIZE(pmx_uart1_modes),
153 .enb_on_reset = 1,
154};
155
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100156static struct pmx_dev_mode pmx_uart1_modem_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100157 {
158 .ids = AUTO_EXP_MODE,
159 .mask = PMX_TIMER_1_2_MASK | PMX_TIMER_3_4_MASK |
160 PMX_SSP_CS_MASK,
161 }, {
162 .ids = SMALL_PRINTERS_MODE,
163 .mask = PMX_GPIO_PIN3_MASK | PMX_GPIO_PIN4_MASK |
164 PMX_GPIO_PIN5_MASK | PMX_SSP_CS_MASK,
165 },
166};
167
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100168struct pmx_dev spear320_pmx_uart1_modem = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100169 .name = "uart1_modem",
170 .modes = pmx_uart1_modem_modes,
171 .mode_count = ARRAY_SIZE(pmx_uart1_modem_modes),
172 .enb_on_reset = 1,
173};
174
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100175static struct pmx_dev_mode pmx_uart2_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100176 {
177 .ids = ALL_MODES,
178 .mask = PMX_FIRDA_MASK,
179 },
180};
181
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100182struct pmx_dev spear320_pmx_uart2 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100183 .name = "uart2",
184 .modes = pmx_uart2_modes,
185 .mode_count = ARRAY_SIZE(pmx_uart2_modes),
186 .enb_on_reset = 1,
187};
188
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100189static struct pmx_dev_mode pmx_touchscreen_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100190 {
191 .ids = AUTO_NET_SMII_MODE,
192 .mask = PMX_SSP_CS_MASK,
193 },
194};
195
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100196struct pmx_dev spear320_pmx_touchscreen = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100197 .name = "touchscreen",
198 .modes = pmx_touchscreen_modes,
199 .mode_count = ARRAY_SIZE(pmx_touchscreen_modes),
200 .enb_on_reset = 1,
201};
202
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100203static struct pmx_dev_mode pmx_can_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100204 {
205 .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | AUTO_EXP_MODE,
206 .mask = PMX_GPIO_PIN2_MASK | PMX_GPIO_PIN3_MASK |
207 PMX_GPIO_PIN4_MASK | PMX_GPIO_PIN5_MASK,
208 },
209};
210
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100211struct pmx_dev spear320_pmx_can = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100212 .name = "can",
213 .modes = pmx_can_modes,
214 .mode_count = ARRAY_SIZE(pmx_can_modes),
215 .enb_on_reset = 1,
216};
217
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100218static struct pmx_dev_mode pmx_sdhci_led_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100219 {
220 .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
221 .mask = PMX_SSP_CS_MASK,
222 },
223};
224
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100225struct pmx_dev spear320_pmx_sdhci_led = {
viresh kumar069580b2011-03-07 05:57:03 +0100226 .name = "sdhci_led",
227 .modes = pmx_sdhci_led_modes,
228 .mode_count = ARRAY_SIZE(pmx_sdhci_led_modes),
viresh kumar70f4c0b2010-04-01 12:31:29 +0100229 .enb_on_reset = 1,
230};
231
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100232static struct pmx_dev_mode pmx_pwm0_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100233 {
234 .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
235 .mask = PMX_UART0_MODEM_MASK,
236 }, {
237 .ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
238 .mask = PMX_MII_MASK,
239 },
240};
241
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100242struct pmx_dev spear320_pmx_pwm0 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100243 .name = "pwm0",
244 .modes = pmx_pwm0_modes,
245 .mode_count = ARRAY_SIZE(pmx_pwm0_modes),
246 .enb_on_reset = 1,
247};
248
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100249static struct pmx_dev_mode pmx_pwm1_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100250 {
251 .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
252 .mask = PMX_UART0_MODEM_MASK,
253 }, {
254 .ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
255 .mask = PMX_MII_MASK,
256 },
257};
258
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100259struct pmx_dev spear320_pmx_pwm1 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100260 .name = "pwm1",
261 .modes = pmx_pwm1_modes,
262 .mode_count = ARRAY_SIZE(pmx_pwm1_modes),
263 .enb_on_reset = 1,
264};
265
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100266static struct pmx_dev_mode pmx_pwm2_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100267 {
268 .ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
269 .mask = PMX_SSP_CS_MASK,
270 }, {
271 .ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
272 .mask = PMX_MII_MASK,
273 },
274};
275
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100276struct pmx_dev spear320_pmx_pwm2 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100277 .name = "pwm2",
278 .modes = pmx_pwm2_modes,
279 .mode_count = ARRAY_SIZE(pmx_pwm2_modes),
280 .enb_on_reset = 1,
281};
282
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100283static struct pmx_dev_mode pmx_pwm3_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100284 {
285 .ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE | AUTO_NET_SMII_MODE,
286 .mask = PMX_MII_MASK,
287 },
288};
289
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100290struct pmx_dev spear320_pmx_pwm3 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100291 .name = "pwm3",
292 .modes = pmx_pwm3_modes,
293 .mode_count = ARRAY_SIZE(pmx_pwm3_modes),
294 .enb_on_reset = 1,
295};
296
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100297static struct pmx_dev_mode pmx_ssp1_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100298 {
299 .ids = SMALL_PRINTERS_MODE | AUTO_NET_SMII_MODE,
300 .mask = PMX_MII_MASK,
301 },
302};
303
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100304struct pmx_dev spear320_pmx_ssp1 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100305 .name = "ssp1",
306 .modes = pmx_ssp1_modes,
307 .mode_count = ARRAY_SIZE(pmx_ssp1_modes),
308 .enb_on_reset = 1,
309};
310
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100311static struct pmx_dev_mode pmx_ssp2_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100312 {
313 .ids = AUTO_NET_SMII_MODE,
314 .mask = PMX_MII_MASK,
315 },
316};
317
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100318struct pmx_dev spear320_pmx_ssp2 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100319 .name = "ssp2",
320 .modes = pmx_ssp2_modes,
321 .mode_count = ARRAY_SIZE(pmx_ssp2_modes),
322 .enb_on_reset = 1,
323};
324
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100325static struct pmx_dev_mode pmx_mii1_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100326 {
327 .ids = AUTO_NET_MII_MODE,
328 .mask = 0x0,
329 },
330};
331
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100332struct pmx_dev spear320_pmx_mii1 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100333 .name = "mii1",
334 .modes = pmx_mii1_modes,
335 .mode_count = ARRAY_SIZE(pmx_mii1_modes),
336 .enb_on_reset = 1,
337};
338
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100339static struct pmx_dev_mode pmx_smii0_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100340 {
341 .ids = AUTO_NET_SMII_MODE | AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
342 .mask = PMX_MII_MASK,
343 },
344};
345
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100346struct pmx_dev spear320_pmx_smii0 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100347 .name = "smii0",
348 .modes = pmx_smii0_modes,
349 .mode_count = ARRAY_SIZE(pmx_smii0_modes),
350 .enb_on_reset = 1,
351};
352
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100353static struct pmx_dev_mode pmx_smii1_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100354 {
355 .ids = AUTO_NET_SMII_MODE | SMALL_PRINTERS_MODE,
356 .mask = PMX_MII_MASK,
357 },
358};
359
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100360struct pmx_dev spear320_pmx_smii1 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100361 .name = "smii1",
362 .modes = pmx_smii1_modes,
363 .mode_count = ARRAY_SIZE(pmx_smii1_modes),
364 .enb_on_reset = 1,
365};
366
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100367static struct pmx_dev_mode pmx_i2c1_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100368 {
369 .ids = AUTO_EXP_MODE,
370 .mask = 0x0,
371 },
372};
373
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100374struct pmx_dev spear320_pmx_i2c1 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100375 .name = "i2c1",
376 .modes = pmx_i2c1_modes,
377 .mode_count = ARRAY_SIZE(pmx_i2c1_modes),
378 .enb_on_reset = 1,
379};
380
381/* pmx driver structure */
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100382static struct pmx_driver pmx_driver = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100383 .mode_reg = {.offset = MODE_CONFIG_REG, .mask = 0x00000007},
384 .mux_reg = {.offset = PAD_MUX_CONFIG_REG, .mask = 0x00007fff},
385};
386
viresh kumar4c18e772010-05-03 09:24:30 +0100387/* spear3xx shared irq */
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100388static struct shirq_dev_config shirq_ras1_config[] = {
viresh kumar4c18e772010-05-03 09:24:30 +0100389 {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100390 .virq = SPEAR320_VIRQ_EMI,
391 .status_mask = SPEAR320_EMI_IRQ_MASK,
392 .clear_mask = SPEAR320_EMI_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100393 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100394 .virq = SPEAR320_VIRQ_CLCD,
395 .status_mask = SPEAR320_CLCD_IRQ_MASK,
396 .clear_mask = SPEAR320_CLCD_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100397 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100398 .virq = SPEAR320_VIRQ_SPP,
399 .status_mask = SPEAR320_SPP_IRQ_MASK,
400 .clear_mask = SPEAR320_SPP_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100401 },
402};
403
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100404static struct spear_shirq shirq_ras1 = {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100405 .irq = SPEAR3XX_IRQ_GEN_RAS_1,
viresh kumar4c18e772010-05-03 09:24:30 +0100406 .dev_config = shirq_ras1_config,
407 .dev_count = ARRAY_SIZE(shirq_ras1_config),
408 .regs = {
409 .enb_reg = -1,
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100410 .status_reg = SPEAR320_INT_STS_MASK_REG,
411 .status_reg_mask = SPEAR320_SHIRQ_RAS1_MASK,
412 .clear_reg = SPEAR320_INT_CLR_MASK_REG,
viresh kumar4c18e772010-05-03 09:24:30 +0100413 .reset_to_clear = 1,
414 },
415};
416
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100417static struct shirq_dev_config shirq_ras3_config[] = {
viresh kumar4c18e772010-05-03 09:24:30 +0100418 {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100419 .virq = SPEAR320_VIRQ_PLGPIO,
420 .enb_mask = SPEAR320_GPIO_IRQ_MASK,
421 .status_mask = SPEAR320_GPIO_IRQ_MASK,
422 .clear_mask = SPEAR320_GPIO_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100423 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100424 .virq = SPEAR320_VIRQ_I2S_PLAY,
425 .enb_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
426 .status_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
427 .clear_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100428 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100429 .virq = SPEAR320_VIRQ_I2S_REC,
430 .enb_mask = SPEAR320_I2S_REC_IRQ_MASK,
431 .status_mask = SPEAR320_I2S_REC_IRQ_MASK,
432 .clear_mask = SPEAR320_I2S_REC_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100433 },
434};
435
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100436static struct spear_shirq shirq_ras3 = {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100437 .irq = SPEAR3XX_IRQ_GEN_RAS_3,
viresh kumar4c18e772010-05-03 09:24:30 +0100438 .dev_config = shirq_ras3_config,
439 .dev_count = ARRAY_SIZE(shirq_ras3_config),
440 .regs = {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100441 .enb_reg = SPEAR320_INT_ENB_MASK_REG,
viresh kumar4c18e772010-05-03 09:24:30 +0100442 .reset_to_enb = 1,
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100443 .status_reg = SPEAR320_INT_STS_MASK_REG,
444 .status_reg_mask = SPEAR320_SHIRQ_RAS3_MASK,
445 .clear_reg = SPEAR320_INT_CLR_MASK_REG,
viresh kumar4c18e772010-05-03 09:24:30 +0100446 .reset_to_clear = 1,
447 },
448};
449
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100450static struct shirq_dev_config shirq_intrcomm_ras_config[] = {
viresh kumar4c18e772010-05-03 09:24:30 +0100451 {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100452 .virq = SPEAR320_VIRQ_CANU,
453 .status_mask = SPEAR320_CAN_U_IRQ_MASK,
454 .clear_mask = SPEAR320_CAN_U_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100455 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100456 .virq = SPEAR320_VIRQ_CANL,
457 .status_mask = SPEAR320_CAN_L_IRQ_MASK,
458 .clear_mask = SPEAR320_CAN_L_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100459 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100460 .virq = SPEAR320_VIRQ_UART1,
461 .status_mask = SPEAR320_UART1_IRQ_MASK,
462 .clear_mask = SPEAR320_UART1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100463 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100464 .virq = SPEAR320_VIRQ_UART2,
465 .status_mask = SPEAR320_UART2_IRQ_MASK,
466 .clear_mask = SPEAR320_UART2_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100467 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100468 .virq = SPEAR320_VIRQ_SSP1,
469 .status_mask = SPEAR320_SSP1_IRQ_MASK,
470 .clear_mask = SPEAR320_SSP1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100471 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100472 .virq = SPEAR320_VIRQ_SSP2,
473 .status_mask = SPEAR320_SSP2_IRQ_MASK,
474 .clear_mask = SPEAR320_SSP2_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100475 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100476 .virq = SPEAR320_VIRQ_SMII0,
477 .status_mask = SPEAR320_SMII0_IRQ_MASK,
478 .clear_mask = SPEAR320_SMII0_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100479 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100480 .virq = SPEAR320_VIRQ_MII1_SMII1,
481 .status_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
482 .clear_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100483 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100484 .virq = SPEAR320_VIRQ_WAKEUP_SMII0,
485 .status_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
486 .clear_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100487 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100488 .virq = SPEAR320_VIRQ_WAKEUP_MII1_SMII1,
489 .status_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
490 .clear_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100491 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100492 .virq = SPEAR320_VIRQ_I2C1,
493 .status_mask = SPEAR320_I2C1_IRQ_MASK,
494 .clear_mask = SPEAR320_I2C1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100495 },
496};
497
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100498static struct spear_shirq shirq_intrcomm_ras = {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100499 .irq = SPEAR3XX_IRQ_INTRCOMM_RAS_ARM,
viresh kumar4c18e772010-05-03 09:24:30 +0100500 .dev_config = shirq_intrcomm_ras_config,
501 .dev_count = ARRAY_SIZE(shirq_intrcomm_ras_config),
502 .regs = {
503 .enb_reg = -1,
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100504 .status_reg = SPEAR320_INT_STS_MASK_REG,
505 .status_reg_mask = SPEAR320_SHIRQ_INTRCOMM_RAS_MASK,
506 .clear_reg = SPEAR320_INT_CLR_MASK_REG,
viresh kumar4c18e772010-05-03 09:24:30 +0100507 .reset_to_clear = 1,
508 },
509};
510
viresh kumarc2c07832011-03-07 05:57:05 +0100511/* Add spear320 specific devices here */
512
viresh kumar70f4c0b2010-04-01 12:31:29 +0100513/* spear320 routines */
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100514void __init spear320_init(struct pmx_mode *pmx_mode, struct pmx_dev **pmx_devs,
515 u8 pmx_dev_count)
viresh kumarbc4e8142010-04-01 12:30:58 +0100516{
viresh kumar4c18e772010-05-03 09:24:30 +0100517 void __iomem *base;
518 int ret = 0;
519
viresh kumarbc4e8142010-04-01 12:30:58 +0100520 /* call spear3xx family common init function */
521 spear3xx_init();
viresh kumar4c18e772010-05-03 09:24:30 +0100522
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400523 /* shared irq registration */
viresh kumar53821162011-03-07 05:57:06 +0100524 base = ioremap(SPEAR320_SOC_CONFIG_BASE, SZ_4K);
viresh kumar4c18e772010-05-03 09:24:30 +0100525 if (base) {
526 /* shirq 1 */
527 shirq_ras1.regs.base = base;
528 ret = spear_shirq_register(&shirq_ras1);
529 if (ret)
530 printk(KERN_ERR "Error registering Shared IRQ 1\n");
531
532 /* shirq 3 */
533 shirq_ras3.regs.base = base;
534 ret = spear_shirq_register(&shirq_ras3);
535 if (ret)
536 printk(KERN_ERR "Error registering Shared IRQ 3\n");
537
538 /* shirq 4 */
539 shirq_intrcomm_ras.regs.base = base;
540 ret = spear_shirq_register(&shirq_intrcomm_ras);
541 if (ret)
542 printk(KERN_ERR "Error registering Shared IRQ 4\n");
543 }
viresh kumar70f4c0b2010-04-01 12:31:29 +0100544
viresh kumar53688c52011-02-16 07:40:30 +0100545 /* pmx initialization */
546 pmx_driver.base = base;
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100547 pmx_driver.mode = pmx_mode;
548 pmx_driver.devs = pmx_devs;
549 pmx_driver.devs_count = pmx_dev_count;
550
viresh kumar53688c52011-02-16 07:40:30 +0100551 ret = pmx_register(&pmx_driver);
552 if (ret)
Masanari Iida15b9cf6d2012-02-14 23:35:42 +0900553 printk(KERN_ERR "padmux: registration failed. err no: %d\n",
viresh kumar53688c52011-02-16 07:40:30 +0100554 ret);
viresh kumar70f4c0b2010-04-01 12:31:29 +0100555}