blob: c5bae9c035d533e1bd1bba3246bf766e8a53c447 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/mach-ixp4xx/include/mach/ixp4xx-regs.h
3 *
4 * Register definitions for IXP4xx chipset. This file contains
5 * register location and bit definitions only. Platform specific
6 * definitions and helper function declarations are in platform.h
7 * and machine-name.h.
8 *
9 * Copyright (C) 2002 Intel Corporation.
10 * Copyright (C) 2003-2004 MontaVista Software, Inc.
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
18#ifndef _ASM_ARM_IXP4XX_H_
19#define _ASM_ARM_IXP4XX_H_
20
21/*
22 * IXP4xx Linux Memory Map:
23 *
24 * Phy Size Virt Description
25 * =========================================================================
26 *
27 * 0x00000000 0x10000000(max) PAGE_OFFSET System RAM
28 *
29 * 0x48000000 0x04000000 ioremap'd PCI Memory Space
30 *
31 * 0x50000000 0x10000000 ioremap'd EXP BUS
32 *
Krzysztof Hałasab7b23db2012-09-02 00:50:39 +020033 * 0xC8000000 0x00013000 0xFEF00000 On-Chip Peripherals
Russell Kinga09e64f2008-08-05 16:14:15 +010034 *
Krzysztof Hałasab7b23db2012-09-02 00:50:39 +020035 * 0xC0000000 0x00001000 0xFEF13000 PCI CFG
Russell Kinga09e64f2008-08-05 16:14:15 +010036 *
Krzysztof Hałasab7b23db2012-09-02 00:50:39 +020037 * 0xC4000000 0x00001000 0xFEF14000 EXP CFG
Russell Kinga09e64f2008-08-05 16:14:15 +010038 *
Krzysztof Hałasab7b23db2012-09-02 00:50:39 +020039 * 0x60000000 0x00004000 0xFEF15000 QMgr
Russell Kinga09e64f2008-08-05 16:14:15 +010040 */
41
42/*
43 * Queue Manager
44 */
Krzysztof Hałasab7b23db2012-09-02 00:50:39 +020045#define IXP4XX_QMGR_BASE_PHYS 0x60000000
46#define IXP4XX_QMGR_BASE_VIRT IOMEM(0xFEF15000)
47#define IXP4XX_QMGR_REGION_SIZE 0x00004000
Russell Kinga09e64f2008-08-05 16:14:15 +010048
49/*
Krzysztof Hałasab7b23db2012-09-02 00:50:39 +020050 * Peripheral space, including debug UART. Must be section-aligned so that
51 * it can be used with the low-level debug code.
Russell Kinga09e64f2008-08-05 16:14:15 +010052 */
Krzysztof Hałasab7b23db2012-09-02 00:50:39 +020053#define IXP4XX_PERIPHERAL_BASE_PHYS 0xC8000000
54#define IXP4XX_PERIPHERAL_BASE_VIRT IOMEM(0xFEF00000)
55#define IXP4XX_PERIPHERAL_REGION_SIZE 0x00013000
Russell Kinga09e64f2008-08-05 16:14:15 +010056
57/*
58 * PCI Config registers
59 */
Krzysztof Hałasab7b23db2012-09-02 00:50:39 +020060#define IXP4XX_PCI_CFG_BASE_PHYS 0xC0000000
61#define IXP4XX_PCI_CFG_BASE_VIRT IOMEM(0xFEF13000)
62#define IXP4XX_PCI_CFG_REGION_SIZE 0x00001000
Russell Kinga09e64f2008-08-05 16:14:15 +010063
64/*
Krzysztof Hałasab7b23db2012-09-02 00:50:39 +020065 * Expansion BUS Configuration registers
Russell Kinga09e64f2008-08-05 16:14:15 +010066 */
Krzysztof Hałasab7b23db2012-09-02 00:50:39 +020067#define IXP4XX_EXP_CFG_BASE_PHYS 0xC4000000
68#define IXP4XX_EXP_CFG_BASE_VIRT 0xFEF14000
69#define IXP4XX_EXP_CFG_REGION_SIZE 0x00001000
Russell Kinga09e64f2008-08-05 16:14:15 +010070
71#define IXP4XX_EXP_CS0_OFFSET 0x00
72#define IXP4XX_EXP_CS1_OFFSET 0x04
73#define IXP4XX_EXP_CS2_OFFSET 0x08
74#define IXP4XX_EXP_CS3_OFFSET 0x0C
75#define IXP4XX_EXP_CS4_OFFSET 0x10
76#define IXP4XX_EXP_CS5_OFFSET 0x14
77#define IXP4XX_EXP_CS6_OFFSET 0x18
78#define IXP4XX_EXP_CS7_OFFSET 0x1C
79#define IXP4XX_EXP_CFG0_OFFSET 0x20
80#define IXP4XX_EXP_CFG1_OFFSET 0x24
81#define IXP4XX_EXP_CFG2_OFFSET 0x28
82#define IXP4XX_EXP_CFG3_OFFSET 0x2C
83
84/*
85 * Expansion Bus Controller registers.
86 */
Arnd Bergmann13ec32f2012-09-14 20:19:40 +000087#define IXP4XX_EXP_REG(x) ((volatile u32 __iomem *)(IXP4XX_EXP_CFG_BASE_VIRT+(x)))
Russell Kinga09e64f2008-08-05 16:14:15 +010088
89#define IXP4XX_EXP_CS0 IXP4XX_EXP_REG(IXP4XX_EXP_CS0_OFFSET)
90#define IXP4XX_EXP_CS1 IXP4XX_EXP_REG(IXP4XX_EXP_CS1_OFFSET)
91#define IXP4XX_EXP_CS2 IXP4XX_EXP_REG(IXP4XX_EXP_CS2_OFFSET)
92#define IXP4XX_EXP_CS3 IXP4XX_EXP_REG(IXP4XX_EXP_CS3_OFFSET)
93#define IXP4XX_EXP_CS4 IXP4XX_EXP_REG(IXP4XX_EXP_CS4_OFFSET)
94#define IXP4XX_EXP_CS5 IXP4XX_EXP_REG(IXP4XX_EXP_CS5_OFFSET)
95#define IXP4XX_EXP_CS6 IXP4XX_EXP_REG(IXP4XX_EXP_CS6_OFFSET)
96#define IXP4XX_EXP_CS7 IXP4XX_EXP_REG(IXP4XX_EXP_CS7_OFFSET)
97
98#define IXP4XX_EXP_CFG0 IXP4XX_EXP_REG(IXP4XX_EXP_CFG0_OFFSET)
99#define IXP4XX_EXP_CFG1 IXP4XX_EXP_REG(IXP4XX_EXP_CFG1_OFFSET)
100#define IXP4XX_EXP_CFG2 IXP4XX_EXP_REG(IXP4XX_EXP_CFG2_OFFSET)
101#define IXP4XX_EXP_CFG3 IXP4XX_EXP_REG(IXP4XX_EXP_CFG3_OFFSET)
102
103
104/*
105 * Peripheral Space Register Region Base Addresses
106 */
107#define IXP4XX_UART1_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x0000)
108#define IXP4XX_UART2_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x1000)
109#define IXP4XX_PMU_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x2000)
110#define IXP4XX_INTC_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x3000)
111#define IXP4XX_GPIO_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x4000)
112#define IXP4XX_TIMER_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x5000)
113#define IXP4XX_NPEA_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x6000)
114#define IXP4XX_NPEB_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x7000)
115#define IXP4XX_NPEC_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x8000)
116#define IXP4XX_EthB_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x9000)
117#define IXP4XX_EthC_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xA000)
118#define IXP4XX_USB_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xB000)
119/* ixp46X only */
120#define IXP4XX_EthA_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xC000)
121#define IXP4XX_EthB1_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xD000)
122#define IXP4XX_EthB2_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xE000)
123#define IXP4XX_EthB3_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xF000)
124#define IXP4XX_TIMESYNC_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x10000)
125#define IXP4XX_I2C_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x11000)
126#define IXP4XX_SSP_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x12000)
127
128
129#define IXP4XX_UART1_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x0000)
130#define IXP4XX_UART2_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x1000)
131#define IXP4XX_PMU_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x2000)
132#define IXP4XX_INTC_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x3000)
133#define IXP4XX_GPIO_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x4000)
134#define IXP4XX_TIMER_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x5000)
135#define IXP4XX_NPEA_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x6000)
136#define IXP4XX_NPEB_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x7000)
137#define IXP4XX_NPEC_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x8000)
138#define IXP4XX_EthB_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x9000)
139#define IXP4XX_EthC_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xA000)
140#define IXP4XX_USB_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xB000)
141/* ixp46X only */
142#define IXP4XX_EthA_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xC000)
143#define IXP4XX_EthB1_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xD000)
144#define IXP4XX_EthB2_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xE000)
145#define IXP4XX_EthB3_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xF000)
146#define IXP4XX_TIMESYNC_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x10000)
147#define IXP4XX_I2C_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x11000)
148#define IXP4XX_SSP_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x12000)
149
150/*
151 * Constants to make it easy to access Interrupt Controller registers
152 */
153#define IXP4XX_ICPR_OFFSET 0x00 /* Interrupt Status */
154#define IXP4XX_ICMR_OFFSET 0x04 /* Interrupt Enable */
155#define IXP4XX_ICLR_OFFSET 0x08 /* Interrupt IRQ/FIQ Select */
156#define IXP4XX_ICIP_OFFSET 0x0C /* IRQ Status */
157#define IXP4XX_ICFP_OFFSET 0x10 /* FIQ Status */
158#define IXP4XX_ICHR_OFFSET 0x14 /* Interrupt Priority */
159#define IXP4XX_ICIH_OFFSET 0x18 /* IRQ Highest Pri Int */
160#define IXP4XX_ICFH_OFFSET 0x1C /* FIQ Highest Pri Int */
161
162/*
163 * IXP465-only
164 */
165#define IXP4XX_ICPR2_OFFSET 0x20 /* Interrupt Status 2 */
166#define IXP4XX_ICMR2_OFFSET 0x24 /* Interrupt Enable 2 */
167#define IXP4XX_ICLR2_OFFSET 0x28 /* Interrupt IRQ/FIQ Select 2 */
168#define IXP4XX_ICIP2_OFFSET 0x2C /* IRQ Status */
169#define IXP4XX_ICFP2_OFFSET 0x30 /* FIQ Status */
170#define IXP4XX_ICEEN_OFFSET 0x34 /* Error High Pri Enable */
171
172
173/*
174 * Interrupt Controller Register Definitions.
175 */
176
177#define IXP4XX_INTC_REG(x) ((volatile u32 *)(IXP4XX_INTC_BASE_VIRT+(x)))
178
179#define IXP4XX_ICPR IXP4XX_INTC_REG(IXP4XX_ICPR_OFFSET)
180#define IXP4XX_ICMR IXP4XX_INTC_REG(IXP4XX_ICMR_OFFSET)
181#define IXP4XX_ICLR IXP4XX_INTC_REG(IXP4XX_ICLR_OFFSET)
182#define IXP4XX_ICIP IXP4XX_INTC_REG(IXP4XX_ICIP_OFFSET)
183#define IXP4XX_ICFP IXP4XX_INTC_REG(IXP4XX_ICFP_OFFSET)
184#define IXP4XX_ICHR IXP4XX_INTC_REG(IXP4XX_ICHR_OFFSET)
185#define IXP4XX_ICIH IXP4XX_INTC_REG(IXP4XX_ICIH_OFFSET)
186#define IXP4XX_ICFH IXP4XX_INTC_REG(IXP4XX_ICFH_OFFSET)
187#define IXP4XX_ICPR2 IXP4XX_INTC_REG(IXP4XX_ICPR2_OFFSET)
188#define IXP4XX_ICMR2 IXP4XX_INTC_REG(IXP4XX_ICMR2_OFFSET)
189#define IXP4XX_ICLR2 IXP4XX_INTC_REG(IXP4XX_ICLR2_OFFSET)
190#define IXP4XX_ICIP2 IXP4XX_INTC_REG(IXP4XX_ICIP2_OFFSET)
191#define IXP4XX_ICFP2 IXP4XX_INTC_REG(IXP4XX_ICFP2_OFFSET)
192#define IXP4XX_ICEEN IXP4XX_INTC_REG(IXP4XX_ICEEN_OFFSET)
193
194/*
195 * Constants to make it easy to access GPIO registers
196 */
197#define IXP4XX_GPIO_GPOUTR_OFFSET 0x00
198#define IXP4XX_GPIO_GPOER_OFFSET 0x04
199#define IXP4XX_GPIO_GPINR_OFFSET 0x08
200#define IXP4XX_GPIO_GPISR_OFFSET 0x0C
201#define IXP4XX_GPIO_GPIT1R_OFFSET 0x10
202#define IXP4XX_GPIO_GPIT2R_OFFSET 0x14
203#define IXP4XX_GPIO_GPCLKR_OFFSET 0x18
204#define IXP4XX_GPIO_GPDBSELR_OFFSET 0x1C
205
206/*
207 * GPIO Register Definitions.
208 * [Only perform 32bit reads/writes]
209 */
210#define IXP4XX_GPIO_REG(x) ((volatile u32 *)(IXP4XX_GPIO_BASE_VIRT+(x)))
211
212#define IXP4XX_GPIO_GPOUTR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPOUTR_OFFSET)
213#define IXP4XX_GPIO_GPOER IXP4XX_GPIO_REG(IXP4XX_GPIO_GPOER_OFFSET)
214#define IXP4XX_GPIO_GPINR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPINR_OFFSET)
215#define IXP4XX_GPIO_GPISR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPISR_OFFSET)
216#define IXP4XX_GPIO_GPIT1R IXP4XX_GPIO_REG(IXP4XX_GPIO_GPIT1R_OFFSET)
217#define IXP4XX_GPIO_GPIT2R IXP4XX_GPIO_REG(IXP4XX_GPIO_GPIT2R_OFFSET)
218#define IXP4XX_GPIO_GPCLKR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPCLKR_OFFSET)
219#define IXP4XX_GPIO_GPDBSELR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPDBSELR_OFFSET)
220
221/*
222 * GPIO register bit definitions
223 */
224
225/* Interrupt styles
226 */
227#define IXP4XX_GPIO_STYLE_ACTIVE_HIGH 0x0
228#define IXP4XX_GPIO_STYLE_ACTIVE_LOW 0x1
229#define IXP4XX_GPIO_STYLE_RISING_EDGE 0x2
230#define IXP4XX_GPIO_STYLE_FALLING_EDGE 0x3
231#define IXP4XX_GPIO_STYLE_TRANSITIONAL 0x4
232
233/*
234 * Mask used to clear interrupt styles
235 */
236#define IXP4XX_GPIO_STYLE_CLEAR 0x7
237#define IXP4XX_GPIO_STYLE_SIZE 3
238
239/*
240 * Constants to make it easy to access Timer Control/Status registers
241 */
242#define IXP4XX_OSTS_OFFSET 0x00 /* Continious TimeStamp */
243#define IXP4XX_OST1_OFFSET 0x04 /* Timer 1 Timestamp */
244#define IXP4XX_OSRT1_OFFSET 0x08 /* Timer 1 Reload */
245#define IXP4XX_OST2_OFFSET 0x0C /* Timer 2 Timestamp */
246#define IXP4XX_OSRT2_OFFSET 0x10 /* Timer 2 Reload */
247#define IXP4XX_OSWT_OFFSET 0x14 /* Watchdog Timer */
248#define IXP4XX_OSWE_OFFSET 0x18 /* Watchdog Enable */
249#define IXP4XX_OSWK_OFFSET 0x1C /* Watchdog Key */
250#define IXP4XX_OSST_OFFSET 0x20 /* Timer Status */
251
252/*
253 * Operating System Timer Register Definitions.
254 */
255
256#define IXP4XX_TIMER_REG(x) ((volatile u32 *)(IXP4XX_TIMER_BASE_VIRT+(x)))
257
258#define IXP4XX_OSTS IXP4XX_TIMER_REG(IXP4XX_OSTS_OFFSET)
259#define IXP4XX_OST1 IXP4XX_TIMER_REG(IXP4XX_OST1_OFFSET)
260#define IXP4XX_OSRT1 IXP4XX_TIMER_REG(IXP4XX_OSRT1_OFFSET)
261#define IXP4XX_OST2 IXP4XX_TIMER_REG(IXP4XX_OST2_OFFSET)
262#define IXP4XX_OSRT2 IXP4XX_TIMER_REG(IXP4XX_OSRT2_OFFSET)
263#define IXP4XX_OSWT IXP4XX_TIMER_REG(IXP4XX_OSWT_OFFSET)
264#define IXP4XX_OSWE IXP4XX_TIMER_REG(IXP4XX_OSWE_OFFSET)
265#define IXP4XX_OSWK IXP4XX_TIMER_REG(IXP4XX_OSWK_OFFSET)
266#define IXP4XX_OSST IXP4XX_TIMER_REG(IXP4XX_OSST_OFFSET)
267
268/*
269 * Timer register values and bit definitions
270 */
271#define IXP4XX_OST_ENABLE 0x00000001
272#define IXP4XX_OST_ONE_SHOT 0x00000002
273/* Low order bits of reload value ignored */
274#define IXP4XX_OST_RELOAD_MASK 0x00000003
275#define IXP4XX_OST_DISABLED 0x00000000
276#define IXP4XX_OSST_TIMER_1_PEND 0x00000001
277#define IXP4XX_OSST_TIMER_2_PEND 0x00000002
278#define IXP4XX_OSST_TIMER_TS_PEND 0x00000004
279#define IXP4XX_OSST_TIMER_WDOG_PEND 0x00000008
280#define IXP4XX_OSST_TIMER_WARM_RESET 0x00000010
281
282#define IXP4XX_WDT_KEY 0x0000482E
283
284#define IXP4XX_WDT_RESET_ENABLE 0x00000001
285#define IXP4XX_WDT_IRQ_ENABLE 0x00000002
286#define IXP4XX_WDT_COUNT_ENABLE 0x00000004
287
288
289/*
290 * Constants to make it easy to access PCI Control/Status registers
291 */
292#define PCI_NP_AD_OFFSET 0x00
293#define PCI_NP_CBE_OFFSET 0x04
294#define PCI_NP_WDATA_OFFSET 0x08
295#define PCI_NP_RDATA_OFFSET 0x0c
296#define PCI_CRP_AD_CBE_OFFSET 0x10
297#define PCI_CRP_WDATA_OFFSET 0x14
298#define PCI_CRP_RDATA_OFFSET 0x18
299#define PCI_CSR_OFFSET 0x1c
300#define PCI_ISR_OFFSET 0x20
301#define PCI_INTEN_OFFSET 0x24
302#define PCI_DMACTRL_OFFSET 0x28
303#define PCI_AHBMEMBASE_OFFSET 0x2c
304#define PCI_AHBIOBASE_OFFSET 0x30
305#define PCI_PCIMEMBASE_OFFSET 0x34
306#define PCI_AHBDOORBELL_OFFSET 0x38
307#define PCI_PCIDOORBELL_OFFSET 0x3C
308#define PCI_ATPDMA0_AHBADDR_OFFSET 0x40
309#define PCI_ATPDMA0_PCIADDR_OFFSET 0x44
310#define PCI_ATPDMA0_LENADDR_OFFSET 0x48
311#define PCI_ATPDMA1_AHBADDR_OFFSET 0x4C
312#define PCI_ATPDMA1_PCIADDR_OFFSET 0x50
313#define PCI_ATPDMA1_LENADDR_OFFSET 0x54
314
315/*
316 * PCI Control/Status Registers
317 */
318#define IXP4XX_PCI_CSR(x) ((volatile u32 *)(IXP4XX_PCI_CFG_BASE_VIRT+(x)))
319
320#define PCI_NP_AD IXP4XX_PCI_CSR(PCI_NP_AD_OFFSET)
321#define PCI_NP_CBE IXP4XX_PCI_CSR(PCI_NP_CBE_OFFSET)
322#define PCI_NP_WDATA IXP4XX_PCI_CSR(PCI_NP_WDATA_OFFSET)
323#define PCI_NP_RDATA IXP4XX_PCI_CSR(PCI_NP_RDATA_OFFSET)
324#define PCI_CRP_AD_CBE IXP4XX_PCI_CSR(PCI_CRP_AD_CBE_OFFSET)
325#define PCI_CRP_WDATA IXP4XX_PCI_CSR(PCI_CRP_WDATA_OFFSET)
326#define PCI_CRP_RDATA IXP4XX_PCI_CSR(PCI_CRP_RDATA_OFFSET)
327#define PCI_CSR IXP4XX_PCI_CSR(PCI_CSR_OFFSET)
328#define PCI_ISR IXP4XX_PCI_CSR(PCI_ISR_OFFSET)
329#define PCI_INTEN IXP4XX_PCI_CSR(PCI_INTEN_OFFSET)
330#define PCI_DMACTRL IXP4XX_PCI_CSR(PCI_DMACTRL_OFFSET)
331#define PCI_AHBMEMBASE IXP4XX_PCI_CSR(PCI_AHBMEMBASE_OFFSET)
332#define PCI_AHBIOBASE IXP4XX_PCI_CSR(PCI_AHBIOBASE_OFFSET)
333#define PCI_PCIMEMBASE IXP4XX_PCI_CSR(PCI_PCIMEMBASE_OFFSET)
334#define PCI_AHBDOORBELL IXP4XX_PCI_CSR(PCI_AHBDOORBELL_OFFSET)
335#define PCI_PCIDOORBELL IXP4XX_PCI_CSR(PCI_PCIDOORBELL_OFFSET)
336#define PCI_ATPDMA0_AHBADDR IXP4XX_PCI_CSR(PCI_ATPDMA0_AHBADDR_OFFSET)
337#define PCI_ATPDMA0_PCIADDR IXP4XX_PCI_CSR(PCI_ATPDMA0_PCIADDR_OFFSET)
338#define PCI_ATPDMA0_LENADDR IXP4XX_PCI_CSR(PCI_ATPDMA0_LENADDR_OFFSET)
339#define PCI_ATPDMA1_AHBADDR IXP4XX_PCI_CSR(PCI_ATPDMA1_AHBADDR_OFFSET)
340#define PCI_ATPDMA1_PCIADDR IXP4XX_PCI_CSR(PCI_ATPDMA1_PCIADDR_OFFSET)
341#define PCI_ATPDMA1_LENADDR IXP4XX_PCI_CSR(PCI_ATPDMA1_LENADDR_OFFSET)
342
343/*
344 * PCI register values and bit definitions
345 */
346
347/* CSR bit definitions */
348#define PCI_CSR_HOST 0x00000001
349#define PCI_CSR_ARBEN 0x00000002
350#define PCI_CSR_ADS 0x00000004
351#define PCI_CSR_PDS 0x00000008
352#define PCI_CSR_ABE 0x00000010
353#define PCI_CSR_DBT 0x00000020
354#define PCI_CSR_ASE 0x00000100
355#define PCI_CSR_IC 0x00008000
356
357/* ISR (Interrupt status) Register bit definitions */
358#define PCI_ISR_PSE 0x00000001
359#define PCI_ISR_PFE 0x00000002
360#define PCI_ISR_PPE 0x00000004
361#define PCI_ISR_AHBE 0x00000008
362#define PCI_ISR_APDC 0x00000010
363#define PCI_ISR_PADC 0x00000020
364#define PCI_ISR_ADB 0x00000040
365#define PCI_ISR_PDB 0x00000080
366
367/* INTEN (Interrupt Enable) Register bit definitions */
368#define PCI_INTEN_PSE 0x00000001
369#define PCI_INTEN_PFE 0x00000002
370#define PCI_INTEN_PPE 0x00000004
371#define PCI_INTEN_AHBE 0x00000008
372#define PCI_INTEN_APDC 0x00000010
373#define PCI_INTEN_PADC 0x00000020
374#define PCI_INTEN_ADB 0x00000040
375#define PCI_INTEN_PDB 0x00000080
376
377/*
378 * Shift value for byte enable on NP cmd/byte enable register
379 */
380#define IXP4XX_PCI_NP_CBE_BESL 4
381
382/*
383 * PCI commands supported by NP access unit
384 */
385#define NP_CMD_IOREAD 0x2
386#define NP_CMD_IOWRITE 0x3
387#define NP_CMD_CONFIGREAD 0xa
388#define NP_CMD_CONFIGWRITE 0xb
389#define NP_CMD_MEMREAD 0x6
390#define NP_CMD_MEMWRITE 0x7
391
392/*
393 * Constants for CRP access into local config space
394 */
395#define CRP_AD_CBE_BESL 20
396#define CRP_AD_CBE_WRITE 0x00010000
397
398
399/*
400 * USB Device Controller
401 *
402 * These are used by the USB gadget driver, so they don't follow the
403 * IXP4XX_ naming convetions.
404 *
405 */
406# define IXP4XX_USB_REG(x) (*((volatile u32 *)(x)))
407
408/* UDC Undocumented - Reserved1 */
409#define UDC_RES1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0004)
410/* UDC Undocumented - Reserved2 */
411#define UDC_RES2 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0008)
412/* UDC Undocumented - Reserved3 */
413#define UDC_RES3 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x000C)
414/* UDC Control Register */
415#define UDCCR IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0000)
416/* UDC Endpoint 0 Control/Status Register */
417#define UDCCS0 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0010)
418/* UDC Endpoint 1 (IN) Control/Status Register */
419#define UDCCS1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0014)
420/* UDC Endpoint 2 (OUT) Control/Status Register */
421#define UDCCS2 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0018)
422/* UDC Endpoint 3 (IN) Control/Status Register */
423#define UDCCS3 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x001C)
424/* UDC Endpoint 4 (OUT) Control/Status Register */
425#define UDCCS4 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0020)
426/* UDC Endpoint 5 (Interrupt) Control/Status Register */
427#define UDCCS5 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0024)
428/* UDC Endpoint 6 (IN) Control/Status Register */
429#define UDCCS6 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0028)
430/* UDC Endpoint 7 (OUT) Control/Status Register */
431#define UDCCS7 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x002C)
432/* UDC Endpoint 8 (IN) Control/Status Register */
433#define UDCCS8 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0030)
434/* UDC Endpoint 9 (OUT) Control/Status Register */
435#define UDCCS9 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0034)
436/* UDC Endpoint 10 (Interrupt) Control/Status Register */
437#define UDCCS10 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0038)
438/* UDC Endpoint 11 (IN) Control/Status Register */
439#define UDCCS11 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x003C)
440/* UDC Endpoint 12 (OUT) Control/Status Register */
441#define UDCCS12 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0040)
442/* UDC Endpoint 13 (IN) Control/Status Register */
443#define UDCCS13 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0044)
444/* UDC Endpoint 14 (OUT) Control/Status Register */
445#define UDCCS14 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0048)
446/* UDC Endpoint 15 (Interrupt) Control/Status Register */
447#define UDCCS15 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x004C)
448/* UDC Frame Number Register High */
449#define UFNRH IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0060)
450/* UDC Frame Number Register Low */
451#define UFNRL IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0064)
452/* UDC Byte Count Reg 2 */
453#define UBCR2 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0068)
454/* UDC Byte Count Reg 4 */
455#define UBCR4 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x006c)
456/* UDC Byte Count Reg 7 */
457#define UBCR7 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0070)
458/* UDC Byte Count Reg 9 */
459#define UBCR9 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0074)
460/* UDC Byte Count Reg 12 */
461#define UBCR12 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0078)
462/* UDC Byte Count Reg 14 */
463#define UBCR14 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x007c)
464/* UDC Endpoint 0 Data Register */
465#define UDDR0 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0080)
466/* UDC Endpoint 1 Data Register */
467#define UDDR1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0100)
468/* UDC Endpoint 2 Data Register */
469#define UDDR2 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0180)
470/* UDC Endpoint 3 Data Register */
471#define UDDR3 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0200)
472/* UDC Endpoint 4 Data Register */
473#define UDDR4 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0400)
474/* UDC Endpoint 5 Data Register */
475#define UDDR5 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x00A0)
476/* UDC Endpoint 6 Data Register */
477#define UDDR6 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0600)
478/* UDC Endpoint 7 Data Register */
479#define UDDR7 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0680)
480/* UDC Endpoint 8 Data Register */
481#define UDDR8 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0700)
482/* UDC Endpoint 9 Data Register */
483#define UDDR9 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0900)
484/* UDC Endpoint 10 Data Register */
485#define UDDR10 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x00C0)
486/* UDC Endpoint 11 Data Register */
487#define UDDR11 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0B00)
488/* UDC Endpoint 12 Data Register */
489#define UDDR12 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0B80)
490/* UDC Endpoint 13 Data Register */
491#define UDDR13 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0C00)
492/* UDC Endpoint 14 Data Register */
493#define UDDR14 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0E00)
494/* UDC Endpoint 15 Data Register */
495#define UDDR15 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x00E0)
496/* UDC Interrupt Control Register 0 */
497#define UICR0 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0050)
498/* UDC Interrupt Control Register 1 */
499#define UICR1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0054)
500/* UDC Status Interrupt Register 0 */
501#define USIR0 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0058)
502/* UDC Status Interrupt Register 1 */
503#define USIR1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x005C)
504
505#define UDCCR_UDE (1 << 0) /* UDC enable */
506#define UDCCR_UDA (1 << 1) /* UDC active */
507#define UDCCR_RSM (1 << 2) /* Device resume */
508#define UDCCR_RESIR (1 << 3) /* Resume interrupt request */
509#define UDCCR_SUSIR (1 << 4) /* Suspend interrupt request */
510#define UDCCR_SRM (1 << 5) /* Suspend/resume interrupt mask */
511#define UDCCR_RSTIR (1 << 6) /* Reset interrupt request */
512#define UDCCR_REM (1 << 7) /* Reset interrupt mask */
513
514#define UDCCS0_OPR (1 << 0) /* OUT packet ready */
515#define UDCCS0_IPR (1 << 1) /* IN packet ready */
516#define UDCCS0_FTF (1 << 2) /* Flush Tx FIFO */
517#define UDCCS0_DRWF (1 << 3) /* Device remote wakeup feature */
518#define UDCCS0_SST (1 << 4) /* Sent stall */
519#define UDCCS0_FST (1 << 5) /* Force stall */
520#define UDCCS0_RNE (1 << 6) /* Receive FIFO no empty */
521#define UDCCS0_SA (1 << 7) /* Setup active */
522
523#define UDCCS_BI_TFS (1 << 0) /* Transmit FIFO service */
524#define UDCCS_BI_TPC (1 << 1) /* Transmit packet complete */
525#define UDCCS_BI_FTF (1 << 2) /* Flush Tx FIFO */
526#define UDCCS_BI_TUR (1 << 3) /* Transmit FIFO underrun */
527#define UDCCS_BI_SST (1 << 4) /* Sent stall */
528#define UDCCS_BI_FST (1 << 5) /* Force stall */
529#define UDCCS_BI_TSP (1 << 7) /* Transmit short packet */
530
531#define UDCCS_BO_RFS (1 << 0) /* Receive FIFO service */
532#define UDCCS_BO_RPC (1 << 1) /* Receive packet complete */
533#define UDCCS_BO_DME (1 << 3) /* DMA enable */
534#define UDCCS_BO_SST (1 << 4) /* Sent stall */
535#define UDCCS_BO_FST (1 << 5) /* Force stall */
536#define UDCCS_BO_RNE (1 << 6) /* Receive FIFO not empty */
537#define UDCCS_BO_RSP (1 << 7) /* Receive short packet */
538
539#define UDCCS_II_TFS (1 << 0) /* Transmit FIFO service */
540#define UDCCS_II_TPC (1 << 1) /* Transmit packet complete */
541#define UDCCS_II_FTF (1 << 2) /* Flush Tx FIFO */
542#define UDCCS_II_TUR (1 << 3) /* Transmit FIFO underrun */
543#define UDCCS_II_TSP (1 << 7) /* Transmit short packet */
544
545#define UDCCS_IO_RFS (1 << 0) /* Receive FIFO service */
546#define UDCCS_IO_RPC (1 << 1) /* Receive packet complete */
547#define UDCCS_IO_ROF (1 << 3) /* Receive overflow */
548#define UDCCS_IO_DME (1 << 3) /* DMA enable */
549#define UDCCS_IO_RNE (1 << 6) /* Receive FIFO not empty */
550#define UDCCS_IO_RSP (1 << 7) /* Receive short packet */
551
552#define UDCCS_INT_TFS (1 << 0) /* Transmit FIFO service */
553#define UDCCS_INT_TPC (1 << 1) /* Transmit packet complete */
554#define UDCCS_INT_FTF (1 << 2) /* Flush Tx FIFO */
555#define UDCCS_INT_TUR (1 << 3) /* Transmit FIFO underrun */
556#define UDCCS_INT_SST (1 << 4) /* Sent stall */
557#define UDCCS_INT_FST (1 << 5) /* Force stall */
558#define UDCCS_INT_TSP (1 << 7) /* Transmit short packet */
559
560#define UICR0_IM0 (1 << 0) /* Interrupt mask ep 0 */
561#define UICR0_IM1 (1 << 1) /* Interrupt mask ep 1 */
562#define UICR0_IM2 (1 << 2) /* Interrupt mask ep 2 */
563#define UICR0_IM3 (1 << 3) /* Interrupt mask ep 3 */
564#define UICR0_IM4 (1 << 4) /* Interrupt mask ep 4 */
565#define UICR0_IM5 (1 << 5) /* Interrupt mask ep 5 */
566#define UICR0_IM6 (1 << 6) /* Interrupt mask ep 6 */
567#define UICR0_IM7 (1 << 7) /* Interrupt mask ep 7 */
568
569#define UICR1_IM8 (1 << 0) /* Interrupt mask ep 8 */
570#define UICR1_IM9 (1 << 1) /* Interrupt mask ep 9 */
571#define UICR1_IM10 (1 << 2) /* Interrupt mask ep 10 */
572#define UICR1_IM11 (1 << 3) /* Interrupt mask ep 11 */
573#define UICR1_IM12 (1 << 4) /* Interrupt mask ep 12 */
574#define UICR1_IM13 (1 << 5) /* Interrupt mask ep 13 */
575#define UICR1_IM14 (1 << 6) /* Interrupt mask ep 14 */
576#define UICR1_IM15 (1 << 7) /* Interrupt mask ep 15 */
577
578#define USIR0_IR0 (1 << 0) /* Interrupt request ep 0 */
579#define USIR0_IR1 (1 << 1) /* Interrupt request ep 1 */
580#define USIR0_IR2 (1 << 2) /* Interrupt request ep 2 */
581#define USIR0_IR3 (1 << 3) /* Interrupt request ep 3 */
582#define USIR0_IR4 (1 << 4) /* Interrupt request ep 4 */
583#define USIR0_IR5 (1 << 5) /* Interrupt request ep 5 */
584#define USIR0_IR6 (1 << 6) /* Interrupt request ep 6 */
585#define USIR0_IR7 (1 << 7) /* Interrupt request ep 7 */
586
587#define USIR1_IR8 (1 << 0) /* Interrupt request ep 8 */
588#define USIR1_IR9 (1 << 1) /* Interrupt request ep 9 */
589#define USIR1_IR10 (1 << 2) /* Interrupt request ep 10 */
590#define USIR1_IR11 (1 << 3) /* Interrupt request ep 11 */
591#define USIR1_IR12 (1 << 4) /* Interrupt request ep 12 */
592#define USIR1_IR13 (1 << 5) /* Interrupt request ep 13 */
593#define USIR1_IR14 (1 << 6) /* Interrupt request ep 14 */
594#define USIR1_IR15 (1 << 7) /* Interrupt request ep 15 */
595
596#define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
597
598/* "fuse" bits of IXP_EXP_CFG2 */
Krzysztof Hałasade3ce852009-03-17 13:51:52 +0100599/* All IXP4xx CPUs */
Russell Kinga09e64f2008-08-05 16:14:15 +0100600#define IXP4XX_FEATURE_RCOMP (1 << 0)
601#define IXP4XX_FEATURE_USB_DEVICE (1 << 1)
602#define IXP4XX_FEATURE_HASH (1 << 2)
603#define IXP4XX_FEATURE_AES (1 << 3)
604#define IXP4XX_FEATURE_DES (1 << 4)
605#define IXP4XX_FEATURE_HDLC (1 << 5)
606#define IXP4XX_FEATURE_AAL (1 << 6)
607#define IXP4XX_FEATURE_HSS (1 << 7)
608#define IXP4XX_FEATURE_UTOPIA (1 << 8)
609#define IXP4XX_FEATURE_NPEB_ETH0 (1 << 9)
610#define IXP4XX_FEATURE_NPEC_ETH (1 << 10)
611#define IXP4XX_FEATURE_RESET_NPEA (1 << 11)
612#define IXP4XX_FEATURE_RESET_NPEB (1 << 12)
613#define IXP4XX_FEATURE_RESET_NPEC (1 << 13)
614#define IXP4XX_FEATURE_PCI (1 << 14)
Russell Kinga09e64f2008-08-05 16:14:15 +0100615#define IXP4XX_FEATURE_UTOPIA_PHY_LIMIT (3 << 16)
Krzysztof Hałasade3ce852009-03-17 13:51:52 +0100616#define IXP4XX_FEATURE_XSCALE_MAX_FREQ (3 << 22)
617#define IXP42X_FEATURE_MASK (IXP4XX_FEATURE_RCOMP | \
618 IXP4XX_FEATURE_USB_DEVICE | \
619 IXP4XX_FEATURE_HASH | \
620 IXP4XX_FEATURE_AES | \
621 IXP4XX_FEATURE_DES | \
622 IXP4XX_FEATURE_HDLC | \
623 IXP4XX_FEATURE_AAL | \
624 IXP4XX_FEATURE_HSS | \
625 IXP4XX_FEATURE_UTOPIA | \
626 IXP4XX_FEATURE_NPEB_ETH0 | \
627 IXP4XX_FEATURE_NPEC_ETH | \
628 IXP4XX_FEATURE_RESET_NPEA | \
629 IXP4XX_FEATURE_RESET_NPEB | \
630 IXP4XX_FEATURE_RESET_NPEC | \
631 IXP4XX_FEATURE_PCI | \
632 IXP4XX_FEATURE_UTOPIA_PHY_LIMIT | \
633 IXP4XX_FEATURE_XSCALE_MAX_FREQ)
634
635
636/* IXP43x/46x CPUs */
637#define IXP4XX_FEATURE_ECC_TIMESYNC (1 << 15)
Russell Kinga09e64f2008-08-05 16:14:15 +0100638#define IXP4XX_FEATURE_USB_HOST (1 << 18)
639#define IXP4XX_FEATURE_NPEA_ETH (1 << 19)
Krzysztof Hałasade3ce852009-03-17 13:51:52 +0100640#define IXP43X_FEATURE_MASK (IXP42X_FEATURE_MASK | \
641 IXP4XX_FEATURE_ECC_TIMESYNC | \
642 IXP4XX_FEATURE_USB_HOST | \
643 IXP4XX_FEATURE_NPEA_ETH)
644
645/* IXP46x CPU (including IXP455) only */
Russell Kinga09e64f2008-08-05 16:14:15 +0100646#define IXP4XX_FEATURE_NPEB_ETH_1_TO_3 (1 << 20)
647#define IXP4XX_FEATURE_RSA (1 << 21)
Krzysztof Hałasade3ce852009-03-17 13:51:52 +0100648#define IXP46X_FEATURE_MASK (IXP43X_FEATURE_MASK | \
649 IXP4XX_FEATURE_NPEB_ETH_1_TO_3 | \
650 IXP4XX_FEATURE_RSA)
Russell Kinga09e64f2008-08-05 16:14:15 +0100651
652#endif