blob: e1b41416fbf1e711cb0653f403144d2665676af0 [file] [log] [blame]
Kevin Hilman6f88e9b2010-07-26 16:34:31 -06001/*
2 * pm.c - Common OMAP2+ power management-related code
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Copyright (C) 2010 Nokia Corporation
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
13#include <linux/init.h>
14#include <linux/io.h>
15#include <linux/err.h>
Nishanth Menone4db1c72013-09-19 16:03:52 -050016#include <linux/pm_opp.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040017#include <linux/export.h>
Paul Walmsley14164082012-02-02 02:30:50 -070018#include <linux/suspend.h>
Kevin Hilman24d7b402012-09-06 14:03:08 -070019#include <linux/cpu.h>
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060020
Govindraj.R335aece2012-03-29 09:30:28 -070021#include <asm/system_misc.h>
22
Tony Lindgren1d5aef42012-10-03 16:36:40 -070023#include "omap-pm.h"
Tony Lindgren25c7d492012-10-02 17:25:48 -070024#include "omap_device.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010025#include "common.h"
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060026
Tony Lindgrene4c060d2012-10-05 13:25:59 -070027#include "soc.h"
Paul Walmsley14164082012-02-02 02:30:50 -070028#include "prcm-common.h"
Paul Walmsleye1d6f472011-02-25 15:54:33 -070029#include "voltage.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070030#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070031#include "clockdomain.h"
Thara Gopinath0c0a5d62010-05-29 22:02:23 +053032#include "pm.h"
Kevin Hilman46232a32011-11-23 14:43:01 -080033#include "twl-common.h"
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053034
Paul Walmsley14164082012-02-02 02:30:50 -070035/*
36 * omap_pm_suspend: points to a function that does the SoC-specific
37 * suspend work
38 */
39int (*omap_pm_suspend)(void);
40
Kevin Hilman74d29162012-11-14 17:13:04 -080041#ifdef CONFIG_PM
Tero Kristo908b75e2012-09-25 19:33:39 +030042/**
43 * struct omap2_oscillator - Describe the board main oscillator latencies
44 * @startup_time: oscillator startup latency
45 * @shutdown_time: oscillator shutdown latency
46 */
47struct omap2_oscillator {
48 u32 startup_time;
49 u32 shutdown_time;
50};
51
52static struct omap2_oscillator oscillator = {
53 .startup_time = ULONG_MAX,
54 .shutdown_time = ULONG_MAX,
55};
56
57void omap_pm_setup_oscillator(u32 tstart, u32 tshut)
58{
59 oscillator.startup_time = tstart;
60 oscillator.shutdown_time = tshut;
61}
62
63void omap_pm_get_oscillator(u32 *tstart, u32 *tshut)
64{
65 if (!tstart || !tshut)
66 return;
67
68 *tstart = oscillator.startup_time;
69 *tshut = oscillator.shutdown_time;
70}
Kevin Hilman74d29162012-11-14 17:13:04 -080071#endif
Tero Kristo908b75e2012-09-25 19:33:39 +030072
Kevin Hilman9cf793f2012-02-20 09:43:30 -080073static int __init _init_omap_device(char *name)
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060074{
75 struct omap_hwmod *oh;
Kevin Hilman3528c582011-07-21 13:48:45 -070076 struct platform_device *pdev;
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060077
78 oh = omap_hwmod_lookup(name);
79 if (WARN(!oh, "%s: could not find omap_hwmod for %s\n",
80 __func__, name))
81 return -ENODEV;
82
Paul Walmsleyc1d1cd52013-01-26 00:48:53 -070083 pdev = omap_device_build(oh->name, 0, oh, NULL, 0);
Kevin Hilman3528c582011-07-21 13:48:45 -070084 if (WARN(IS_ERR(pdev), "%s: could not build omap_device for %s\n",
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060085 __func__, name))
86 return -ENODEV;
87
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060088 return 0;
89}
90
91/*
92 * Build omap_devices for processors and bus.
93 */
Kevin Hilman1f3b3722012-03-06 11:38:01 -080094static void __init omap2_init_processor_devices(void)
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060095{
Benoit Cousson766e7af2011-08-16 15:03:59 +020096 _init_omap_device("mpu");
Sanjeev Premi2de0bae2011-02-25 18:57:20 +053097 if (omap3_has_iva())
Benoit Cousson766e7af2011-08-16 15:03:59 +020098 _init_omap_device("iva");
Sanjeev Premi2de0bae2011-02-25 18:57:20 +053099
Benoit Coussoncbf27662010-08-05 15:22:35 +0200100 if (cpu_is_omap44xx()) {
Benoit Cousson766e7af2011-08-16 15:03:59 +0200101 _init_omap_device("l3_main_1");
102 _init_omap_device("dsp");
103 _init_omap_device("iva");
Benoit Coussoncbf27662010-08-05 15:22:35 +0200104 } else {
Benoit Cousson766e7af2011-08-16 15:03:59 +0200105 _init_omap_device("l3_main");
Benoit Coussoncbf27662010-08-05 15:22:35 +0200106 }
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600107}
108
Paul Walmsley92206fd2012-02-02 02:38:50 -0700109int __init omap_pm_clkdms_setup(struct clockdomain *clkdm, void *unused)
110{
Paul Walmsley92493872013-01-26 00:58:17 -0700111 /* XXX The usecount test is racy */
Paul Walmsleyb71c7212012-09-23 17:28:28 -0600112 if ((clkdm->flags & CLKDM_CAN_ENABLE_AUTO) &&
113 !(clkdm->flags & CLKDM_MISSING_IDLE_REPORTING))
Paul Walmsley92206fd2012-02-02 02:38:50 -0700114 clkdm_allow_idle(clkdm);
115 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
Paul Walmsley92493872013-01-26 00:58:17 -0700116 clkdm->usecount == 0)
Paul Walmsley92206fd2012-02-02 02:38:50 -0700117 clkdm_sleep(clkdm);
118 return 0;
119}
120
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530121/*
Johan Hovold1e2d2df2011-08-30 18:48:16 +0200122 * This API is to be called during init to set the various voltage
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530123 * domains to the voltage as per the opp table. Typically we boot up
124 * at the nominal voltage. So this function finds out the rate of
125 * the clock associated with the voltage domain, finds out the correct
Johan Hovold1e2d2df2011-08-30 18:48:16 +0200126 * opp entry and sets the voltage domain to the voltage specified
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530127 * in the opp entry
128 */
129static int __init omap2_set_init_voltage(char *vdd_name, char *clk_name,
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200130 const char *oh_name)
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530131{
132 struct voltagedomain *voltdm;
133 struct clk *clk;
Nishanth Menon47d43ba2013-09-19 16:03:51 -0500134 struct dev_pm_opp *opp;
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530135 unsigned long freq, bootup_volt;
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200136 struct device *dev;
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530137
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200138 if (!vdd_name || !clk_name || !oh_name) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200139 pr_err("%s: invalid parameters\n", __func__);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530140 goto exit;
141 }
142
Kevin Hilman24d7b402012-09-06 14:03:08 -0700143 if (!strncmp(oh_name, "mpu", 3))
144 /*
145 * All current OMAPs share voltage rail and clock
146 * source, so CPU0 is used to represent the MPU-SS.
147 */
148 dev = get_cpu_device(0);
149 else
150 dev = omap_device_get_by_hwmod_name(oh_name);
151
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200152 if (IS_ERR(dev)) {
153 pr_err("%s: Unable to get dev pointer for hwmod %s\n",
154 __func__, oh_name);
155 goto exit;
156 }
157
Kevin Hilman81a60482011-03-16 14:25:45 -0700158 voltdm = voltdm_lookup(vdd_name);
Wei Yongjun93b44be2012-09-27 13:54:36 +0800159 if (!voltdm) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200160 pr_err("%s: unable to get vdd pointer for vdd_%s\n",
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530161 __func__, vdd_name);
162 goto exit;
163 }
164
165 clk = clk_get(NULL, clk_name);
166 if (IS_ERR(clk)) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200167 pr_err("%s: unable to get clk %s\n", __func__, clk_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530168 goto exit;
169 }
170
Rajendra Nayak5dcc3b92012-09-22 02:24:17 -0600171 freq = clk_get_rate(clk);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530172 clk_put(clk);
173
NeilBrown6369fd42012-01-09 13:14:12 +1100174 rcu_read_lock();
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500175 opp = dev_pm_opp_find_freq_ceil(dev, &freq);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530176 if (IS_ERR(opp)) {
NeilBrown6369fd42012-01-09 13:14:12 +1100177 rcu_read_unlock();
Johan Hovolde9a51902011-08-30 18:48:17 +0200178 pr_err("%s: unable to find boot up OPP for vdd_%s\n",
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530179 __func__, vdd_name);
180 goto exit;
181 }
182
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500183 bootup_volt = dev_pm_opp_get_voltage(opp);
NeilBrown6369fd42012-01-09 13:14:12 +1100184 rcu_read_unlock();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530185 if (!bootup_volt) {
Paul Walmsley7852ec02012-07-26 00:54:26 -0600186 pr_err("%s: unable to find voltage corresponding to the bootup OPP for vdd_%s\n",
187 __func__, vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530188 goto exit;
189 }
190
Kevin Hilman5e5651b2011-04-05 16:27:21 -0700191 voltdm_scale(voltdm, bootup_volt);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530192 return 0;
193
194exit:
Johan Hovolde9a51902011-08-30 18:48:17 +0200195 pr_err("%s: unable to set vdd_%s\n", __func__, vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530196 return -EINVAL;
197}
198
Paul Walmsley14164082012-02-02 02:30:50 -0700199#ifdef CONFIG_SUSPEND
200static int omap_pm_enter(suspend_state_t suspend_state)
201{
202 int ret = 0;
203
204 if (!omap_pm_suspend)
205 return -ENOENT; /* XXX doublecheck */
206
207 switch (suspend_state) {
208 case PM_SUSPEND_STANDBY:
209 case PM_SUSPEND_MEM:
210 ret = omap_pm_suspend();
211 break;
212 default:
213 ret = -EINVAL;
214 }
215
216 return ret;
217}
218
219static int omap_pm_begin(suspend_state_t state)
220{
Thomas Gleixnerf7b861b2013-03-21 22:49:38 +0100221 cpu_idle_poll_ctrl(true);
Paul Walmsley14164082012-02-02 02:30:50 -0700222 if (cpu_is_omap34xx())
223 omap_prcm_irq_prepare();
224 return 0;
225}
226
227static void omap_pm_end(void)
228{
Thomas Gleixnerf7b861b2013-03-21 22:49:38 +0100229 cpu_idle_poll_ctrl(false);
Paul Walmsley14164082012-02-02 02:30:50 -0700230}
231
232static void omap_pm_finish(void)
233{
234 if (cpu_is_omap34xx())
235 omap_prcm_irq_complete();
236}
237
238static const struct platform_suspend_ops omap_pm_ops = {
239 .begin = omap_pm_begin,
240 .end = omap_pm_end,
241 .enter = omap_pm_enter,
242 .finish = omap_pm_finish,
243 .valid = suspend_valid_only_mem,
244};
245
246#endif /* CONFIG_SUSPEND */
247
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530248static void __init omap3_init_voltages(void)
249{
250 if (!cpu_is_omap34xx())
251 return;
252
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200253 omap2_set_init_voltage("mpu_iva", "dpll1_ck", "mpu");
254 omap2_set_init_voltage("core", "l3_ick", "l3_main");
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530255}
256
Thara Gopinath1376ee12010-05-29 22:02:25 +0530257static void __init omap4_init_voltages(void)
258{
259 if (!cpu_is_omap44xx())
260 return;
261
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200262 omap2_set_init_voltage("mpu", "dpll_mpu_ck", "mpu");
263 omap2_set_init_voltage("core", "l3_div_ck", "l3_main_1");
264 omap2_set_init_voltage("iva", "dpll_iva_m5x2_ck", "iva");
Thara Gopinath1376ee12010-05-29 22:02:25 +0530265}
266
Nishanth Menon49ded522013-04-09 23:22:01 +0000267static inline void omap_init_cpufreq(void)
268{
Nishanth Menon60c5fc82013-10-16 10:39:03 -0500269 struct platform_device_info devinfo = { };
270
271 if (!of_have_populated_dt())
272 devinfo.name = "omap-cpufreq";
273 else
274 devinfo.name = "cpufreq-cpu0";
Nishanth Menon49ded522013-04-09 23:22:01 +0000275 platform_device_register_full(&devinfo);
276}
277
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600278static int __init omap2_common_pm_init(void)
279{
Benoit Cousson476b6792011-08-16 11:49:08 +0200280 if (!of_have_populated_dt())
281 omap2_init_processor_devices();
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600282 omap_pm_if_init();
283
284 return 0;
285}
Tony Lindgrenb76c8b12013-01-11 11:24:18 -0800286omap_postcore_initcall(omap2_common_pm_init);
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600287
Shawn Guobbd707a2012-04-26 16:06:50 +0800288int __init omap2_common_pm_late_init(void)
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530289{
Benoit Cousson506d81e2011-12-08 16:47:39 +0100290 /*
291 * In the case of DT, the PMIC and SR initialization will be done using
292 * a completely different mechanism.
293 * Disable this part if a DT blob is available.
294 */
Santosh Shilimkarcd190102013-02-08 20:41:44 +0530295 if (!of_have_populated_dt()) {
Benoit Cousson506d81e2011-12-08 16:47:39 +0100296
Santosh Shilimkarcd190102013-02-08 20:41:44 +0530297 /* Init the voltage layer */
298 omap_pmic_late_init();
299 omap_voltage_late_init();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530300
Santosh Shilimkarcd190102013-02-08 20:41:44 +0530301 /* Initialize the voltages */
302 omap3_init_voltages();
303 omap4_init_voltages();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530304
Santosh Shilimkarcd190102013-02-08 20:41:44 +0530305 /* Smartreflex device init */
306 omap_devinit_smartreflex();
Nishanth Menon49ded522013-04-09 23:22:01 +0000307
Santosh Shilimkarcd190102013-02-08 20:41:44 +0530308 }
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530309
Nishanth Menon60c5fc82013-10-16 10:39:03 -0500310 /* cpufreq dummy device instantiation */
311 omap_init_cpufreq();
312
Paul Walmsley14164082012-02-02 02:30:50 -0700313#ifdef CONFIG_SUSPEND
314 suspend_set_ops(&omap_pm_ops);
315#endif
316
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530317 return 0;
318}