Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1 | /* |
Jubin John | 05d6ac1 | 2016-02-14 20:22:17 -0800 | [diff] [blame] | 2 | * Copyright(c) 2015, 2016 Intel Corporation. |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 3 | * |
| 4 | * This file is provided under a dual BSD/GPLv2 license. When using or |
| 5 | * redistributing this file, you may do so under either license. |
| 6 | * |
| 7 | * GPL LICENSE SUMMARY |
| 8 | * |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of version 2 of the GNU General Public License as |
| 11 | * published by the Free Software Foundation. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, but |
| 14 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 16 | * General Public License for more details. |
| 17 | * |
| 18 | * BSD LICENSE |
| 19 | * |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 20 | * Redistribution and use in source and binary forms, with or without |
| 21 | * modification, are permitted provided that the following conditions |
| 22 | * are met: |
| 23 | * |
| 24 | * - Redistributions of source code must retain the above copyright |
| 25 | * notice, this list of conditions and the following disclaimer. |
| 26 | * - Redistributions in binary form must reproduce the above copyright |
| 27 | * notice, this list of conditions and the following disclaimer in |
| 28 | * the documentation and/or other materials provided with the |
| 29 | * distribution. |
| 30 | * - Neither the name of Intel Corporation nor the names of its |
| 31 | * contributors may be used to endorse or promote products derived |
| 32 | * from this software without specific prior written permission. |
| 33 | * |
| 34 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS |
| 35 | * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT |
| 36 | * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR |
| 37 | * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT |
| 38 | * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
| 39 | * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT |
| 40 | * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
| 41 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
| 42 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| 43 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| 44 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 45 | * |
| 46 | */ |
| 47 | |
| 48 | #include <rdma/ib_mad.h> |
| 49 | #include <rdma/ib_user_verbs.h> |
| 50 | #include <linux/io.h> |
| 51 | #include <linux/module.h> |
| 52 | #include <linux/utsname.h> |
| 53 | #include <linux/rculist.h> |
| 54 | #include <linux/mm.h> |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 55 | #include <linux/vmalloc.h> |
| 56 | |
| 57 | #include "hfi.h" |
| 58 | #include "common.h" |
| 59 | #include "device.h" |
| 60 | #include "trace.h" |
| 61 | #include "qp.h" |
Mike Marciniszyn | 45842ab | 2016-02-14 12:44:34 -0800 | [diff] [blame] | 62 | #include "verbs_txreq.h" |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 63 | |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 64 | static unsigned int hfi1_lkey_table_size = 16; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 65 | module_param_named(lkey_table_size, hfi1_lkey_table_size, uint, |
| 66 | S_IRUGO); |
| 67 | MODULE_PARM_DESC(lkey_table_size, |
| 68 | "LKEY table size in bits (2^n, 1 <= n <= 23)"); |
| 69 | |
| 70 | static unsigned int hfi1_max_pds = 0xFFFF; |
| 71 | module_param_named(max_pds, hfi1_max_pds, uint, S_IRUGO); |
| 72 | MODULE_PARM_DESC(max_pds, |
| 73 | "Maximum number of protection domains to support"); |
| 74 | |
| 75 | static unsigned int hfi1_max_ahs = 0xFFFF; |
| 76 | module_param_named(max_ahs, hfi1_max_ahs, uint, S_IRUGO); |
| 77 | MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support"); |
| 78 | |
Jianxin Xiong | f6aa783 | 2016-09-25 07:41:18 -0700 | [diff] [blame] | 79 | unsigned int hfi1_max_cqes = 0x2FFFFF; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 80 | module_param_named(max_cqes, hfi1_max_cqes, uint, S_IRUGO); |
| 81 | MODULE_PARM_DESC(max_cqes, |
| 82 | "Maximum number of completion queue entries to support"); |
| 83 | |
| 84 | unsigned int hfi1_max_cqs = 0x1FFFF; |
| 85 | module_param_named(max_cqs, hfi1_max_cqs, uint, S_IRUGO); |
| 86 | MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support"); |
| 87 | |
| 88 | unsigned int hfi1_max_qp_wrs = 0x3FFF; |
| 89 | module_param_named(max_qp_wrs, hfi1_max_qp_wrs, uint, S_IRUGO); |
| 90 | MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support"); |
| 91 | |
Jianxin Xiong | f6aa783 | 2016-09-25 07:41:18 -0700 | [diff] [blame] | 92 | unsigned int hfi1_max_qps = 32768; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 93 | module_param_named(max_qps, hfi1_max_qps, uint, S_IRUGO); |
| 94 | MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support"); |
| 95 | |
| 96 | unsigned int hfi1_max_sges = 0x60; |
| 97 | module_param_named(max_sges, hfi1_max_sges, uint, S_IRUGO); |
| 98 | MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support"); |
| 99 | |
| 100 | unsigned int hfi1_max_mcast_grps = 16384; |
| 101 | module_param_named(max_mcast_grps, hfi1_max_mcast_grps, uint, S_IRUGO); |
| 102 | MODULE_PARM_DESC(max_mcast_grps, |
| 103 | "Maximum number of multicast groups to support"); |
| 104 | |
| 105 | unsigned int hfi1_max_mcast_qp_attached = 16; |
| 106 | module_param_named(max_mcast_qp_attached, hfi1_max_mcast_qp_attached, |
| 107 | uint, S_IRUGO); |
| 108 | MODULE_PARM_DESC(max_mcast_qp_attached, |
| 109 | "Maximum number of attached QPs to support"); |
| 110 | |
| 111 | unsigned int hfi1_max_srqs = 1024; |
| 112 | module_param_named(max_srqs, hfi1_max_srqs, uint, S_IRUGO); |
| 113 | MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support"); |
| 114 | |
| 115 | unsigned int hfi1_max_srq_sges = 128; |
| 116 | module_param_named(max_srq_sges, hfi1_max_srq_sges, uint, S_IRUGO); |
| 117 | MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support"); |
| 118 | |
| 119 | unsigned int hfi1_max_srq_wrs = 0x1FFFF; |
| 120 | module_param_named(max_srq_wrs, hfi1_max_srq_wrs, uint, S_IRUGO); |
| 121 | MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support"); |
| 122 | |
Mike Marciniszyn | d0e859c | 2016-03-07 11:35:46 -0800 | [diff] [blame] | 123 | unsigned short piothreshold = 256; |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 124 | module_param(piothreshold, ushort, S_IRUGO); |
| 125 | MODULE_PARM_DESC(piothreshold, "size used to determine sdma vs. pio"); |
| 126 | |
Dean Luick | 528ee9f | 2016-03-05 08:50:43 -0800 | [diff] [blame] | 127 | #define COPY_CACHELESS 1 |
| 128 | #define COPY_ADAPTIVE 2 |
| 129 | static unsigned int sge_copy_mode; |
| 130 | module_param(sge_copy_mode, uint, S_IRUGO); |
| 131 | MODULE_PARM_DESC(sge_copy_mode, |
| 132 | "Verbs copy mode: 0 use memcpy, 1 use cacheless copy, 2 adapt based on WSS"); |
| 133 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 134 | static void verbs_sdma_complete( |
| 135 | struct sdma_txreq *cookie, |
Mike Marciniszyn | a545f53 | 2016-02-14 12:45:53 -0800 | [diff] [blame] | 136 | int status); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 137 | |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 138 | static int pio_wait(struct rvt_qp *qp, |
| 139 | struct send_context *sc, |
| 140 | struct hfi1_pkt_state *ps, |
| 141 | u32 flag); |
| 142 | |
Jubin John | 64ffd86 | 2015-10-26 10:28:47 -0400 | [diff] [blame] | 143 | /* Length of buffer to create verbs txreq cache name */ |
| 144 | #define TXREQ_NAME_LEN 24 |
| 145 | |
Dean Luick | 528ee9f | 2016-03-05 08:50:43 -0800 | [diff] [blame] | 146 | static uint wss_threshold; |
| 147 | module_param(wss_threshold, uint, S_IRUGO); |
| 148 | MODULE_PARM_DESC(wss_threshold, "Percentage (1-100) of LLC to use as a threshold for a cacheless copy"); |
| 149 | static uint wss_clean_period = 256; |
| 150 | module_param(wss_clean_period, uint, S_IRUGO); |
| 151 | MODULE_PARM_DESC(wss_clean_period, "Count of verbs copies before an entry in the page copy table is cleaned"); |
| 152 | |
| 153 | /* memory working set size */ |
| 154 | struct hfi1_wss { |
| 155 | unsigned long *entries; |
| 156 | atomic_t total_count; |
| 157 | atomic_t clean_counter; |
| 158 | atomic_t clean_entry; |
| 159 | |
| 160 | int threshold; |
| 161 | int num_entries; |
| 162 | long pages_mask; |
| 163 | }; |
| 164 | |
| 165 | static struct hfi1_wss wss; |
| 166 | |
| 167 | int hfi1_wss_init(void) |
| 168 | { |
| 169 | long llc_size; |
| 170 | long llc_bits; |
| 171 | long table_size; |
| 172 | long table_bits; |
| 173 | |
| 174 | /* check for a valid percent range - default to 80 if none or invalid */ |
| 175 | if (wss_threshold < 1 || wss_threshold > 100) |
| 176 | wss_threshold = 80; |
| 177 | /* reject a wildly large period */ |
| 178 | if (wss_clean_period > 1000000) |
| 179 | wss_clean_period = 256; |
| 180 | /* reject a zero period */ |
| 181 | if (wss_clean_period == 0) |
| 182 | wss_clean_period = 1; |
| 183 | |
| 184 | /* |
| 185 | * Calculate the table size - the next power of 2 larger than the |
| 186 | * LLC size. LLC size is in KiB. |
| 187 | */ |
| 188 | llc_size = wss_llc_size() * 1024; |
| 189 | table_size = roundup_pow_of_two(llc_size); |
| 190 | |
| 191 | /* one bit per page in rounded up table */ |
| 192 | llc_bits = llc_size / PAGE_SIZE; |
| 193 | table_bits = table_size / PAGE_SIZE; |
| 194 | wss.pages_mask = table_bits - 1; |
| 195 | wss.num_entries = table_bits / BITS_PER_LONG; |
| 196 | |
| 197 | wss.threshold = (llc_bits * wss_threshold) / 100; |
| 198 | if (wss.threshold == 0) |
| 199 | wss.threshold = 1; |
| 200 | |
| 201 | atomic_set(&wss.clean_counter, wss_clean_period); |
| 202 | |
| 203 | wss.entries = kcalloc(wss.num_entries, sizeof(*wss.entries), |
| 204 | GFP_KERNEL); |
| 205 | if (!wss.entries) { |
| 206 | hfi1_wss_exit(); |
| 207 | return -ENOMEM; |
| 208 | } |
| 209 | |
| 210 | return 0; |
| 211 | } |
| 212 | |
| 213 | void hfi1_wss_exit(void) |
| 214 | { |
| 215 | /* coded to handle partially initialized and repeat callers */ |
| 216 | kfree(wss.entries); |
| 217 | wss.entries = NULL; |
| 218 | } |
| 219 | |
| 220 | /* |
| 221 | * Advance the clean counter. When the clean period has expired, |
| 222 | * clean an entry. |
| 223 | * |
| 224 | * This is implemented in atomics to avoid locking. Because multiple |
| 225 | * variables are involved, it can be racy which can lead to slightly |
| 226 | * inaccurate information. Since this is only a heuristic, this is |
| 227 | * OK. Any innaccuracies will clean themselves out as the counter |
| 228 | * advances. That said, it is unlikely the entry clean operation will |
| 229 | * race - the next possible racer will not start until the next clean |
| 230 | * period. |
| 231 | * |
| 232 | * The clean counter is implemented as a decrement to zero. When zero |
| 233 | * is reached an entry is cleaned. |
| 234 | */ |
| 235 | static void wss_advance_clean_counter(void) |
| 236 | { |
| 237 | int entry; |
| 238 | int weight; |
| 239 | unsigned long bits; |
| 240 | |
| 241 | /* become the cleaner if we decrement the counter to zero */ |
| 242 | if (atomic_dec_and_test(&wss.clean_counter)) { |
| 243 | /* |
| 244 | * Set, not add, the clean period. This avoids an issue |
| 245 | * where the counter could decrement below the clean period. |
| 246 | * Doing a set can result in lost decrements, slowing the |
| 247 | * clean advance. Since this a heuristic, this possible |
| 248 | * slowdown is OK. |
| 249 | * |
| 250 | * An alternative is to loop, advancing the counter by a |
| 251 | * clean period until the result is > 0. However, this could |
| 252 | * lead to several threads keeping another in the clean loop. |
| 253 | * This could be mitigated by limiting the number of times |
| 254 | * we stay in the loop. |
| 255 | */ |
| 256 | atomic_set(&wss.clean_counter, wss_clean_period); |
| 257 | |
| 258 | /* |
| 259 | * Uniquely grab the entry to clean and move to next. |
| 260 | * The current entry is always the lower bits of |
| 261 | * wss.clean_entry. The table size, wss.num_entries, |
| 262 | * is always a power-of-2. |
| 263 | */ |
| 264 | entry = (atomic_inc_return(&wss.clean_entry) - 1) |
| 265 | & (wss.num_entries - 1); |
| 266 | |
| 267 | /* clear the entry and count the bits */ |
| 268 | bits = xchg(&wss.entries[entry], 0); |
| 269 | weight = hweight64((u64)bits); |
| 270 | /* only adjust the contended total count if needed */ |
| 271 | if (weight) |
| 272 | atomic_sub(weight, &wss.total_count); |
| 273 | } |
| 274 | } |
| 275 | |
| 276 | /* |
| 277 | * Insert the given address into the working set array. |
| 278 | */ |
| 279 | static void wss_insert(void *address) |
| 280 | { |
| 281 | u32 page = ((unsigned long)address >> PAGE_SHIFT) & wss.pages_mask; |
| 282 | u32 entry = page / BITS_PER_LONG; /* assumes this ends up a shift */ |
| 283 | u32 nr = page & (BITS_PER_LONG - 1); |
| 284 | |
| 285 | if (!test_and_set_bit(nr, &wss.entries[entry])) |
| 286 | atomic_inc(&wss.total_count); |
| 287 | |
| 288 | wss_advance_clean_counter(); |
| 289 | } |
| 290 | |
| 291 | /* |
| 292 | * Is the working set larger than the threshold? |
| 293 | */ |
| 294 | static inline int wss_exceeds_threshold(void) |
| 295 | { |
| 296 | return atomic_read(&wss.total_count) >= wss.threshold; |
| 297 | } |
| 298 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 299 | /* |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 300 | * Translate ib_wr_opcode into ib_wc_opcode. |
| 301 | */ |
| 302 | const enum ib_wc_opcode ib_hfi1_wc_opcode[] = { |
| 303 | [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE, |
| 304 | [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE, |
| 305 | [IB_WR_SEND] = IB_WC_SEND, |
| 306 | [IB_WR_SEND_WITH_IMM] = IB_WC_SEND, |
| 307 | [IB_WR_RDMA_READ] = IB_WC_RDMA_READ, |
| 308 | [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP, |
Jianxin Xiong | 0db3dfa | 2016-07-25 13:38:37 -0700 | [diff] [blame] | 309 | [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD, |
| 310 | [IB_WR_SEND_WITH_INV] = IB_WC_SEND, |
| 311 | [IB_WR_LOCAL_INV] = IB_WC_LOCAL_INV, |
| 312 | [IB_WR_REG_MR] = IB_WC_REG_MR |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 313 | }; |
| 314 | |
| 315 | /* |
| 316 | * Length of header by opcode, 0 --> not supported |
| 317 | */ |
| 318 | const u8 hdr_len_by_opcode[256] = { |
| 319 | /* RC */ |
| 320 | [IB_OPCODE_RC_SEND_FIRST] = 12 + 8, |
| 321 | [IB_OPCODE_RC_SEND_MIDDLE] = 12 + 8, |
| 322 | [IB_OPCODE_RC_SEND_LAST] = 12 + 8, |
| 323 | [IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE] = 12 + 8 + 4, |
| 324 | [IB_OPCODE_RC_SEND_ONLY] = 12 + 8, |
| 325 | [IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 4, |
| 326 | [IB_OPCODE_RC_RDMA_WRITE_FIRST] = 12 + 8 + 16, |
| 327 | [IB_OPCODE_RC_RDMA_WRITE_MIDDLE] = 12 + 8, |
| 328 | [IB_OPCODE_RC_RDMA_WRITE_LAST] = 12 + 8, |
| 329 | [IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = 12 + 8 + 4, |
| 330 | [IB_OPCODE_RC_RDMA_WRITE_ONLY] = 12 + 8 + 16, |
| 331 | [IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = 12 + 8 + 20, |
| 332 | [IB_OPCODE_RC_RDMA_READ_REQUEST] = 12 + 8 + 16, |
| 333 | [IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST] = 12 + 8 + 4, |
| 334 | [IB_OPCODE_RC_RDMA_READ_RESPONSE_MIDDLE] = 12 + 8, |
| 335 | [IB_OPCODE_RC_RDMA_READ_RESPONSE_LAST] = 12 + 8 + 4, |
| 336 | [IB_OPCODE_RC_RDMA_READ_RESPONSE_ONLY] = 12 + 8 + 4, |
| 337 | [IB_OPCODE_RC_ACKNOWLEDGE] = 12 + 8 + 4, |
Mike Marciniszyn | 37aab62 | 2016-09-30 20:11:15 -0700 | [diff] [blame^] | 338 | [IB_OPCODE_RC_ATOMIC_ACKNOWLEDGE] = 12 + 8 + 4 + 8, |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 339 | [IB_OPCODE_RC_COMPARE_SWAP] = 12 + 8 + 28, |
| 340 | [IB_OPCODE_RC_FETCH_ADD] = 12 + 8 + 28, |
Jianxin Xiong | bdd8a98 | 2016-05-24 12:50:17 -0700 | [diff] [blame] | 341 | [IB_OPCODE_RC_SEND_LAST_WITH_INVALIDATE] = 12 + 8 + 4, |
| 342 | [IB_OPCODE_RC_SEND_ONLY_WITH_INVALIDATE] = 12 + 8 + 4, |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 343 | /* UC */ |
| 344 | [IB_OPCODE_UC_SEND_FIRST] = 12 + 8, |
| 345 | [IB_OPCODE_UC_SEND_MIDDLE] = 12 + 8, |
| 346 | [IB_OPCODE_UC_SEND_LAST] = 12 + 8, |
| 347 | [IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE] = 12 + 8 + 4, |
| 348 | [IB_OPCODE_UC_SEND_ONLY] = 12 + 8, |
| 349 | [IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 4, |
| 350 | [IB_OPCODE_UC_RDMA_WRITE_FIRST] = 12 + 8 + 16, |
| 351 | [IB_OPCODE_UC_RDMA_WRITE_MIDDLE] = 12 + 8, |
| 352 | [IB_OPCODE_UC_RDMA_WRITE_LAST] = 12 + 8, |
| 353 | [IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = 12 + 8 + 4, |
| 354 | [IB_OPCODE_UC_RDMA_WRITE_ONLY] = 12 + 8 + 16, |
| 355 | [IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = 12 + 8 + 20, |
| 356 | /* UD */ |
| 357 | [IB_OPCODE_UD_SEND_ONLY] = 12 + 8 + 8, |
| 358 | [IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 12 |
| 359 | }; |
| 360 | |
| 361 | static const opcode_handler opcode_handler_tbl[256] = { |
| 362 | /* RC */ |
| 363 | [IB_OPCODE_RC_SEND_FIRST] = &hfi1_rc_rcv, |
| 364 | [IB_OPCODE_RC_SEND_MIDDLE] = &hfi1_rc_rcv, |
| 365 | [IB_OPCODE_RC_SEND_LAST] = &hfi1_rc_rcv, |
| 366 | [IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE] = &hfi1_rc_rcv, |
| 367 | [IB_OPCODE_RC_SEND_ONLY] = &hfi1_rc_rcv, |
| 368 | [IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_rc_rcv, |
| 369 | [IB_OPCODE_RC_RDMA_WRITE_FIRST] = &hfi1_rc_rcv, |
| 370 | [IB_OPCODE_RC_RDMA_WRITE_MIDDLE] = &hfi1_rc_rcv, |
| 371 | [IB_OPCODE_RC_RDMA_WRITE_LAST] = &hfi1_rc_rcv, |
| 372 | [IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = &hfi1_rc_rcv, |
| 373 | [IB_OPCODE_RC_RDMA_WRITE_ONLY] = &hfi1_rc_rcv, |
| 374 | [IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = &hfi1_rc_rcv, |
| 375 | [IB_OPCODE_RC_RDMA_READ_REQUEST] = &hfi1_rc_rcv, |
| 376 | [IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST] = &hfi1_rc_rcv, |
| 377 | [IB_OPCODE_RC_RDMA_READ_RESPONSE_MIDDLE] = &hfi1_rc_rcv, |
| 378 | [IB_OPCODE_RC_RDMA_READ_RESPONSE_LAST] = &hfi1_rc_rcv, |
| 379 | [IB_OPCODE_RC_RDMA_READ_RESPONSE_ONLY] = &hfi1_rc_rcv, |
| 380 | [IB_OPCODE_RC_ACKNOWLEDGE] = &hfi1_rc_rcv, |
| 381 | [IB_OPCODE_RC_ATOMIC_ACKNOWLEDGE] = &hfi1_rc_rcv, |
| 382 | [IB_OPCODE_RC_COMPARE_SWAP] = &hfi1_rc_rcv, |
| 383 | [IB_OPCODE_RC_FETCH_ADD] = &hfi1_rc_rcv, |
Jianxin Xiong | a2df0c8 | 2016-07-25 13:38:31 -0700 | [diff] [blame] | 384 | [IB_OPCODE_RC_SEND_LAST_WITH_INVALIDATE] = &hfi1_rc_rcv, |
| 385 | [IB_OPCODE_RC_SEND_ONLY_WITH_INVALIDATE] = &hfi1_rc_rcv, |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 386 | /* UC */ |
| 387 | [IB_OPCODE_UC_SEND_FIRST] = &hfi1_uc_rcv, |
| 388 | [IB_OPCODE_UC_SEND_MIDDLE] = &hfi1_uc_rcv, |
| 389 | [IB_OPCODE_UC_SEND_LAST] = &hfi1_uc_rcv, |
| 390 | [IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE] = &hfi1_uc_rcv, |
| 391 | [IB_OPCODE_UC_SEND_ONLY] = &hfi1_uc_rcv, |
| 392 | [IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_uc_rcv, |
| 393 | [IB_OPCODE_UC_RDMA_WRITE_FIRST] = &hfi1_uc_rcv, |
| 394 | [IB_OPCODE_UC_RDMA_WRITE_MIDDLE] = &hfi1_uc_rcv, |
| 395 | [IB_OPCODE_UC_RDMA_WRITE_LAST] = &hfi1_uc_rcv, |
| 396 | [IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = &hfi1_uc_rcv, |
| 397 | [IB_OPCODE_UC_RDMA_WRITE_ONLY] = &hfi1_uc_rcv, |
| 398 | [IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = &hfi1_uc_rcv, |
| 399 | /* UD */ |
| 400 | [IB_OPCODE_UD_SEND_ONLY] = &hfi1_ud_rcv, |
| 401 | [IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_ud_rcv, |
| 402 | /* CNP */ |
| 403 | [IB_OPCODE_CNP] = &hfi1_cnp_rcv |
| 404 | }; |
| 405 | |
Mike Marciniszyn | b374e06 | 2016-09-25 07:40:58 -0700 | [diff] [blame] | 406 | #define OPMASK 0x1f |
| 407 | |
| 408 | static const u32 pio_opmask[BIT(3)] = { |
| 409 | /* RC */ |
| 410 | [IB_OPCODE_RC >> 5] = |
| 411 | BIT(RC_OP(SEND_ONLY) & OPMASK) | |
| 412 | BIT(RC_OP(SEND_ONLY_WITH_IMMEDIATE) & OPMASK) | |
| 413 | BIT(RC_OP(RDMA_WRITE_ONLY) & OPMASK) | |
| 414 | BIT(RC_OP(RDMA_WRITE_ONLY_WITH_IMMEDIATE) & OPMASK) | |
| 415 | BIT(RC_OP(RDMA_READ_REQUEST) & OPMASK) | |
| 416 | BIT(RC_OP(ACKNOWLEDGE) & OPMASK) | |
| 417 | BIT(RC_OP(ATOMIC_ACKNOWLEDGE) & OPMASK) | |
| 418 | BIT(RC_OP(COMPARE_SWAP) & OPMASK) | |
| 419 | BIT(RC_OP(FETCH_ADD) & OPMASK), |
| 420 | /* UC */ |
| 421 | [IB_OPCODE_UC >> 5] = |
| 422 | BIT(UC_OP(SEND_ONLY) & OPMASK) | |
| 423 | BIT(UC_OP(SEND_ONLY_WITH_IMMEDIATE) & OPMASK) | |
| 424 | BIT(UC_OP(RDMA_WRITE_ONLY) & OPMASK) | |
| 425 | BIT(UC_OP(RDMA_WRITE_ONLY_WITH_IMMEDIATE) & OPMASK), |
| 426 | }; |
| 427 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 428 | /* |
| 429 | * System image GUID. |
| 430 | */ |
| 431 | __be64 ib_hfi1_sys_image_guid; |
| 432 | |
| 433 | /** |
| 434 | * hfi1_copy_sge - copy data to SGE memory |
| 435 | * @ss: the SGE state |
| 436 | * @data: the data to copy |
| 437 | * @length: the length of the data |
Dean Luick | 7b0b01a | 2016-02-03 14:35:49 -0800 | [diff] [blame] | 438 | * @copy_last: do a separate copy of the last 8 bytes |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 439 | */ |
| 440 | void hfi1_copy_sge( |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 441 | struct rvt_sge_state *ss, |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 442 | void *data, u32 length, |
Dean Luick | 7b0b01a | 2016-02-03 14:35:49 -0800 | [diff] [blame] | 443 | int release, |
| 444 | int copy_last) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 445 | { |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 446 | struct rvt_sge *sge = &ss->sge; |
Dean Luick | 7b0b01a | 2016-02-03 14:35:49 -0800 | [diff] [blame] | 447 | int in_last = 0; |
| 448 | int i; |
Dean Luick | 528ee9f | 2016-03-05 08:50:43 -0800 | [diff] [blame] | 449 | int cacheless_copy = 0; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 450 | |
Dean Luick | 528ee9f | 2016-03-05 08:50:43 -0800 | [diff] [blame] | 451 | if (sge_copy_mode == COPY_CACHELESS) { |
| 452 | cacheless_copy = length >= PAGE_SIZE; |
| 453 | } else if (sge_copy_mode == COPY_ADAPTIVE) { |
| 454 | if (length >= PAGE_SIZE) { |
| 455 | /* |
| 456 | * NOTE: this *assumes*: |
| 457 | * o The first vaddr is the dest. |
| 458 | * o If multiple pages, then vaddr is sequential. |
| 459 | */ |
| 460 | wss_insert(sge->vaddr); |
| 461 | if (length >= (2 * PAGE_SIZE)) |
| 462 | wss_insert(sge->vaddr + PAGE_SIZE); |
| 463 | |
| 464 | cacheless_copy = wss_exceeds_threshold(); |
| 465 | } else { |
| 466 | wss_advance_clean_counter(); |
| 467 | } |
| 468 | } |
Dean Luick | 7b0b01a | 2016-02-03 14:35:49 -0800 | [diff] [blame] | 469 | if (copy_last) { |
| 470 | if (length > 8) { |
| 471 | length -= 8; |
| 472 | } else { |
| 473 | copy_last = 0; |
| 474 | in_last = 1; |
| 475 | } |
| 476 | } |
| 477 | |
| 478 | again: |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 479 | while (length) { |
| 480 | u32 len = sge->length; |
| 481 | |
| 482 | if (len > length) |
| 483 | len = length; |
| 484 | if (len > sge->sge_length) |
| 485 | len = sge->sge_length; |
| 486 | WARN_ON_ONCE(len == 0); |
Dean Luick | 528ee9f | 2016-03-05 08:50:43 -0800 | [diff] [blame] | 487 | if (unlikely(in_last)) { |
| 488 | /* enforce byte transfer ordering */ |
Dean Luick | 7b0b01a | 2016-02-03 14:35:49 -0800 | [diff] [blame] | 489 | for (i = 0; i < len; i++) |
| 490 | ((u8 *)sge->vaddr)[i] = ((u8 *)data)[i]; |
Dean Luick | 528ee9f | 2016-03-05 08:50:43 -0800 | [diff] [blame] | 491 | } else if (cacheless_copy) { |
| 492 | cacheless_memcpy(sge->vaddr, data, len); |
Dean Luick | 7b0b01a | 2016-02-03 14:35:49 -0800 | [diff] [blame] | 493 | } else { |
| 494 | memcpy(sge->vaddr, data, len); |
| 495 | } |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 496 | sge->vaddr += len; |
| 497 | sge->length -= len; |
| 498 | sge->sge_length -= len; |
| 499 | if (sge->sge_length == 0) { |
| 500 | if (release) |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 501 | rvt_put_mr(sge->mr); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 502 | if (--ss->num_sge) |
| 503 | *sge = *ss->sg_list++; |
| 504 | } else if (sge->length == 0 && sge->mr->lkey) { |
Dennis Dalessandro | cd4ceee | 2016-01-19 14:41:55 -0800 | [diff] [blame] | 505 | if (++sge->n >= RVT_SEGSZ) { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 506 | if (++sge->m >= sge->mr->mapsz) |
| 507 | break; |
| 508 | sge->n = 0; |
| 509 | } |
| 510 | sge->vaddr = |
| 511 | sge->mr->map[sge->m]->segs[sge->n].vaddr; |
| 512 | sge->length = |
| 513 | sge->mr->map[sge->m]->segs[sge->n].length; |
| 514 | } |
| 515 | data += len; |
| 516 | length -= len; |
| 517 | } |
Dean Luick | 7b0b01a | 2016-02-03 14:35:49 -0800 | [diff] [blame] | 518 | |
| 519 | if (copy_last) { |
| 520 | copy_last = 0; |
| 521 | in_last = 1; |
| 522 | length = 8; |
| 523 | goto again; |
| 524 | } |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 525 | } |
| 526 | |
| 527 | /** |
| 528 | * hfi1_skip_sge - skip over SGE memory |
| 529 | * @ss: the SGE state |
| 530 | * @length: the number of bytes to skip |
| 531 | */ |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 532 | void hfi1_skip_sge(struct rvt_sge_state *ss, u32 length, int release) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 533 | { |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 534 | struct rvt_sge *sge = &ss->sge; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 535 | |
| 536 | while (length) { |
| 537 | u32 len = sge->length; |
| 538 | |
| 539 | if (len > length) |
| 540 | len = length; |
| 541 | if (len > sge->sge_length) |
| 542 | len = sge->sge_length; |
| 543 | WARN_ON_ONCE(len == 0); |
| 544 | sge->vaddr += len; |
| 545 | sge->length -= len; |
| 546 | sge->sge_length -= len; |
| 547 | if (sge->sge_length == 0) { |
| 548 | if (release) |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 549 | rvt_put_mr(sge->mr); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 550 | if (--ss->num_sge) |
| 551 | *sge = *ss->sg_list++; |
| 552 | } else if (sge->length == 0 && sge->mr->lkey) { |
Dennis Dalessandro | cd4ceee | 2016-01-19 14:41:55 -0800 | [diff] [blame] | 553 | if (++sge->n >= RVT_SEGSZ) { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 554 | if (++sge->m >= sge->mr->mapsz) |
| 555 | break; |
| 556 | sge->n = 0; |
| 557 | } |
| 558 | sge->vaddr = |
| 559 | sge->mr->map[sge->m]->segs[sge->n].vaddr; |
| 560 | sge->length = |
| 561 | sge->mr->map[sge->m]->segs[sge->n].length; |
| 562 | } |
| 563 | length -= len; |
| 564 | } |
| 565 | } |
| 566 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 567 | /* |
| 568 | * Make sure the QP is ready and able to accept the given opcode. |
| 569 | */ |
Jakub Pawlak | 71e68e3 | 2016-07-01 16:02:02 -0700 | [diff] [blame] | 570 | static inline opcode_handler qp_ok(int opcode, struct hfi1_packet *packet) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 571 | { |
Dennis Dalessandro | 83693bd | 2016-01-19 14:43:33 -0800 | [diff] [blame] | 572 | if (!(ib_rvt_state_ops[packet->qp->state] & RVT_PROCESS_RECV_OK)) |
Jakub Pawlak | 71e68e3 | 2016-07-01 16:02:02 -0700 | [diff] [blame] | 573 | return NULL; |
Mike Marciniszyn | b218f78 | 2016-04-12 11:29:20 -0700 | [diff] [blame] | 574 | if (((opcode & RVT_OPCODE_QP_MASK) == packet->qp->allowed_ops) || |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 575 | (opcode == IB_OPCODE_CNP)) |
Jakub Pawlak | 71e68e3 | 2016-07-01 16:02:02 -0700 | [diff] [blame] | 576 | return opcode_handler_tbl[opcode]; |
| 577 | |
| 578 | return NULL; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 579 | } |
| 580 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 581 | /** |
| 582 | * hfi1_ib_rcv - process an incoming packet |
| 583 | * @packet: data packet information |
| 584 | * |
| 585 | * This is called to process an incoming packet at interrupt level. |
| 586 | * |
| 587 | * Tlen is the length of the header + data + CRC in bytes. |
| 588 | */ |
| 589 | void hfi1_ib_rcv(struct hfi1_packet *packet) |
| 590 | { |
| 591 | struct hfi1_ctxtdata *rcd = packet->rcd; |
Mike Marciniszyn | 261a435 | 2016-09-06 04:35:05 -0700 | [diff] [blame] | 592 | struct ib_header *hdr = packet->hdr; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 593 | u32 tlen = packet->tlen; |
| 594 | struct hfi1_pportdata *ppd = rcd->ppd; |
| 595 | struct hfi1_ibport *ibp = &ppd->ibport_data; |
Dennis Dalessandro | ec4274f | 2016-01-19 14:43:44 -0800 | [diff] [blame] | 596 | struct rvt_dev_info *rdi = &ppd->dd->verbs_dev.rdi; |
Jakub Pawlak | 71e68e3 | 2016-07-01 16:02:02 -0700 | [diff] [blame] | 597 | opcode_handler packet_handler; |
Dean Luick | b77d713 | 2015-10-26 10:28:43 -0400 | [diff] [blame] | 598 | unsigned long flags; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 599 | u32 qp_num; |
| 600 | int lnh; |
| 601 | u8 opcode; |
| 602 | u16 lid; |
| 603 | |
| 604 | /* Check for GRH */ |
| 605 | lnh = be16_to_cpu(hdr->lrh[0]) & 3; |
Jubin John | e490974 | 2016-02-14 20:22:00 -0800 | [diff] [blame] | 606 | if (lnh == HFI1_LRH_BTH) { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 607 | packet->ohdr = &hdr->u.oth; |
Jubin John | e490974 | 2016-02-14 20:22:00 -0800 | [diff] [blame] | 608 | } else if (lnh == HFI1_LRH_GRH) { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 609 | u32 vtf; |
| 610 | |
| 611 | packet->ohdr = &hdr->u.l.oth; |
| 612 | if (hdr->u.l.grh.next_hdr != IB_GRH_NEXT_HDR) |
| 613 | goto drop; |
| 614 | vtf = be32_to_cpu(hdr->u.l.grh.version_tclass_flow); |
| 615 | if ((vtf >> IB_GRH_VERSION_SHIFT) != IB_GRH_VERSION) |
| 616 | goto drop; |
| 617 | packet->rcv_flags |= HFI1_HAS_GRH; |
Jubin John | e490974 | 2016-02-14 20:22:00 -0800 | [diff] [blame] | 618 | } else { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 619 | goto drop; |
Jubin John | e490974 | 2016-02-14 20:22:00 -0800 | [diff] [blame] | 620 | } |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 621 | |
| 622 | trace_input_ibhdr(rcd->dd, hdr); |
| 623 | |
| 624 | opcode = (be32_to_cpu(packet->ohdr->bth[0]) >> 24); |
| 625 | inc_opstats(tlen, &rcd->opstats->stats[opcode]); |
| 626 | |
| 627 | /* Get the destination QP number. */ |
Dennis Dalessandro | ec4274f | 2016-01-19 14:43:44 -0800 | [diff] [blame] | 628 | qp_num = be32_to_cpu(packet->ohdr->bth[1]) & RVT_QPN_MASK; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 629 | lid = be16_to_cpu(hdr->lrh[1]); |
Dennis Dalessandro | 8859b4a | 2016-01-19 14:42:11 -0800 | [diff] [blame] | 630 | if (unlikely((lid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) && |
| 631 | (lid != be16_to_cpu(IB_LID_PERMISSIVE)))) { |
Dennis Dalessandro | 0facc5a | 2016-01-19 14:43:39 -0800 | [diff] [blame] | 632 | struct rvt_mcast *mcast; |
| 633 | struct rvt_mcast_qp *p; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 634 | |
| 635 | if (lnh != HFI1_LRH_GRH) |
| 636 | goto drop; |
Dennis Dalessandro | 0facc5a | 2016-01-19 14:43:39 -0800 | [diff] [blame] | 637 | mcast = rvt_mcast_find(&ibp->rvp, &hdr->u.l.grh.dgid); |
Jubin John | d125a6c | 2016-02-14 20:19:49 -0800 | [diff] [blame] | 638 | if (!mcast) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 639 | goto drop; |
| 640 | list_for_each_entry_rcu(p, &mcast->qp_list, list) { |
| 641 | packet->qp = p->qp; |
Dean Luick | b77d713 | 2015-10-26 10:28:43 -0400 | [diff] [blame] | 642 | spin_lock_irqsave(&packet->qp->r_lock, flags); |
Jakub Pawlak | 71e68e3 | 2016-07-01 16:02:02 -0700 | [diff] [blame] | 643 | packet_handler = qp_ok(opcode, packet); |
| 644 | if (likely(packet_handler)) |
| 645 | packet_handler(packet); |
| 646 | else |
| 647 | ibp->rvp.n_pkt_drops++; |
Dean Luick | b77d713 | 2015-10-26 10:28:43 -0400 | [diff] [blame] | 648 | spin_unlock_irqrestore(&packet->qp->r_lock, flags); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 649 | } |
| 650 | /* |
Dennis Dalessandro | 0facc5a | 2016-01-19 14:43:39 -0800 | [diff] [blame] | 651 | * Notify rvt_multicast_detach() if it is waiting for us |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 652 | * to finish. |
| 653 | */ |
| 654 | if (atomic_dec_return(&mcast->refcount) <= 1) |
| 655 | wake_up(&mcast->wait); |
| 656 | } else { |
| 657 | rcu_read_lock(); |
Dennis Dalessandro | ec4274f | 2016-01-19 14:43:44 -0800 | [diff] [blame] | 658 | packet->qp = rvt_lookup_qpn(rdi, &ibp->rvp, qp_num); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 659 | if (!packet->qp) { |
| 660 | rcu_read_unlock(); |
| 661 | goto drop; |
| 662 | } |
Dean Luick | b77d713 | 2015-10-26 10:28:43 -0400 | [diff] [blame] | 663 | spin_lock_irqsave(&packet->qp->r_lock, flags); |
Jakub Pawlak | 71e68e3 | 2016-07-01 16:02:02 -0700 | [diff] [blame] | 664 | packet_handler = qp_ok(opcode, packet); |
| 665 | if (likely(packet_handler)) |
| 666 | packet_handler(packet); |
| 667 | else |
| 668 | ibp->rvp.n_pkt_drops++; |
Dean Luick | b77d713 | 2015-10-26 10:28:43 -0400 | [diff] [blame] | 669 | spin_unlock_irqrestore(&packet->qp->r_lock, flags); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 670 | rcu_read_unlock(); |
| 671 | } |
| 672 | return; |
| 673 | |
| 674 | drop: |
Dennis Dalessandro | 4eb0688 | 2016-01-19 14:42:39 -0800 | [diff] [blame] | 675 | ibp->rvp.n_pkt_drops++; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 676 | } |
| 677 | |
| 678 | /* |
| 679 | * This is called from a timer to check for QPs |
| 680 | * which need kernel memory in order to send a packet. |
| 681 | */ |
| 682 | static void mem_timer(unsigned long data) |
| 683 | { |
| 684 | struct hfi1_ibdev *dev = (struct hfi1_ibdev *)data; |
| 685 | struct list_head *list = &dev->memwait; |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 686 | struct rvt_qp *qp = NULL; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 687 | struct iowait *wait; |
| 688 | unsigned long flags; |
Dennis Dalessandro | 4c6829c | 2016-01-19 14:42:00 -0800 | [diff] [blame] | 689 | struct hfi1_qp_priv *priv; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 690 | |
| 691 | write_seqlock_irqsave(&dev->iowait_lock, flags); |
| 692 | if (!list_empty(list)) { |
| 693 | wait = list_first_entry(list, struct iowait, list); |
Dennis Dalessandro | 4c6829c | 2016-01-19 14:42:00 -0800 | [diff] [blame] | 694 | qp = iowait_to_qp(wait); |
| 695 | priv = qp->priv; |
| 696 | list_del_init(&priv->s_iowait.list); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 697 | /* refcount held until actual wake up */ |
| 698 | if (!list_empty(list)) |
| 699 | mod_timer(&dev->mem_timer, jiffies + 1); |
| 700 | } |
| 701 | write_sequnlock_irqrestore(&dev->iowait_lock, flags); |
| 702 | |
| 703 | if (qp) |
Dennis Dalessandro | 54d10c1 | 2016-01-19 14:43:01 -0800 | [diff] [blame] | 704 | hfi1_qp_wakeup(qp, RVT_S_WAIT_KMEM); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 705 | } |
| 706 | |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 707 | void update_sge(struct rvt_sge_state *ss, u32 length) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 708 | { |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 709 | struct rvt_sge *sge = &ss->sge; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 710 | |
| 711 | sge->vaddr += length; |
| 712 | sge->length -= length; |
| 713 | sge->sge_length -= length; |
| 714 | if (sge->sge_length == 0) { |
| 715 | if (--ss->num_sge) |
| 716 | *sge = *ss->sg_list++; |
| 717 | } else if (sge->length == 0 && sge->mr->lkey) { |
Dennis Dalessandro | cd4ceee | 2016-01-19 14:41:55 -0800 | [diff] [blame] | 718 | if (++sge->n >= RVT_SEGSZ) { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 719 | if (++sge->m >= sge->mr->mapsz) |
| 720 | return; |
| 721 | sge->n = 0; |
| 722 | } |
| 723 | sge->vaddr = sge->mr->map[sge->m]->segs[sge->n].vaddr; |
| 724 | sge->length = sge->mr->map[sge->m]->segs[sge->n].length; |
| 725 | } |
| 726 | } |
| 727 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 728 | /* |
| 729 | * This is called with progress side lock held. |
| 730 | */ |
| 731 | /* New API */ |
| 732 | static void verbs_sdma_complete( |
| 733 | struct sdma_txreq *cookie, |
Mike Marciniszyn | a545f53 | 2016-02-14 12:45:53 -0800 | [diff] [blame] | 734 | int status) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 735 | { |
| 736 | struct verbs_txreq *tx = |
| 737 | container_of(cookie, struct verbs_txreq, txreq); |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 738 | struct rvt_qp *qp = tx->qp; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 739 | |
| 740 | spin_lock(&qp->s_lock); |
Jubin John | e490974 | 2016-02-14 20:22:00 -0800 | [diff] [blame] | 741 | if (tx->wqe) { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 742 | hfi1_send_complete(qp, tx->wqe, IB_WC_SUCCESS); |
Jubin John | e490974 | 2016-02-14 20:22:00 -0800 | [diff] [blame] | 743 | } else if (qp->ibqp.qp_type == IB_QPT_RC) { |
Mike Marciniszyn | 261a435 | 2016-09-06 04:35:05 -0700 | [diff] [blame] | 744 | struct ib_header *hdr; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 745 | |
| 746 | hdr = &tx->phdr.hdr; |
| 747 | hfi1_rc_send_complete(qp, hdr); |
| 748 | } |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 749 | spin_unlock(&qp->s_lock); |
| 750 | |
| 751 | hfi1_put_txreq(tx); |
| 752 | } |
| 753 | |
Mike Marciniszyn | 711e104 | 2016-02-14 12:45:18 -0800 | [diff] [blame] | 754 | static int wait_kmem(struct hfi1_ibdev *dev, |
| 755 | struct rvt_qp *qp, |
| 756 | struct hfi1_pkt_state *ps) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 757 | { |
Dennis Dalessandro | 4c6829c | 2016-01-19 14:42:00 -0800 | [diff] [blame] | 758 | struct hfi1_qp_priv *priv = qp->priv; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 759 | unsigned long flags; |
| 760 | int ret = 0; |
| 761 | |
| 762 | spin_lock_irqsave(&qp->s_lock, flags); |
Dennis Dalessandro | 83693bd | 2016-01-19 14:43:33 -0800 | [diff] [blame] | 763 | if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 764 | write_seqlock(&dev->iowait_lock); |
Mike Marciniszyn | 711e104 | 2016-02-14 12:45:18 -0800 | [diff] [blame] | 765 | list_add_tail(&ps->s_txreq->txreq.list, |
| 766 | &priv->s_iowait.tx_head); |
Dennis Dalessandro | 4c6829c | 2016-01-19 14:42:00 -0800 | [diff] [blame] | 767 | if (list_empty(&priv->s_iowait.list)) { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 768 | if (list_empty(&dev->memwait)) |
| 769 | mod_timer(&dev->mem_timer, jiffies + 1); |
Dennis Dalessandro | 54d10c1 | 2016-01-19 14:43:01 -0800 | [diff] [blame] | 770 | qp->s_flags |= RVT_S_WAIT_KMEM; |
Dennis Dalessandro | 4c6829c | 2016-01-19 14:42:00 -0800 | [diff] [blame] | 771 | list_add_tail(&priv->s_iowait.list, &dev->memwait); |
Dennis Dalessandro | 54d10c1 | 2016-01-19 14:43:01 -0800 | [diff] [blame] | 772 | trace_hfi1_qpsleep(qp, RVT_S_WAIT_KMEM); |
Mike Marciniszyn | 4d6f85c | 2016-09-06 04:34:35 -0700 | [diff] [blame] | 773 | rvt_get_qp(qp); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 774 | } |
| 775 | write_sequnlock(&dev->iowait_lock); |
Dennis Dalessandro | 54d10c1 | 2016-01-19 14:43:01 -0800 | [diff] [blame] | 776 | qp->s_flags &= ~RVT_S_BUSY; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 777 | ret = -EBUSY; |
| 778 | } |
| 779 | spin_unlock_irqrestore(&qp->s_lock, flags); |
| 780 | |
| 781 | return ret; |
| 782 | } |
| 783 | |
| 784 | /* |
| 785 | * This routine calls txadds for each sg entry. |
| 786 | * |
| 787 | * Add failures will revert the sge cursor |
| 788 | */ |
Mike Marciniszyn | 711e104 | 2016-02-14 12:45:18 -0800 | [diff] [blame] | 789 | static noinline int build_verbs_ulp_payload( |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 790 | struct sdma_engine *sde, |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 791 | struct rvt_sge_state *ss, |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 792 | u32 length, |
| 793 | struct verbs_txreq *tx) |
| 794 | { |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 795 | struct rvt_sge *sg_list = ss->sg_list; |
| 796 | struct rvt_sge sge = ss->sge; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 797 | u8 num_sge = ss->num_sge; |
| 798 | u32 len; |
| 799 | int ret = 0; |
| 800 | |
| 801 | while (length) { |
| 802 | len = ss->sge.length; |
| 803 | if (len > length) |
| 804 | len = length; |
| 805 | if (len > ss->sge.sge_length) |
| 806 | len = ss->sge.sge_length; |
| 807 | WARN_ON_ONCE(len == 0); |
| 808 | ret = sdma_txadd_kvaddr( |
| 809 | sde->dd, |
| 810 | &tx->txreq, |
| 811 | ss->sge.vaddr, |
| 812 | len); |
| 813 | if (ret) |
| 814 | goto bail_txadd; |
| 815 | update_sge(ss, len); |
| 816 | length -= len; |
| 817 | } |
| 818 | return ret; |
| 819 | bail_txadd: |
| 820 | /* unwind cursor */ |
| 821 | ss->sge = sge; |
| 822 | ss->num_sge = num_sge; |
| 823 | ss->sg_list = sg_list; |
| 824 | return ret; |
| 825 | } |
| 826 | |
| 827 | /* |
| 828 | * Build the number of DMA descriptors needed to send length bytes of data. |
| 829 | * |
| 830 | * NOTE: DMA mapping is held in the tx until completed in the ring or |
| 831 | * the tx desc is freed without having been submitted to the ring |
| 832 | * |
Dennis Dalessandro | bb5df5f | 2016-02-14 12:44:43 -0800 | [diff] [blame] | 833 | * This routine ensures all the helper routine calls succeed. |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 834 | */ |
| 835 | /* New API */ |
| 836 | static int build_verbs_tx_desc( |
| 837 | struct sdma_engine *sde, |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 838 | struct rvt_sge_state *ss, |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 839 | u32 length, |
| 840 | struct verbs_txreq *tx, |
Dasaratharaman Chandramouli | a9b6b3b | 2016-07-25 13:40:16 -0700 | [diff] [blame] | 841 | struct hfi1_ahg_info *ahg_info, |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 842 | u64 pbc) |
| 843 | { |
| 844 | int ret = 0; |
Don Hiatt | d4d602e | 2016-07-25 13:40:22 -0700 | [diff] [blame] | 845 | struct hfi1_sdma_header *phdr = &tx->phdr; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 846 | u16 hdrbytes = tx->hdr_dwords << 2; |
| 847 | |
Dasaratharaman Chandramouli | a9b6b3b | 2016-07-25 13:40:16 -0700 | [diff] [blame] | 848 | if (!ahg_info->ahgcount) { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 849 | ret = sdma_txinit_ahg( |
| 850 | &tx->txreq, |
Dasaratharaman Chandramouli | a9b6b3b | 2016-07-25 13:40:16 -0700 | [diff] [blame] | 851 | ahg_info->tx_flags, |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 852 | hdrbytes + length, |
Dasaratharaman Chandramouli | a9b6b3b | 2016-07-25 13:40:16 -0700 | [diff] [blame] | 853 | ahg_info->ahgidx, |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 854 | 0, |
| 855 | NULL, |
| 856 | 0, |
| 857 | verbs_sdma_complete); |
| 858 | if (ret) |
| 859 | goto bail_txadd; |
| 860 | phdr->pbc = cpu_to_le64(pbc); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 861 | ret = sdma_txadd_kvaddr( |
| 862 | sde->dd, |
| 863 | &tx->txreq, |
Dennis Dalessandro | bb5df5f | 2016-02-14 12:44:43 -0800 | [diff] [blame] | 864 | phdr, |
| 865 | hdrbytes); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 866 | if (ret) |
| 867 | goto bail_txadd; |
| 868 | } else { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 869 | ret = sdma_txinit_ahg( |
| 870 | &tx->txreq, |
Dasaratharaman Chandramouli | a9b6b3b | 2016-07-25 13:40:16 -0700 | [diff] [blame] | 871 | ahg_info->tx_flags, |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 872 | length, |
Dasaratharaman Chandramouli | a9b6b3b | 2016-07-25 13:40:16 -0700 | [diff] [blame] | 873 | ahg_info->ahgidx, |
| 874 | ahg_info->ahgcount, |
| 875 | ahg_info->ahgdesc, |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 876 | hdrbytes, |
| 877 | verbs_sdma_complete); |
| 878 | if (ret) |
| 879 | goto bail_txadd; |
| 880 | } |
| 881 | |
| 882 | /* add the ulp payload - if any. ss can be NULL for acks */ |
| 883 | if (ss) |
| 884 | ret = build_verbs_ulp_payload(sde, ss, length, tx); |
| 885 | bail_txadd: |
| 886 | return ret; |
| 887 | } |
| 888 | |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 889 | int hfi1_verbs_send_dma(struct rvt_qp *qp, struct hfi1_pkt_state *ps, |
Dennis Dalessandro | d46e514 | 2015-11-11 00:34:37 -0500 | [diff] [blame] | 890 | u64 pbc) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 891 | { |
Dennis Dalessandro | 4c6829c | 2016-01-19 14:42:00 -0800 | [diff] [blame] | 892 | struct hfi1_qp_priv *priv = qp->priv; |
Dasaratharaman Chandramouli | a9b6b3b | 2016-07-25 13:40:16 -0700 | [diff] [blame] | 893 | struct hfi1_ahg_info *ahg_info = priv->s_ahg; |
Dennis Dalessandro | d46e514 | 2015-11-11 00:34:37 -0500 | [diff] [blame] | 894 | u32 hdrwords = qp->s_hdrwords; |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 895 | struct rvt_sge_state *ss = qp->s_cur_sge; |
Dennis Dalessandro | d46e514 | 2015-11-11 00:34:37 -0500 | [diff] [blame] | 896 | u32 len = qp->s_cur_size; |
| 897 | u32 plen = hdrwords + ((len + 3) >> 2) + 2; /* includes pbc */ |
| 898 | struct hfi1_ibdev *dev = ps->dev; |
| 899 | struct hfi1_pportdata *ppd = ps->ppd; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 900 | struct verbs_txreq *tx; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 901 | u64 pbc_flags = 0; |
Dennis Dalessandro | 4c6829c | 2016-01-19 14:42:00 -0800 | [diff] [blame] | 902 | u8 sc5 = priv->s_sc; |
| 903 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 904 | int ret; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 905 | |
Dennis Dalessandro | bb5df5f | 2016-02-14 12:44:43 -0800 | [diff] [blame] | 906 | tx = ps->s_txreq; |
Mike Marciniszyn | 711e104 | 2016-02-14 12:45:18 -0800 | [diff] [blame] | 907 | if (!sdma_txreq_built(&tx->txreq)) { |
| 908 | if (likely(pbc == 0)) { |
| 909 | u32 vl = sc_to_vlt(dd_from_ibdev(qp->ibqp.device), sc5); |
| 910 | /* No vl15 here */ |
| 911 | /* set PBC_DC_INFO bit (aka SC[4]) in pbc_flags */ |
| 912 | pbc_flags |= (!!(sc5 & 0x10)) << PBC_DC_INFO_SHIFT; |
Dennis Dalessandro | bb5df5f | 2016-02-14 12:44:43 -0800 | [diff] [blame] | 913 | |
Mike Marciniszyn | 711e104 | 2016-02-14 12:45:18 -0800 | [diff] [blame] | 914 | pbc = create_pbc(ppd, |
| 915 | pbc_flags, |
| 916 | qp->srate_mbps, |
| 917 | vl, |
| 918 | plen); |
| 919 | } |
| 920 | tx->wqe = qp->s_wqe; |
Dasaratharaman Chandramouli | a9b6b3b | 2016-07-25 13:40:16 -0700 | [diff] [blame] | 921 | ret = build_verbs_tx_desc(tx->sde, ss, len, tx, ahg_info, pbc); |
Mike Marciniszyn | 711e104 | 2016-02-14 12:45:18 -0800 | [diff] [blame] | 922 | if (unlikely(ret)) |
| 923 | goto bail_build; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 924 | } |
Mike Marciniszyn | 5326dfb | 2016-03-07 11:35:24 -0800 | [diff] [blame] | 925 | ret = sdma_send_txreq(tx->sde, &priv->s_iowait, &tx->txreq); |
| 926 | if (unlikely(ret < 0)) { |
| 927 | if (ret == -ECOMM) |
| 928 | goto bail_ecomm; |
| 929 | return ret; |
| 930 | } |
Mike Marciniszyn | 1db78ee | 2016-03-07 11:35:19 -0800 | [diff] [blame] | 931 | trace_sdma_output_ibhdr(dd_from_ibdev(qp->ibqp.device), |
| 932 | &ps->s_txreq->phdr.hdr); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 933 | return ret; |
| 934 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 935 | bail_ecomm: |
| 936 | /* The current one got "sent" */ |
| 937 | return 0; |
| 938 | bail_build: |
Mike Marciniszyn | 711e104 | 2016-02-14 12:45:18 -0800 | [diff] [blame] | 939 | ret = wait_kmem(dev, qp, ps); |
| 940 | if (!ret) { |
| 941 | /* free txreq - bad state */ |
| 942 | hfi1_put_txreq(ps->s_txreq); |
| 943 | ps->s_txreq = NULL; |
| 944 | } |
| 945 | return ret; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 946 | } |
| 947 | |
| 948 | /* |
| 949 | * If we are now in the error state, return zero to flush the |
| 950 | * send work request. |
| 951 | */ |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 952 | static int pio_wait(struct rvt_qp *qp, |
| 953 | struct send_context *sc, |
| 954 | struct hfi1_pkt_state *ps, |
| 955 | u32 flag) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 956 | { |
Dennis Dalessandro | 4c6829c | 2016-01-19 14:42:00 -0800 | [diff] [blame] | 957 | struct hfi1_qp_priv *priv = qp->priv; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 958 | struct hfi1_devdata *dd = sc->dd; |
| 959 | struct hfi1_ibdev *dev = &dd->verbs_dev; |
| 960 | unsigned long flags; |
| 961 | int ret = 0; |
| 962 | |
| 963 | /* |
| 964 | * Note that as soon as want_buffer() is called and |
| 965 | * possibly before it returns, sc_piobufavail() |
| 966 | * could be called. Therefore, put QP on the I/O wait list before |
| 967 | * enabling the PIO avail interrupt. |
| 968 | */ |
| 969 | spin_lock_irqsave(&qp->s_lock, flags); |
Dennis Dalessandro | 83693bd | 2016-01-19 14:43:33 -0800 | [diff] [blame] | 970 | if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 971 | write_seqlock(&dev->iowait_lock); |
Mike Marciniszyn | 711e104 | 2016-02-14 12:45:18 -0800 | [diff] [blame] | 972 | list_add_tail(&ps->s_txreq->txreq.list, |
| 973 | &priv->s_iowait.tx_head); |
Dennis Dalessandro | 4c6829c | 2016-01-19 14:42:00 -0800 | [diff] [blame] | 974 | if (list_empty(&priv->s_iowait.list)) { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 975 | struct hfi1_ibdev *dev = &dd->verbs_dev; |
| 976 | int was_empty; |
| 977 | |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 978 | dev->n_piowait += !!(flag & RVT_S_WAIT_PIO); |
| 979 | dev->n_piodrain += !!(flag & RVT_S_WAIT_PIO_DRAIN); |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 980 | qp->s_flags |= flag; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 981 | was_empty = list_empty(&sc->piowait); |
Dennis Dalessandro | 4c6829c | 2016-01-19 14:42:00 -0800 | [diff] [blame] | 982 | list_add_tail(&priv->s_iowait.list, &sc->piowait); |
Dennis Dalessandro | 54d10c1 | 2016-01-19 14:43:01 -0800 | [diff] [blame] | 983 | trace_hfi1_qpsleep(qp, RVT_S_WAIT_PIO); |
Mike Marciniszyn | 4d6f85c | 2016-09-06 04:34:35 -0700 | [diff] [blame] | 984 | rvt_get_qp(qp); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 985 | /* counting: only call wantpiobuf_intr if first user */ |
| 986 | if (was_empty) |
| 987 | hfi1_sc_wantpiobuf_intr(sc, 1); |
| 988 | } |
| 989 | write_sequnlock(&dev->iowait_lock); |
Dennis Dalessandro | 54d10c1 | 2016-01-19 14:43:01 -0800 | [diff] [blame] | 990 | qp->s_flags &= ~RVT_S_BUSY; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 991 | ret = -EBUSY; |
| 992 | } |
| 993 | spin_unlock_irqrestore(&qp->s_lock, flags); |
| 994 | return ret; |
| 995 | } |
| 996 | |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 997 | static void verbs_pio_complete(void *arg, int code) |
| 998 | { |
| 999 | struct rvt_qp *qp = (struct rvt_qp *)arg; |
| 1000 | struct hfi1_qp_priv *priv = qp->priv; |
| 1001 | |
| 1002 | if (iowait_pio_dec(&priv->s_iowait)) |
| 1003 | iowait_drain_wakeup(&priv->s_iowait); |
| 1004 | } |
| 1005 | |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 1006 | int hfi1_verbs_send_pio(struct rvt_qp *qp, struct hfi1_pkt_state *ps, |
Dennis Dalessandro | d46e514 | 2015-11-11 00:34:37 -0500 | [diff] [blame] | 1007 | u64 pbc) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1008 | { |
Dennis Dalessandro | 4c6829c | 2016-01-19 14:42:00 -0800 | [diff] [blame] | 1009 | struct hfi1_qp_priv *priv = qp->priv; |
Dennis Dalessandro | d46e514 | 2015-11-11 00:34:37 -0500 | [diff] [blame] | 1010 | u32 hdrwords = qp->s_hdrwords; |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 1011 | struct rvt_sge_state *ss = qp->s_cur_sge; |
Dennis Dalessandro | d46e514 | 2015-11-11 00:34:37 -0500 | [diff] [blame] | 1012 | u32 len = qp->s_cur_size; |
| 1013 | u32 dwords = (len + 3) >> 2; |
| 1014 | u32 plen = hdrwords + dwords + 2; /* includes pbc */ |
| 1015 | struct hfi1_pportdata *ppd = ps->ppd; |
Dennis Dalessandro | bb5df5f | 2016-02-14 12:44:43 -0800 | [diff] [blame] | 1016 | u32 *hdr = (u32 *)&ps->s_txreq->phdr.hdr; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1017 | u64 pbc_flags = 0; |
Mike Marciniszyn | 4f8cc5c | 2016-02-14 12:45:27 -0800 | [diff] [blame] | 1018 | u8 sc5; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1019 | unsigned long flags = 0; |
| 1020 | struct send_context *sc; |
| 1021 | struct pio_buf *pbuf; |
| 1022 | int wc_status = IB_WC_SUCCESS; |
Dennis Dalessandro | bb5df5f | 2016-02-14 12:44:43 -0800 | [diff] [blame] | 1023 | int ret = 0; |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1024 | pio_release_cb cb = NULL; |
| 1025 | |
| 1026 | /* only RC/UC use complete */ |
| 1027 | switch (qp->ibqp.qp_type) { |
| 1028 | case IB_QPT_RC: |
| 1029 | case IB_QPT_UC: |
| 1030 | cb = verbs_pio_complete; |
| 1031 | break; |
| 1032 | default: |
| 1033 | break; |
| 1034 | } |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1035 | |
| 1036 | /* vl15 special case taken care of in ud.c */ |
Dennis Dalessandro | 4c6829c | 2016-01-19 14:42:00 -0800 | [diff] [blame] | 1037 | sc5 = priv->s_sc; |
Mike Marciniszyn | cef504c | 2016-03-07 11:35:35 -0800 | [diff] [blame] | 1038 | sc = ps->s_txreq->psc; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1039 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1040 | if (likely(pbc == 0)) { |
Mike Marciniszyn | 4f8cc5c | 2016-02-14 12:45:27 -0800 | [diff] [blame] | 1041 | u8 vl = sc_to_vlt(dd_from_ibdev(qp->ibqp.device), sc5); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1042 | /* set PBC_DC_INFO bit (aka SC[4]) in pbc_flags */ |
| 1043 | pbc_flags |= (!!(sc5 & 0x10)) << PBC_DC_INFO_SHIFT; |
| 1044 | pbc = create_pbc(ppd, pbc_flags, qp->srate_mbps, vl, plen); |
| 1045 | } |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1046 | if (cb) |
| 1047 | iowait_pio_inc(&priv->s_iowait); |
| 1048 | pbuf = sc_buffer_alloc(sc, plen, cb, qp); |
Jubin John | d125a6c | 2016-02-14 20:19:49 -0800 | [diff] [blame] | 1049 | if (unlikely(!pbuf)) { |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1050 | if (cb) |
| 1051 | verbs_pio_complete(qp, 0); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1052 | if (ppd->host_link_state != HLS_UP_ACTIVE) { |
| 1053 | /* |
| 1054 | * If we have filled the PIO buffers to capacity and are |
| 1055 | * not in an active state this request is not going to |
| 1056 | * go out to so just complete it with an error or else a |
| 1057 | * ULP or the core may be stuck waiting. |
| 1058 | */ |
| 1059 | hfi1_cdbg( |
| 1060 | PIO, |
| 1061 | "alloc failed. state not active, completing"); |
| 1062 | wc_status = IB_WC_GENERAL_ERR; |
| 1063 | goto pio_bail; |
| 1064 | } else { |
| 1065 | /* |
| 1066 | * This is a normal occurrence. The PIO buffs are full |
| 1067 | * up but we are still happily sending, well we could be |
| 1068 | * so lets continue to queue the request. |
| 1069 | */ |
| 1070 | hfi1_cdbg(PIO, "alloc failed. state active, queuing"); |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1071 | ret = pio_wait(qp, sc, ps, RVT_S_WAIT_PIO); |
Mike Marciniszyn | 711e104 | 2016-02-14 12:45:18 -0800 | [diff] [blame] | 1072 | if (!ret) |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1073 | /* txreq not queued - free */ |
Mike Marciniszyn | 711e104 | 2016-02-14 12:45:18 -0800 | [diff] [blame] | 1074 | goto bail; |
| 1075 | /* tx consumed in wait */ |
| 1076 | return ret; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1077 | } |
| 1078 | } |
| 1079 | |
| 1080 | if (len == 0) { |
| 1081 | pio_copy(ppd->dd, pbuf, pbc, hdr, hdrwords); |
| 1082 | } else { |
| 1083 | if (ss) { |
Jubin John | 8638b77 | 2016-02-14 20:19:24 -0800 | [diff] [blame] | 1084 | seg_pio_copy_start(pbuf, pbc, hdr, hdrwords * 4); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1085 | while (len) { |
| 1086 | void *addr = ss->sge.vaddr; |
| 1087 | u32 slen = ss->sge.length; |
| 1088 | |
| 1089 | if (slen > len) |
| 1090 | slen = len; |
| 1091 | update_sge(ss, slen); |
| 1092 | seg_pio_copy_mid(pbuf, addr, slen); |
| 1093 | len -= slen; |
| 1094 | } |
| 1095 | seg_pio_copy_end(pbuf); |
| 1096 | } |
| 1097 | } |
| 1098 | |
Mike Marciniszyn | 1db78ee | 2016-03-07 11:35:19 -0800 | [diff] [blame] | 1099 | trace_pio_output_ibhdr(dd_from_ibdev(qp->ibqp.device), |
| 1100 | &ps->s_txreq->phdr.hdr); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1101 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1102 | pio_bail: |
| 1103 | if (qp->s_wqe) { |
| 1104 | spin_lock_irqsave(&qp->s_lock, flags); |
| 1105 | hfi1_send_complete(qp, qp->s_wqe, wc_status); |
| 1106 | spin_unlock_irqrestore(&qp->s_lock, flags); |
| 1107 | } else if (qp->ibqp.qp_type == IB_QPT_RC) { |
| 1108 | spin_lock_irqsave(&qp->s_lock, flags); |
Dennis Dalessandro | bb5df5f | 2016-02-14 12:44:43 -0800 | [diff] [blame] | 1109 | hfi1_rc_send_complete(qp, &ps->s_txreq->phdr.hdr); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1110 | spin_unlock_irqrestore(&qp->s_lock, flags); |
| 1111 | } |
Dennis Dalessandro | bb5df5f | 2016-02-14 12:44:43 -0800 | [diff] [blame] | 1112 | |
| 1113 | ret = 0; |
| 1114 | |
| 1115 | bail: |
| 1116 | hfi1_put_txreq(ps->s_txreq); |
| 1117 | return ret; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1118 | } |
Geliang Tang | b91cc57 | 2015-09-21 23:39:08 +0800 | [diff] [blame] | 1119 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1120 | /* |
| 1121 | * egress_pkey_matches_entry - return 1 if the pkey matches ent (ent |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1122 | * being an entry from the partition key table), return 0 |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1123 | * otherwise. Use the matching criteria for egress partition keys |
| 1124 | * specified in the OPAv1 spec., section 9.1l.7. |
| 1125 | */ |
| 1126 | static inline int egress_pkey_matches_entry(u16 pkey, u16 ent) |
| 1127 | { |
| 1128 | u16 mkey = pkey & PKEY_LOW_15_MASK; |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1129 | u16 mentry = ent & PKEY_LOW_15_MASK; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1130 | |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1131 | if (mkey == mentry) { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1132 | /* |
| 1133 | * If pkey[15] is set (full partition member), |
| 1134 | * is bit 15 in the corresponding table element |
| 1135 | * clear (limited member)? |
| 1136 | */ |
| 1137 | if (pkey & PKEY_MEMBER_MASK) |
| 1138 | return !!(ent & PKEY_MEMBER_MASK); |
| 1139 | return 1; |
| 1140 | } |
| 1141 | return 0; |
| 1142 | } |
| 1143 | |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1144 | /** |
| 1145 | * egress_pkey_check - check P_KEY of a packet |
| 1146 | * @ppd: Physical IB port data |
| 1147 | * @lrh: Local route header |
| 1148 | * @bth: Base transport header |
| 1149 | * @sc5: SC for packet |
| 1150 | * @s_pkey_index: It will be used for look up optimization for kernel contexts |
| 1151 | * only. If it is negative value, then it means user contexts is calling this |
| 1152 | * function. |
| 1153 | * |
| 1154 | * It checks if hdr's pkey is valid. |
| 1155 | * |
| 1156 | * Return: 0 on success, otherwise, 1 |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1157 | */ |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1158 | int egress_pkey_check(struct hfi1_pportdata *ppd, __be16 *lrh, __be32 *bth, |
| 1159 | u8 sc5, int8_t s_pkey_index) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1160 | { |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1161 | struct hfi1_devdata *dd; |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1162 | int i; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1163 | u16 pkey; |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1164 | int is_user_ctxt_mechanism = (s_pkey_index < 0); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1165 | |
| 1166 | if (!(ppd->part_enforce & HFI1_PART_ENFORCE_OUT)) |
| 1167 | return 0; |
| 1168 | |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1169 | pkey = (u16)be32_to_cpu(bth[0]); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1170 | |
| 1171 | /* If SC15, pkey[0:14] must be 0x7fff */ |
| 1172 | if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK)) |
| 1173 | goto bad; |
| 1174 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1175 | /* Is the pkey = 0x0, or 0x8000? */ |
| 1176 | if ((pkey & PKEY_LOW_15_MASK) == 0) |
| 1177 | goto bad; |
| 1178 | |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1179 | /* |
| 1180 | * For the kernel contexts only, if a qp is passed into the function, |
| 1181 | * the most likely matching pkey has index qp->s_pkey_index |
| 1182 | */ |
| 1183 | if (!is_user_ctxt_mechanism && |
| 1184 | egress_pkey_matches_entry(pkey, ppd->pkeys[s_pkey_index])) { |
| 1185 | return 0; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1186 | } |
| 1187 | |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1188 | for (i = 0; i < MAX_PKEY_VALUES; i++) { |
| 1189 | if (egress_pkey_matches_entry(pkey, ppd->pkeys[i])) |
| 1190 | return 0; |
| 1191 | } |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1192 | bad: |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1193 | /* |
| 1194 | * For the user-context mechanism, the P_KEY check would only happen |
| 1195 | * once per SDMA request, not once per packet. Therefore, there's no |
| 1196 | * need to increment the counter for the user-context mechanism. |
| 1197 | */ |
| 1198 | if (!is_user_ctxt_mechanism) { |
| 1199 | incr_cntr64(&ppd->port_xmit_constraint_errors); |
| 1200 | dd = ppd->dd; |
| 1201 | if (!(dd->err_info_xmit_constraint.status & |
| 1202 | OPA_EI_STATUS_SMASK)) { |
| 1203 | u16 slid = be16_to_cpu(lrh[3]); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1204 | |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1205 | dd->err_info_xmit_constraint.status |= |
| 1206 | OPA_EI_STATUS_SMASK; |
| 1207 | dd->err_info_xmit_constraint.slid = slid; |
| 1208 | dd->err_info_xmit_constraint.pkey = pkey; |
| 1209 | } |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1210 | } |
| 1211 | return 1; |
| 1212 | } |
| 1213 | |
| 1214 | /** |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1215 | * get_send_routine - choose an egress routine |
| 1216 | * |
| 1217 | * Choose an egress routine based on QP type |
| 1218 | * and size |
| 1219 | */ |
| 1220 | static inline send_routine get_send_routine(struct rvt_qp *qp, |
Mike Marciniszyn | 47177f1 | 2016-03-07 11:35:41 -0800 | [diff] [blame] | 1221 | struct verbs_txreq *tx) |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1222 | { |
| 1223 | struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device); |
| 1224 | struct hfi1_qp_priv *priv = qp->priv; |
Mike Marciniszyn | 261a435 | 2016-09-06 04:35:05 -0700 | [diff] [blame] | 1225 | struct ib_header *h = &tx->phdr.hdr; |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1226 | |
| 1227 | if (unlikely(!(dd->flags & HFI1_HAS_SEND_DMA))) |
| 1228 | return dd->process_pio_send; |
| 1229 | switch (qp->ibqp.qp_type) { |
| 1230 | case IB_QPT_SMI: |
| 1231 | return dd->process_pio_send; |
| 1232 | case IB_QPT_GSI: |
| 1233 | case IB_QPT_UD: |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1234 | break; |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1235 | case IB_QPT_UC: |
Mike Marciniszyn | b374e06 | 2016-09-25 07:40:58 -0700 | [diff] [blame] | 1236 | case IB_QPT_RC: { |
| 1237 | u8 op = get_opcode(h); |
| 1238 | |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1239 | if (piothreshold && |
| 1240 | qp->s_cur_size <= min(piothreshold, qp->pmtu) && |
Mike Marciniszyn | b374e06 | 2016-09-25 07:40:58 -0700 | [diff] [blame] | 1241 | (BIT(op & OPMASK) & pio_opmask[op >> 5]) && |
Mike Marciniszyn | 47177f1 | 2016-03-07 11:35:41 -0800 | [diff] [blame] | 1242 | iowait_sdma_pending(&priv->s_iowait) == 0 && |
| 1243 | !sdma_txreq_built(&tx->txreq)) |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1244 | return dd->process_pio_send; |
| 1245 | break; |
Mike Marciniszyn | b374e06 | 2016-09-25 07:40:58 -0700 | [diff] [blame] | 1246 | } |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1247 | default: |
| 1248 | break; |
| 1249 | } |
| 1250 | return dd->process_dma_send; |
| 1251 | } |
| 1252 | |
| 1253 | /** |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1254 | * hfi1_verbs_send - send a packet |
| 1255 | * @qp: the QP to send on |
Dennis Dalessandro | d46e514 | 2015-11-11 00:34:37 -0500 | [diff] [blame] | 1256 | * @ps: the state of the packet to send |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1257 | * |
| 1258 | * Return zero if packet is sent or queued OK. |
Dennis Dalessandro | 54d10c1 | 2016-01-19 14:43:01 -0800 | [diff] [blame] | 1259 | * Return non-zero and clear qp->s_flags RVT_S_BUSY otherwise. |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1260 | */ |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 1261 | int hfi1_verbs_send(struct rvt_qp *qp, struct hfi1_pkt_state *ps) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1262 | { |
| 1263 | struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device); |
Mike Marciniszyn | 47177f1 | 2016-03-07 11:35:41 -0800 | [diff] [blame] | 1264 | struct hfi1_qp_priv *priv = qp->priv; |
Mike Marciniszyn | 261a435 | 2016-09-06 04:35:05 -0700 | [diff] [blame] | 1265 | struct ib_other_headers *ohdr; |
| 1266 | struct ib_header *hdr; |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1267 | send_routine sr; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1268 | int ret; |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1269 | u8 lnh; |
| 1270 | |
| 1271 | hdr = &ps->s_txreq->phdr.hdr; |
| 1272 | /* locate the pkey within the headers */ |
| 1273 | lnh = be16_to_cpu(hdr->lrh[0]) & 3; |
| 1274 | if (lnh == HFI1_LRH_GRH) |
| 1275 | ohdr = &hdr->u.l.oth; |
| 1276 | else |
| 1277 | ohdr = &hdr->u.oth; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1278 | |
Mike Marciniszyn | 47177f1 | 2016-03-07 11:35:41 -0800 | [diff] [blame] | 1279 | sr = get_send_routine(qp, ps->s_txreq); |
Sebastian Sanchez | e38d1e4 | 2016-04-12 11:22:21 -0700 | [diff] [blame] | 1280 | ret = egress_pkey_check(dd->pport, |
| 1281 | hdr->lrh, |
| 1282 | ohdr->bth, |
| 1283 | priv->s_sc, |
| 1284 | qp->s_pkey_index); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1285 | if (unlikely(ret)) { |
| 1286 | /* |
| 1287 | * The value we are returning here does not get propagated to |
| 1288 | * the verbs caller. Thus we need to complete the request with |
| 1289 | * error otherwise the caller could be sitting waiting on the |
| 1290 | * completion event. Only do this for PIO. SDMA has its own |
| 1291 | * mechanism for handling the errors. So for SDMA we can just |
| 1292 | * return. |
| 1293 | */ |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1294 | if (sr == dd->process_pio_send) { |
| 1295 | unsigned long flags; |
| 1296 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1297 | hfi1_cdbg(PIO, "%s() Failed. Completing with err", |
| 1298 | __func__); |
| 1299 | spin_lock_irqsave(&qp->s_lock, flags); |
| 1300 | hfi1_send_complete(qp, qp->s_wqe, IB_WC_GENERAL_ERR); |
| 1301 | spin_unlock_irqrestore(&qp->s_lock, flags); |
| 1302 | } |
| 1303 | return -EINVAL; |
| 1304 | } |
Mike Marciniszyn | 47177f1 | 2016-03-07 11:35:41 -0800 | [diff] [blame] | 1305 | if (sr == dd->process_dma_send && iowait_pio_pending(&priv->s_iowait)) |
| 1306 | return pio_wait(qp, |
| 1307 | ps->s_txreq->psc, |
| 1308 | ps, |
| 1309 | RVT_S_WAIT_PIO_DRAIN); |
Mike Marciniszyn | 14553ca | 2016-02-14 12:45:36 -0800 | [diff] [blame] | 1310 | return sr(qp, ps, 0); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1311 | } |
| 1312 | |
Harish Chegondi | 94d5171 | 2016-01-19 14:43:17 -0800 | [diff] [blame] | 1313 | /** |
| 1314 | * hfi1_fill_device_attr - Fill in rvt dev info device attributes. |
| 1315 | * @dd: the device data structure |
| 1316 | */ |
| 1317 | static void hfi1_fill_device_attr(struct hfi1_devdata *dd) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1318 | { |
Harish Chegondi | 94d5171 | 2016-01-19 14:43:17 -0800 | [diff] [blame] | 1319 | struct rvt_dev_info *rdi = &dd->verbs_dev.rdi; |
Ira Weiny | 939b6ca | 2016-06-15 02:22:08 -0400 | [diff] [blame] | 1320 | u16 ver = dd->dc8051_ver; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1321 | |
Harish Chegondi | 94d5171 | 2016-01-19 14:43:17 -0800 | [diff] [blame] | 1322 | memset(&rdi->dparms.props, 0, sizeof(rdi->dparms.props)); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1323 | |
Ira Weiny | 939b6ca | 2016-06-15 02:22:08 -0400 | [diff] [blame] | 1324 | rdi->dparms.props.fw_ver = ((u64)(dc8051_ver_maj(ver)) << 16) | |
| 1325 | (u64)dc8051_ver_min(ver); |
Harish Chegondi | 94d5171 | 2016-01-19 14:43:17 -0800 | [diff] [blame] | 1326 | rdi->dparms.props.device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR | |
| 1327 | IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT | |
| 1328 | IB_DEVICE_SYS_IMAGE_GUID | IB_DEVICE_RC_RNR_NAK_GEN | |
Jianxin Xiong | c72cfe3 | 2016-07-25 13:38:43 -0700 | [diff] [blame] | 1329 | IB_DEVICE_PORT_ACTIVE_EVENT | IB_DEVICE_SRQ_RESIZE | |
| 1330 | IB_DEVICE_MEM_MGT_EXTENSIONS; |
Harish Chegondi | 94d5171 | 2016-01-19 14:43:17 -0800 | [diff] [blame] | 1331 | rdi->dparms.props.page_size_cap = PAGE_SIZE; |
| 1332 | rdi->dparms.props.vendor_id = dd->oui1 << 16 | dd->oui2 << 8 | dd->oui3; |
| 1333 | rdi->dparms.props.vendor_part_id = dd->pcidev->device; |
| 1334 | rdi->dparms.props.hw_ver = dd->minrev; |
| 1335 | rdi->dparms.props.sys_image_guid = ib_hfi1_sys_image_guid; |
Jianxin Xiong | c72cfe3 | 2016-07-25 13:38:43 -0700 | [diff] [blame] | 1336 | rdi->dparms.props.max_mr_size = U64_MAX; |
| 1337 | rdi->dparms.props.max_fast_reg_page_list_len = UINT_MAX; |
Harish Chegondi | 94d5171 | 2016-01-19 14:43:17 -0800 | [diff] [blame] | 1338 | rdi->dparms.props.max_qp = hfi1_max_qps; |
| 1339 | rdi->dparms.props.max_qp_wr = hfi1_max_qp_wrs; |
| 1340 | rdi->dparms.props.max_sge = hfi1_max_sges; |
| 1341 | rdi->dparms.props.max_sge_rd = hfi1_max_sges; |
| 1342 | rdi->dparms.props.max_cq = hfi1_max_cqs; |
| 1343 | rdi->dparms.props.max_ah = hfi1_max_ahs; |
| 1344 | rdi->dparms.props.max_cqe = hfi1_max_cqes; |
| 1345 | rdi->dparms.props.max_mr = rdi->lkey_table.max; |
| 1346 | rdi->dparms.props.max_fmr = rdi->lkey_table.max; |
| 1347 | rdi->dparms.props.max_map_per_fmr = 32767; |
| 1348 | rdi->dparms.props.max_pd = hfi1_max_pds; |
| 1349 | rdi->dparms.props.max_qp_rd_atom = HFI1_MAX_RDMA_ATOMIC; |
| 1350 | rdi->dparms.props.max_qp_init_rd_atom = 255; |
| 1351 | rdi->dparms.props.max_srq = hfi1_max_srqs; |
| 1352 | rdi->dparms.props.max_srq_wr = hfi1_max_srq_wrs; |
| 1353 | rdi->dparms.props.max_srq_sge = hfi1_max_srq_sges; |
| 1354 | rdi->dparms.props.atomic_cap = IB_ATOMIC_GLOB; |
| 1355 | rdi->dparms.props.max_pkeys = hfi1_get_npkeys(dd); |
| 1356 | rdi->dparms.props.max_mcast_grp = hfi1_max_mcast_grps; |
| 1357 | rdi->dparms.props.max_mcast_qp_attach = hfi1_max_mcast_qp_attached; |
| 1358 | rdi->dparms.props.max_total_mcast_qp_attach = |
| 1359 | rdi->dparms.props.max_mcast_qp_attach * |
| 1360 | rdi->dparms.props.max_mcast_grp; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1361 | } |
| 1362 | |
| 1363 | static inline u16 opa_speed_to_ib(u16 in) |
| 1364 | { |
| 1365 | u16 out = 0; |
| 1366 | |
| 1367 | if (in & OPA_LINK_SPEED_25G) |
| 1368 | out |= IB_SPEED_EDR; |
| 1369 | if (in & OPA_LINK_SPEED_12_5G) |
| 1370 | out |= IB_SPEED_FDR; |
| 1371 | |
| 1372 | return out; |
| 1373 | } |
| 1374 | |
| 1375 | /* |
| 1376 | * Convert a single OPA link width (no multiple flags) to an IB value. |
| 1377 | * A zero OPA link width means link down, which means the IB width value |
| 1378 | * is a don't care. |
| 1379 | */ |
| 1380 | static inline u16 opa_width_to_ib(u16 in) |
| 1381 | { |
| 1382 | switch (in) { |
| 1383 | case OPA_LINK_WIDTH_1X: |
| 1384 | /* map 2x and 3x to 1x as they don't exist in IB */ |
| 1385 | case OPA_LINK_WIDTH_2X: |
| 1386 | case OPA_LINK_WIDTH_3X: |
| 1387 | return IB_WIDTH_1X; |
| 1388 | default: /* link down or unknown, return our largest width */ |
| 1389 | case OPA_LINK_WIDTH_4X: |
| 1390 | return IB_WIDTH_4X; |
| 1391 | } |
| 1392 | } |
| 1393 | |
Harish Chegondi | 45b59ee | 2016-02-03 14:36:49 -0800 | [diff] [blame] | 1394 | static int query_port(struct rvt_dev_info *rdi, u8 port_num, |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1395 | struct ib_port_attr *props) |
| 1396 | { |
Harish Chegondi | 45b59ee | 2016-02-03 14:36:49 -0800 | [diff] [blame] | 1397 | struct hfi1_ibdev *verbs_dev = dev_from_rdi(rdi); |
| 1398 | struct hfi1_devdata *dd = dd_from_dev(verbs_dev); |
| 1399 | struct hfi1_pportdata *ppd = &dd->pport[port_num - 1]; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1400 | u16 lid = ppd->lid; |
| 1401 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1402 | props->lid = lid ? lid : 0; |
| 1403 | props->lmc = ppd->lmc; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1404 | /* OPA logical states match IB logical states */ |
| 1405 | props->state = driver_lstate(ppd); |
| 1406 | props->phys_state = hfi1_ibphys_portstate(ppd); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1407 | props->gid_tbl_len = HFI1_GUIDS_PER_PORT; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1408 | props->active_width = (u8)opa_width_to_ib(ppd->link_width_active); |
| 1409 | /* see rate_show() in ib core/sysfs.c */ |
| 1410 | props->active_speed = (u8)opa_speed_to_ib(ppd->link_speed_active); |
| 1411 | props->max_vl_num = ppd->vls_supported; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1412 | |
| 1413 | /* Once we are a "first class" citizen and have added the OPA MTUs to |
| 1414 | * the core we can advertise the larger MTU enum to the ULPs, for now |
| 1415 | * advertise only 4K. |
| 1416 | * |
| 1417 | * Those applications which are either OPA aware or pass the MTU enum |
| 1418 | * from the Path Records to us will get the new 8k MTU. Those that |
| 1419 | * attempt to process the MTU enum may fail in various ways. |
| 1420 | */ |
| 1421 | props->max_mtu = mtu_to_enum((!valid_ib_mtu(hfi1_max_mtu) ? |
| 1422 | 4096 : hfi1_max_mtu), IB_MTU_4096); |
| 1423 | props->active_mtu = !valid_ib_mtu(ppd->ibmtu) ? props->max_mtu : |
| 1424 | mtu_to_enum(ppd->ibmtu, IB_MTU_2048); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1425 | |
| 1426 | return 0; |
| 1427 | } |
| 1428 | |
| 1429 | static int modify_device(struct ib_device *device, |
| 1430 | int device_modify_mask, |
| 1431 | struct ib_device_modify *device_modify) |
| 1432 | { |
| 1433 | struct hfi1_devdata *dd = dd_from_ibdev(device); |
| 1434 | unsigned i; |
| 1435 | int ret; |
| 1436 | |
| 1437 | if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID | |
| 1438 | IB_DEVICE_MODIFY_NODE_DESC)) { |
| 1439 | ret = -EOPNOTSUPP; |
| 1440 | goto bail; |
| 1441 | } |
| 1442 | |
| 1443 | if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC) { |
| 1444 | memcpy(device->node_desc, device_modify->node_desc, 64); |
| 1445 | for (i = 0; i < dd->num_pports; i++) { |
| 1446 | struct hfi1_ibport *ibp = &dd->pport[i].ibport_data; |
| 1447 | |
| 1448 | hfi1_node_desc_chg(ibp); |
| 1449 | } |
| 1450 | } |
| 1451 | |
| 1452 | if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID) { |
| 1453 | ib_hfi1_sys_image_guid = |
| 1454 | cpu_to_be64(device_modify->sys_image_guid); |
| 1455 | for (i = 0; i < dd->num_pports; i++) { |
| 1456 | struct hfi1_ibport *ibp = &dd->pport[i].ibport_data; |
| 1457 | |
| 1458 | hfi1_sys_guid_chg(ibp); |
| 1459 | } |
| 1460 | } |
| 1461 | |
| 1462 | ret = 0; |
| 1463 | |
| 1464 | bail: |
| 1465 | return ret; |
| 1466 | } |
| 1467 | |
Harish Chegondi | 45b59ee | 2016-02-03 14:36:49 -0800 | [diff] [blame] | 1468 | static int shut_down_port(struct rvt_dev_info *rdi, u8 port_num) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1469 | { |
Harish Chegondi | 45b59ee | 2016-02-03 14:36:49 -0800 | [diff] [blame] | 1470 | struct hfi1_ibdev *verbs_dev = dev_from_rdi(rdi); |
| 1471 | struct hfi1_devdata *dd = dd_from_dev(verbs_dev); |
| 1472 | struct hfi1_pportdata *ppd = &dd->pport[port_num - 1]; |
| 1473 | int ret; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1474 | |
Harish Chegondi | 45b59ee | 2016-02-03 14:36:49 -0800 | [diff] [blame] | 1475 | set_link_down_reason(ppd, OPA_LINKDOWN_REASON_UNKNOWN, 0, |
| 1476 | OPA_LINKDOWN_REASON_UNKNOWN); |
| 1477 | ret = set_link_state(ppd, HLS_DN_DOWNDEF); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1478 | return ret; |
| 1479 | } |
| 1480 | |
Dennis Dalessandro | 2513146 | 2016-02-03 14:36:40 -0800 | [diff] [blame] | 1481 | static int hfi1_get_guid_be(struct rvt_dev_info *rdi, struct rvt_ibport *rvp, |
| 1482 | int guid_index, __be64 *guid) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1483 | { |
Dennis Dalessandro | 2513146 | 2016-02-03 14:36:40 -0800 | [diff] [blame] | 1484 | struct hfi1_ibport *ibp = container_of(rvp, struct hfi1_ibport, rvp); |
| 1485 | struct hfi1_pportdata *ppd = ppd_from_ibp(ibp); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1486 | |
Dennis Dalessandro | 2513146 | 2016-02-03 14:36:40 -0800 | [diff] [blame] | 1487 | if (guid_index == 0) |
| 1488 | *guid = cpu_to_be64(ppd->guid); |
| 1489 | else if (guid_index < HFI1_GUIDS_PER_PORT) |
| 1490 | *guid = ibp->guids[guid_index - 1]; |
| 1491 | else |
| 1492 | return -EINVAL; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1493 | |
Dennis Dalessandro | 2513146 | 2016-02-03 14:36:40 -0800 | [diff] [blame] | 1494 | return 0; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1495 | } |
| 1496 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1497 | /* |
| 1498 | * convert ah port,sl to sc |
| 1499 | */ |
| 1500 | u8 ah_to_sc(struct ib_device *ibdev, struct ib_ah_attr *ah) |
| 1501 | { |
| 1502 | struct hfi1_ibport *ibp = to_iport(ibdev, ah->port_num); |
| 1503 | |
| 1504 | return ibp->sl_to_sc[ah->sl]; |
| 1505 | } |
| 1506 | |
Dennis Dalessandro | 15723f0 | 2016-01-19 14:42:17 -0800 | [diff] [blame] | 1507 | static int hfi1_check_ah(struct ib_device *ibdev, struct ib_ah_attr *ah_attr) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1508 | { |
| 1509 | struct hfi1_ibport *ibp; |
| 1510 | struct hfi1_pportdata *ppd; |
| 1511 | struct hfi1_devdata *dd; |
| 1512 | u8 sc5; |
| 1513 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1514 | /* test the mapping for validity */ |
| 1515 | ibp = to_iport(ibdev, ah_attr->port_num); |
| 1516 | ppd = ppd_from_ibp(ibp); |
| 1517 | sc5 = ibp->sl_to_sc[ah_attr->sl]; |
| 1518 | dd = dd_from_ppd(ppd); |
| 1519 | if (sc_to_vlt(dd, sc5) > num_vls && sc_to_vlt(dd, sc5) != 0xf) |
Dennis Dalessandro | 15723f0 | 2016-01-19 14:42:17 -0800 | [diff] [blame] | 1520 | return -EINVAL; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1521 | return 0; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1522 | } |
| 1523 | |
Dennis Dalessandro | 8f1764f | 2016-01-19 14:42:22 -0800 | [diff] [blame] | 1524 | static void hfi1_notify_new_ah(struct ib_device *ibdev, |
| 1525 | struct ib_ah_attr *ah_attr, |
| 1526 | struct rvt_ah *ah) |
| 1527 | { |
| 1528 | struct hfi1_ibport *ibp; |
| 1529 | struct hfi1_pportdata *ppd; |
| 1530 | struct hfi1_devdata *dd; |
| 1531 | u8 sc5; |
| 1532 | |
| 1533 | /* |
| 1534 | * Do not trust reading anything from rvt_ah at this point as it is not |
| 1535 | * done being setup. We can however modify things which we need to set. |
| 1536 | */ |
| 1537 | |
| 1538 | ibp = to_iport(ibdev, ah_attr->port_num); |
| 1539 | ppd = ppd_from_ibp(ibp); |
| 1540 | sc5 = ibp->sl_to_sc[ah->attr.sl]; |
| 1541 | dd = dd_from_ppd(ppd); |
| 1542 | ah->vl = sc_to_vlt(dd, sc5); |
| 1543 | if (ah->vl < num_vls || ah->vl == 15) |
| 1544 | ah->log_pmtu = ilog2(dd->vld[ah->vl].mtu); |
| 1545 | } |
| 1546 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1547 | struct ib_ah *hfi1_create_qp0_ah(struct hfi1_ibport *ibp, u16 dlid) |
| 1548 | { |
| 1549 | struct ib_ah_attr attr; |
| 1550 | struct ib_ah *ah = ERR_PTR(-EINVAL); |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 1551 | struct rvt_qp *qp0; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1552 | |
| 1553 | memset(&attr, 0, sizeof(attr)); |
| 1554 | attr.dlid = dlid; |
| 1555 | attr.port_num = ppd_from_ibp(ibp)->port; |
| 1556 | rcu_read_lock(); |
Dennis Dalessandro | 4eb0688 | 2016-01-19 14:42:39 -0800 | [diff] [blame] | 1557 | qp0 = rcu_dereference(ibp->rvp.qp[0]); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1558 | if (qp0) |
| 1559 | ah = ib_create_ah(qp0->ibqp.pd, &attr); |
| 1560 | rcu_read_unlock(); |
| 1561 | return ah; |
| 1562 | } |
| 1563 | |
| 1564 | /** |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1565 | * hfi1_get_npkeys - return the size of the PKEY table for context 0 |
| 1566 | * @dd: the hfi1_ib device |
| 1567 | */ |
| 1568 | unsigned hfi1_get_npkeys(struct hfi1_devdata *dd) |
| 1569 | { |
| 1570 | return ARRAY_SIZE(dd->pport[0].pkeys); |
| 1571 | } |
| 1572 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1573 | static void init_ibport(struct hfi1_pportdata *ppd) |
| 1574 | { |
| 1575 | struct hfi1_ibport *ibp = &ppd->ibport_data; |
| 1576 | size_t sz = ARRAY_SIZE(ibp->sl_to_sc); |
| 1577 | int i; |
| 1578 | |
| 1579 | for (i = 0; i < sz; i++) { |
| 1580 | ibp->sl_to_sc[i] = i; |
| 1581 | ibp->sc_to_sl[i] = i; |
| 1582 | } |
| 1583 | |
Dennis Dalessandro | 4eb0688 | 2016-01-19 14:42:39 -0800 | [diff] [blame] | 1584 | spin_lock_init(&ibp->rvp.lock); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1585 | /* Set the prefix to the default value (see ch. 4.1.1) */ |
Dennis Dalessandro | 4eb0688 | 2016-01-19 14:42:39 -0800 | [diff] [blame] | 1586 | ibp->rvp.gid_prefix = IB_DEFAULT_GID_PREFIX; |
| 1587 | ibp->rvp.sm_lid = 0; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1588 | /* Below should only set bits defined in OPA PortInfo.CapabilityMask */ |
Dennis Dalessandro | 4eb0688 | 2016-01-19 14:42:39 -0800 | [diff] [blame] | 1589 | ibp->rvp.port_cap_flags = IB_PORT_AUTO_MIGR_SUP | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1590 | IB_PORT_CAP_MASK_NOTICE_SUP; |
Dennis Dalessandro | 4eb0688 | 2016-01-19 14:42:39 -0800 | [diff] [blame] | 1591 | ibp->rvp.pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA; |
| 1592 | ibp->rvp.pma_counter_select[1] = IB_PMA_PORT_RCV_DATA; |
| 1593 | ibp->rvp.pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS; |
| 1594 | ibp->rvp.pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS; |
| 1595 | ibp->rvp.pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1596 | |
Dennis Dalessandro | 4eb0688 | 2016-01-19 14:42:39 -0800 | [diff] [blame] | 1597 | RCU_INIT_POINTER(ibp->rvp.qp[0], NULL); |
| 1598 | RCU_INIT_POINTER(ibp->rvp.qp[1], NULL); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1599 | } |
| 1600 | |
Ira Weiny | 939b6ca | 2016-06-15 02:22:08 -0400 | [diff] [blame] | 1601 | static void hfi1_get_dev_fw_str(struct ib_device *ibdev, char *str, |
| 1602 | size_t str_len) |
| 1603 | { |
| 1604 | struct rvt_dev_info *rdi = ib_to_rvt(ibdev); |
| 1605 | struct hfi1_ibdev *dev = dev_from_rdi(rdi); |
| 1606 | u16 ver = dd_from_dev(dev)->dc8051_ver; |
| 1607 | |
| 1608 | snprintf(str, str_len, "%u.%u", dc8051_ver_maj(ver), |
| 1609 | dc8051_ver_min(ver)); |
| 1610 | } |
| 1611 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1612 | /** |
| 1613 | * hfi1_register_ib_device - register our device with the infiniband core |
| 1614 | * @dd: the device data structure |
| 1615 | * Return 0 if successful, errno if unsuccessful. |
| 1616 | */ |
| 1617 | int hfi1_register_ib_device(struct hfi1_devdata *dd) |
| 1618 | { |
| 1619 | struct hfi1_ibdev *dev = &dd->verbs_dev; |
Dennis Dalessandro | ec3f2c1 | 2016-01-19 14:41:33 -0800 | [diff] [blame] | 1620 | struct ib_device *ibdev = &dev->rdi.ibdev; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1621 | struct hfi1_pportdata *ppd = dd->pport; |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 1622 | unsigned i; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1623 | int ret; |
| 1624 | size_t lcpysz = IB_DEVICE_NAME_MAX; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1625 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1626 | for (i = 0; i < dd->num_pports; i++) |
| 1627 | init_ibport(ppd + i); |
| 1628 | |
| 1629 | /* Only need to initialize non-zero fields. */ |
Dennis Dalessandro | 4f87ccf | 2016-01-19 14:41:50 -0800 | [diff] [blame] | 1630 | |
Hari Prasath Gujulan Elango | 045277c | 2016-02-04 11:03:45 -0800 | [diff] [blame] | 1631 | setup_timer(&dev->mem_timer, mem_timer, (unsigned long)dev); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1632 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1633 | seqlock_init(&dev->iowait_lock); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1634 | INIT_LIST_HEAD(&dev->txwait); |
| 1635 | INIT_LIST_HEAD(&dev->memwait); |
| 1636 | |
Mike Marciniszyn | 45842ab | 2016-02-14 12:44:34 -0800 | [diff] [blame] | 1637 | ret = verbs_txreq_init(dev); |
| 1638 | if (ret) |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1639 | goto err_verbs_txreq; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1640 | |
| 1641 | /* |
| 1642 | * The system image GUID is supposed to be the same for all |
| 1643 | * HFIs in a single system but since there can be other |
| 1644 | * device types in the system, we can't be sure this is unique. |
| 1645 | */ |
| 1646 | if (!ib_hfi1_sys_image_guid) |
| 1647 | ib_hfi1_sys_image_guid = cpu_to_be64(ppd->guid); |
| 1648 | lcpysz = strlcpy(ibdev->name, class_name(), lcpysz); |
| 1649 | strlcpy(ibdev->name + lcpysz, "_%d", IB_DEVICE_NAME_MAX - lcpysz); |
| 1650 | ibdev->owner = THIS_MODULE; |
| 1651 | ibdev->node_guid = cpu_to_be64(ppd->guid); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1652 | ibdev->phys_port_cnt = dd->num_pports; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1653 | ibdev->dma_device = &dd->pcidev->dev; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1654 | ibdev->modify_device = modify_device; |
Dennis Dalessandro | 4331629 | 2016-01-19 14:44:01 -0800 | [diff] [blame] | 1655 | |
| 1656 | /* keep process mad in the driver */ |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1657 | ibdev->process_mad = hfi1_process_mad; |
Ira Weiny | 939b6ca | 2016-06-15 02:22:08 -0400 | [diff] [blame] | 1658 | ibdev->get_dev_fw_str = hfi1_get_dev_fw_str; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1659 | |
| 1660 | strncpy(ibdev->node_desc, init_utsname()->nodename, |
| 1661 | sizeof(ibdev->node_desc)); |
| 1662 | |
Dennis Dalessandro | ec3f2c1 | 2016-01-19 14:41:33 -0800 | [diff] [blame] | 1663 | /* |
| 1664 | * Fill in rvt info object. |
| 1665 | */ |
| 1666 | dd->verbs_dev.rdi.driver_f.port_callback = hfi1_create_port_files; |
Dennis Dalessandro | 49dbb6c | 2016-01-19 14:42:06 -0800 | [diff] [blame] | 1667 | dd->verbs_dev.rdi.driver_f.get_card_name = get_card_name; |
| 1668 | dd->verbs_dev.rdi.driver_f.get_pci_dev = get_pci_dev; |
Dennis Dalessandro | 15723f0 | 2016-01-19 14:42:17 -0800 | [diff] [blame] | 1669 | dd->verbs_dev.rdi.driver_f.check_ah = hfi1_check_ah; |
Dennis Dalessandro | 8f1764f | 2016-01-19 14:42:22 -0800 | [diff] [blame] | 1670 | dd->verbs_dev.rdi.driver_f.notify_new_ah = hfi1_notify_new_ah; |
Dennis Dalessandro | 2513146 | 2016-02-03 14:36:40 -0800 | [diff] [blame] | 1671 | dd->verbs_dev.rdi.driver_f.get_guid_be = hfi1_get_guid_be; |
Harish Chegondi | 45b59ee | 2016-02-03 14:36:49 -0800 | [diff] [blame] | 1672 | dd->verbs_dev.rdi.driver_f.query_port_state = query_port; |
| 1673 | dd->verbs_dev.rdi.driver_f.shut_down_port = shut_down_port; |
| 1674 | dd->verbs_dev.rdi.driver_f.cap_mask_chg = hfi1_cap_mask_chg; |
Harish Chegondi | 94d5171 | 2016-01-19 14:43:17 -0800 | [diff] [blame] | 1675 | /* |
| 1676 | * Fill in rvt info device attributes. |
| 1677 | */ |
| 1678 | hfi1_fill_device_attr(dd); |
Dennis Dalessandro | a2c2d60 | 2016-01-19 14:43:12 -0800 | [diff] [blame] | 1679 | |
| 1680 | /* queue pair */ |
Dennis Dalessandro | a2c2d60 | 2016-01-19 14:43:12 -0800 | [diff] [blame] | 1681 | dd->verbs_dev.rdi.dparms.qp_table_size = hfi1_qp_table_size; |
| 1682 | dd->verbs_dev.rdi.dparms.qpn_start = 0; |
| 1683 | dd->verbs_dev.rdi.dparms.qpn_inc = 1; |
| 1684 | dd->verbs_dev.rdi.dparms.qos_shift = dd->qos_shift; |
| 1685 | dd->verbs_dev.rdi.dparms.qpn_res_start = kdeth_qp << 16; |
| 1686 | dd->verbs_dev.rdi.dparms.qpn_res_end = |
Dennis Dalessandro | abd712d | 2016-01-19 14:43:22 -0800 | [diff] [blame] | 1687 | dd->verbs_dev.rdi.dparms.qpn_res_start + 65535; |
Dennis Dalessandro | ec4274f | 2016-01-19 14:43:44 -0800 | [diff] [blame] | 1688 | dd->verbs_dev.rdi.dparms.max_rdma_atomic = HFI1_MAX_RDMA_ATOMIC; |
| 1689 | dd->verbs_dev.rdi.dparms.psn_mask = PSN_MASK; |
| 1690 | dd->verbs_dev.rdi.dparms.psn_shift = PSN_SHIFT; |
| 1691 | dd->verbs_dev.rdi.dparms.psn_modify_mask = PSN_MODIFY_MASK; |
Harish Chegondi | 45b59ee | 2016-02-03 14:36:49 -0800 | [diff] [blame] | 1692 | dd->verbs_dev.rdi.dparms.core_cap_flags = RDMA_CORE_PORT_INTEL_OPA; |
| 1693 | dd->verbs_dev.rdi.dparms.max_mad_size = OPA_MGMT_MAD_SIZE; |
| 1694 | |
Dennis Dalessandro | a2c2d60 | 2016-01-19 14:43:12 -0800 | [diff] [blame] | 1695 | dd->verbs_dev.rdi.driver_f.qp_priv_alloc = qp_priv_alloc; |
| 1696 | dd->verbs_dev.rdi.driver_f.qp_priv_free = qp_priv_free; |
| 1697 | dd->verbs_dev.rdi.driver_f.free_all_qps = free_all_qps; |
| 1698 | dd->verbs_dev.rdi.driver_f.notify_qp_reset = notify_qp_reset; |
Dennis Dalessandro | 83693bd | 2016-01-19 14:43:33 -0800 | [diff] [blame] | 1699 | dd->verbs_dev.rdi.driver_f.do_send = hfi1_do_send; |
| 1700 | dd->verbs_dev.rdi.driver_f.schedule_send = hfi1_schedule_send; |
Mike Marciniszyn | 46a80d6 | 2016-02-14 12:10:04 -0800 | [diff] [blame] | 1701 | dd->verbs_dev.rdi.driver_f.schedule_send_no_lock = _hfi1_schedule_send; |
Dennis Dalessandro | ec4274f | 2016-01-19 14:43:44 -0800 | [diff] [blame] | 1702 | dd->verbs_dev.rdi.driver_f.get_pmtu_from_attr = get_pmtu_from_attr; |
| 1703 | dd->verbs_dev.rdi.driver_f.notify_error_qp = notify_error_qp; |
| 1704 | dd->verbs_dev.rdi.driver_f.flush_qp_waiters = flush_qp_waiters; |
| 1705 | dd->verbs_dev.rdi.driver_f.stop_send_queue = stop_send_queue; |
| 1706 | dd->verbs_dev.rdi.driver_f.quiesce_qp = quiesce_qp; |
| 1707 | dd->verbs_dev.rdi.driver_f.notify_error_qp = notify_error_qp; |
| 1708 | dd->verbs_dev.rdi.driver_f.mtu_from_qp = mtu_from_qp; |
| 1709 | dd->verbs_dev.rdi.driver_f.mtu_to_path_mtu = mtu_to_path_mtu; |
| 1710 | dd->verbs_dev.rdi.driver_f.check_modify_qp = hfi1_check_modify_qp; |
| 1711 | dd->verbs_dev.rdi.driver_f.modify_qp = hfi1_modify_qp; |
Mike Marciniszyn | 46a80d6 | 2016-02-14 12:10:04 -0800 | [diff] [blame] | 1712 | dd->verbs_dev.rdi.driver_f.check_send_wqe = hfi1_check_send_wqe; |
Dennis Dalessandro | a2c2d60 | 2016-01-19 14:43:12 -0800 | [diff] [blame] | 1713 | |
Dennis Dalessandro | abd712d | 2016-01-19 14:43:22 -0800 | [diff] [blame] | 1714 | /* completeion queue */ |
| 1715 | snprintf(dd->verbs_dev.rdi.dparms.cq_name, |
| 1716 | sizeof(dd->verbs_dev.rdi.dparms.cq_name), |
| 1717 | "hfi1_cq%d", dd->unit); |
Mitko Haralanov | 2780739 | 2016-02-03 14:33:31 -0800 | [diff] [blame] | 1718 | dd->verbs_dev.rdi.dparms.node = dd->node; |
Dennis Dalessandro | abd712d | 2016-01-19 14:43:22 -0800 | [diff] [blame] | 1719 | |
Dennis Dalessandro | a2c2d60 | 2016-01-19 14:43:12 -0800 | [diff] [blame] | 1720 | /* misc settings */ |
Dennis Dalessandro | abd712d | 2016-01-19 14:43:22 -0800 | [diff] [blame] | 1721 | dd->verbs_dev.rdi.flags = 0; /* Let rdmavt handle it all */ |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 1722 | dd->verbs_dev.rdi.dparms.lkey_table_size = hfi1_lkey_table_size; |
Dennis Dalessandro | 4eb0688 | 2016-01-19 14:42:39 -0800 | [diff] [blame] | 1723 | dd->verbs_dev.rdi.dparms.nports = dd->num_pports; |
| 1724 | dd->verbs_dev.rdi.dparms.npkeys = hfi1_get_npkeys(dd); |
| 1725 | |
Mike Marciniszyn | 1ac57c5 | 2016-07-01 16:02:13 -0700 | [diff] [blame] | 1726 | /* post send table */ |
| 1727 | dd->verbs_dev.rdi.post_parms = hfi1_post_parms; |
| 1728 | |
Dennis Dalessandro | 4eb0688 | 2016-01-19 14:42:39 -0800 | [diff] [blame] | 1729 | ppd = dd->pport; |
| 1730 | for (i = 0; i < dd->num_pports; i++, ppd++) |
| 1731 | rvt_init_port(&dd->verbs_dev.rdi, |
| 1732 | &ppd->ibport_data.rvp, |
| 1733 | i, |
| 1734 | ppd->pkeys); |
Dennis Dalessandro | ec3f2c1 | 2016-01-19 14:41:33 -0800 | [diff] [blame] | 1735 | |
| 1736 | ret = rvt_register_device(&dd->verbs_dev.rdi); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1737 | if (ret) |
Dennis Dalessandro | 9c4a311 | 2016-01-19 14:44:11 -0800 | [diff] [blame] | 1738 | goto err_verbs_txreq; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1739 | |
| 1740 | ret = hfi1_verbs_register_sysfs(dd); |
| 1741 | if (ret) |
| 1742 | goto err_class; |
| 1743 | |
Dennis Dalessandro | 9c4a311 | 2016-01-19 14:44:11 -0800 | [diff] [blame] | 1744 | return ret; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1745 | |
| 1746 | err_class: |
Dennis Dalessandro | ec3f2c1 | 2016-01-19 14:41:33 -0800 | [diff] [blame] | 1747 | rvt_unregister_device(&dd->verbs_dev.rdi); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1748 | err_verbs_txreq: |
Mike Marciniszyn | 45842ab | 2016-02-14 12:44:34 -0800 | [diff] [blame] | 1749 | verbs_txreq_exit(dev); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1750 | dd_dev_err(dd, "cannot register verbs: %d!\n", -ret); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1751 | return ret; |
| 1752 | } |
| 1753 | |
| 1754 | void hfi1_unregister_ib_device(struct hfi1_devdata *dd) |
| 1755 | { |
| 1756 | struct hfi1_ibdev *dev = &dd->verbs_dev; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1757 | |
| 1758 | hfi1_verbs_unregister_sysfs(dd); |
| 1759 | |
Dennis Dalessandro | ec3f2c1 | 2016-01-19 14:41:33 -0800 | [diff] [blame] | 1760 | rvt_unregister_device(&dd->verbs_dev.rdi); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1761 | |
| 1762 | if (!list_empty(&dev->txwait)) |
| 1763 | dd_dev_err(dd, "txwait list not empty!\n"); |
| 1764 | if (!list_empty(&dev->memwait)) |
| 1765 | dd_dev_err(dd, "memwait list not empty!\n"); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1766 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1767 | del_timer_sync(&dev->mem_timer); |
Mike Marciniszyn | 45842ab | 2016-02-14 12:44:34 -0800 | [diff] [blame] | 1768 | verbs_txreq_exit(dev); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1769 | } |
| 1770 | |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1771 | void hfi1_cnp_rcv(struct hfi1_packet *packet) |
| 1772 | { |
| 1773 | struct hfi1_ibport *ibp = &packet->rcd->ppd->ibport_data; |
Arthur Kepner | 977940b | 2015-11-04 21:10:10 -0500 | [diff] [blame] | 1774 | struct hfi1_pportdata *ppd = ppd_from_ibp(ibp); |
Mike Marciniszyn | 261a435 | 2016-09-06 04:35:05 -0700 | [diff] [blame] | 1775 | struct ib_header *hdr = packet->hdr; |
Dennis Dalessandro | 895420d | 2016-01-19 14:42:28 -0800 | [diff] [blame] | 1776 | struct rvt_qp *qp = packet->qp; |
Arthur Kepner | 977940b | 2015-11-04 21:10:10 -0500 | [diff] [blame] | 1777 | u32 lqpn, rqpn = 0; |
| 1778 | u16 rlid = 0; |
Dasaratharaman Chandramouli | b736a46 | 2016-07-25 13:40:34 -0700 | [diff] [blame] | 1779 | u8 sl, sc5, svc_type; |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1780 | |
Arthur Kepner | 977940b | 2015-11-04 21:10:10 -0500 | [diff] [blame] | 1781 | switch (packet->qp->ibqp.qp_type) { |
| 1782 | case IB_QPT_UC: |
| 1783 | rlid = qp->remote_ah_attr.dlid; |
| 1784 | rqpn = qp->remote_qpn; |
| 1785 | svc_type = IB_CC_SVCTYPE_UC; |
| 1786 | break; |
| 1787 | case IB_QPT_RC: |
| 1788 | rlid = qp->remote_ah_attr.dlid; |
| 1789 | rqpn = qp->remote_qpn; |
| 1790 | svc_type = IB_CC_SVCTYPE_RC; |
| 1791 | break; |
| 1792 | case IB_QPT_SMI: |
| 1793 | case IB_QPT_GSI: |
| 1794 | case IB_QPT_UD: |
| 1795 | svc_type = IB_CC_SVCTYPE_UD; |
| 1796 | break; |
| 1797 | default: |
Dennis Dalessandro | 4eb0688 | 2016-01-19 14:42:39 -0800 | [diff] [blame] | 1798 | ibp->rvp.n_pkt_drops++; |
Arthur Kepner | 977940b | 2015-11-04 21:10:10 -0500 | [diff] [blame] | 1799 | return; |
| 1800 | } |
| 1801 | |
Mike Marciniszyn | 261a435 | 2016-09-06 04:35:05 -0700 | [diff] [blame] | 1802 | sc5 = hdr2sc(hdr, packet->rhf); |
Arthur Kepner | 977940b | 2015-11-04 21:10:10 -0500 | [diff] [blame] | 1803 | sl = ibp->sc_to_sl[sc5]; |
| 1804 | lqpn = qp->ibqp.qp_num; |
| 1805 | |
| 1806 | process_becn(ppd, sl, rlid, lqpn, rqpn, svc_type); |
Mike Marciniszyn | 7724105 | 2015-07-30 15:17:43 -0400 | [diff] [blame] | 1807 | } |