blob: 1d3cb25c9629e8ae8f28f7e615a582f16e4bfeaa [file] [log] [blame]
Tony Lindgren670c1042006-04-02 17:46:25 +01001/*
2 * linux/arch/arm/mach-omap2/sleep.S
3 *
4 * (C) Copyright 2004
5 * Texas Instruments, <www.ti.com>
6 * Richard Woodruff <r-woodruff2@ti.com>
7 *
Tony Lindgren1835f1d2008-10-06 15:49:15 +03008 * (C) Copyright 2006 Nokia Corporation
9 * Fixed idle loop sleep
10 * Igor Stoppa <igor.stoppa@nokia.com>
11 *
Tony Lindgren670c1042006-04-02 17:46:25 +010012 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
Tony Lindgren670c1042006-04-02 17:46:25 +010028#include <linux/linkage.h>
29#include <asm/assembler.h>
Tony Lindgren670c1042006-04-02 17:46:25 +010030
Tony Lindgrenc49f34b2012-08-31 16:08:07 -070031#include "omap24xx.h"
Paul Walmsley44595982008-03-18 10:04:51 +020032#include "sdrc.h"
Tony Lindgren670c1042006-04-02 17:46:25 +010033
Paul Walmsley44595982008-03-18 10:04:51 +020034/* First address of reserved address space? apparently valid for OMAP2 & 3 */
Tony Lindgren670c1042006-04-02 17:46:25 +010035#define A_SDRC0_V (0xC0000000)
Tony Lindgren670c1042006-04-02 17:46:25 +010036
37 .text
38
39/*
Tony Lindgren1835f1d2008-10-06 15:49:15 +030040 * omap24xx_cpu_suspend() - Forces OMAP into deep sleep state by completing
Tony Lindgren670c1042006-04-02 17:46:25 +010041 * SDRC shutdown then ARM shutdown. Upon wake MPU is back on so just restore
42 * SDRC.
43 *
44 * Input:
45 * R0 : DLL ctrl value pre-Sleep
Tony Lindgren1835f1d2008-10-06 15:49:15 +030046 * R1 : SDRC_DLLA_CTRL
47 * R2 : SDRC_POWER
Tony Lindgren670c1042006-04-02 17:46:25 +010048 *
49 * The if the DPLL is going to AutoIdle. It seems like the DPLL may be back on
50 * when we get called, but the DLL probably isn't. We will wait a bit more in
51 * case the DPLL isn't quite there yet. The code will wait on DLL for DDR even
52 * if in unlocked mode.
53 *
54 * For less than 242x-ES2.2 upon wake from a sleep mode where the external
55 * oscillator was stopped, a timing bug exists where a non-stabilized 12MHz
56 * clock can pass into the PRCM can cause problems at DSP and IVA.
57 * To work around this the code will switch to the 32kHz source prior to sleep.
58 * Post sleep we will shift back to using the DPLL. Apparently,
59 * CM_IDLEST_CLKGEN does not reflect the full clock change so you need to wait
60 * 3x12MHz + 3x32kHz clocks for a full switch.
61 *
62 * The DLL load value is not kept in RETENTION or OFF. It needs to be restored
63 * at wake
64 */
Jean Pihetb6338bd2011-02-02 16:38:06 +010065 .align 3
Tony Lindgren670c1042006-04-02 17:46:25 +010066ENTRY(omap24xx_cpu_suspend)
67 stmfd sp!, {r0 - r12, lr} @ save registers on stack
Tony Lindgren1835f1d2008-10-06 15:49:15 +030068 mov r3, #0x0 @ clear for mcr call
Tony Lindgren670c1042006-04-02 17:46:25 +010069 mcr p15, 0, r3, c7, c10, 4 @ memory barrier, hope SDR/DDR finished
70 nop
71 nop
Tony Lindgren1835f1d2008-10-06 15:49:15 +030072 ldr r4, [r2] @ read SDRC_POWER
Tony Lindgren670c1042006-04-02 17:46:25 +010073 orr r4, r4, #0x40 @ enable self refresh on idle req
74 mov r5, #0x2000 @ set delay (DPLL relock + DLL relock)
Tony Lindgren1835f1d2008-10-06 15:49:15 +030075 str r4, [r2] @ make it so
Tony Lindgren670c1042006-04-02 17:46:25 +010076 nop
Kevin Hilman0dc23d72009-01-29 08:57:18 -080077 mcr p15, 0, r3, c7, c0, 4 @ wait for interrupt
Tony Lindgren670c1042006-04-02 17:46:25 +010078 nop
79loop:
80 subs r5, r5, #0x1 @ awake, wait just a bit
81 bne loop
82
Tony Lindgren1835f1d2008-10-06 15:49:15 +030083 /* The DPLL has to be on before we take the DDR out of self refresh */
Tony Lindgren670c1042006-04-02 17:46:25 +010084 bic r4, r4, #0x40 @ now clear self refresh bit.
Tony Lindgren1835f1d2008-10-06 15:49:15 +030085 str r4, [r2] @ write to SDRC_POWER
Tony Lindgren670c1042006-04-02 17:46:25 +010086 ldr r4, A_SDRC0 @ make a clock happen
Tony Lindgren1835f1d2008-10-06 15:49:15 +030087 ldr r4, [r4] @ read A_SDRC0
Tony Lindgren670c1042006-04-02 17:46:25 +010088 nop @ start auto refresh only after clk ok
89 movs r0, r0 @ see if DDR or SDR
Tony Lindgren670c1042006-04-02 17:46:25 +010090 strne r0, [r1] @ rewrite DLLA to force DLL reload
91 addne r1, r1, #0x8 @ move to DLLB
92 strne r0, [r1] @ rewrite DLLB to force DLL reload
93
94 mov r5, #0x1000
95loop2:
96 subs r5, r5, #0x1
97 bne loop2
98 /* resume*/
99 ldmfd sp!, {r0 - r12, pc} @ restore regs and return
100
Tony Lindgren670c1042006-04-02 17:46:25 +0100101A_SDRC0:
102 .word A_SDRC0_V
Tony Lindgren670c1042006-04-02 17:46:25 +0100103
104ENTRY(omap24xx_cpu_suspend_sz)
105 .word . - omap24xx_cpu_suspend