blob: 19cbde192956a2602c3ee796a70485640b78b417 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Permedia2 framebuffer driver.
3 *
4 * 2.5/2.6 driver:
5 * Copyright (c) 2003 Jim Hague (jim.hague@acm.org)
6 *
7 * based on 2.4 driver:
8 * Copyright (c) 1998-2000 Ilario Nardinocchi (nardinoc@CS.UniBO.IT)
9 * Copyright (c) 1999 Jakub Jelinek (jakub@redhat.com)
10 *
11 * and additional input from James Simmon's port of Hannu Mallat's tdfx
12 * driver.
13 *
Krzysztof Helt45f169e2007-10-16 01:28:34 -070014 * I have a Creative Graphics Blaster Exxtreme card - pm2fb on x86. I
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * have no access to other pm2fb implementations. Sparc (and thus
16 * hopefully other big-endian) devices now work, thanks to a lot of
17 * testing work by Ron Murray. I have no access to CVision hardware,
18 * and therefore for now I am omitting the CVision code.
19 *
20 * Multiple boards support has been on the TODO list for ages.
21 * Don't expect this to change.
22 *
23 * This file is subject to the terms and conditions of the GNU General Public
24 * License. See the file COPYING in the main directory of this archive for
25 * more details.
26 *
Krzysztof Helt2f7bb992007-07-17 04:05:31 -070027 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/module.h>
31#include <linux/moduleparam.h>
32#include <linux/kernel.h>
33#include <linux/errno.h>
34#include <linux/string.h>
35#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/slab.h>
37#include <linux/delay.h>
38#include <linux/fb.h>
39#include <linux/init.h>
40#include <linux/pci.h>
Krzysztof Heltd5383fc2007-10-16 01:28:33 -070041#ifdef CONFIG_MTRR
42#include <asm/mtrr.h>
43#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45#include <video/permedia2.h>
46#include <video/cvisionppc.h>
47
48#if !defined(__LITTLE_ENDIAN) && !defined(__BIG_ENDIAN)
49#error "The endianness of the target host has not been defined."
50#endif
51
52#if !defined(CONFIG_PCI)
53#error "Only generic PCI cards supported."
54#endif
55
56#undef PM2FB_MASTER_DEBUG
57#ifdef PM2FB_MASTER_DEBUG
Krzysztof Helt3843faa2007-10-16 01:28:50 -070058#define DPRINTK(a, b...) \
59 printk(KERN_DEBUG "pm2fb: %s: " a, __FUNCTION__ , ## b)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#else
Krzysztof Helt3843faa2007-10-16 01:28:50 -070061#define DPRINTK(a, b...)
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#endif
63
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -070064#define PM2_PIXMAP_SIZE (1600 * 4)
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066/*
Krzysztof Helt2f7bb992007-07-17 04:05:31 -070067 * Driver data
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 */
Krzysztof Helt3843faa2007-10-16 01:28:50 -070069static char *mode __devinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
71/*
72 * The XFree GLINT driver will (I think to implement hardware cursor
73 * support on TVP4010 and similar where there is no RAMDAC - see
74 * comment in set_video) always request +ve sync regardless of what
75 * the mode requires. This screws me because I have a Sun
76 * fixed-frequency monitor which absolutely has to have -ve sync. So
77 * these flags allow the user to specify that requests for +ve sync
78 * should be silently turned in -ve sync.
79 */
Darren Jenkinsc16c5562006-04-20 02:43:13 -070080static int lowhsync;
81static int lowvsync;
Krzysztof Heltd5383fc2007-10-16 01:28:33 -070082static int noaccel __devinitdata;
83/* mtrr option */
84#ifdef CONFIG_MTRR
85static int nomtrr __devinitdata;
86#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
88/*
89 * The hardware state of the graphics card that isn't part of the
90 * screeninfo.
91 */
92struct pm2fb_par
93{
94 pm2type_t type; /* Board type */
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 unsigned char __iomem *v_regs;/* virtual address of p_regs */
Krzysztof Helt2f7bb992007-07-17 04:05:31 -070096 u32 memclock; /* memclock */
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 u32 video; /* video flags before blanking */
98 u32 mem_config; /* MemConfig reg at probe */
99 u32 mem_control; /* MemControl reg at probe */
100 u32 boot_address; /* BootAddress reg at probe */
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700101 u32 palette[16];
Krzysztof Heltd5383fc2007-10-16 01:28:33 -0700102 int mtrr_handle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103};
104
105/*
106 * Here we define the default structs fb_fix_screeninfo and fb_var_screeninfo
107 * if we don't use modedb.
108 */
109static struct fb_fix_screeninfo pm2fb_fix __devinitdata = {
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700110 .id = "",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 .type = FB_TYPE_PACKED_PIXELS,
112 .visual = FB_VISUAL_PSEUDOCOLOR,
113 .xpanstep = 1,
114 .ypanstep = 1,
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700115 .ywrapstep = 0,
Krzysztof Helt87a7cc62007-05-08 00:40:02 -0700116 .accel = FB_ACCEL_3DLABS_PERMEDIA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117};
118
119/*
120 * Default video mode. In case the modedb doesn't work.
121 */
122static struct fb_var_screeninfo pm2fb_var __devinitdata = {
123 /* "640x480, 8 bpp @ 60 Hz */
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700124 .xres = 640,
125 .yres = 480,
126 .xres_virtual = 640,
127 .yres_virtual = 480,
128 .bits_per_pixel = 8,
129 .red = {0, 8, 0},
130 .blue = {0, 8, 0},
131 .green = {0, 8, 0},
132 .activate = FB_ACTIVATE_NOW,
133 .height = -1,
134 .width = -1,
135 .accel_flags = 0,
136 .pixclock = 39721,
137 .left_margin = 40,
138 .right_margin = 24,
139 .upper_margin = 32,
140 .lower_margin = 11,
141 .hsync_len = 96,
142 .vsync_len = 2,
143 .vmode = FB_VMODE_NONINTERLACED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144};
145
146/*
147 * Utility functions
148 */
149
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700150static inline u32 pm2_RD(struct pm2fb_par *p, s32 off)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700152 return fb_readl(p->v_regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153}
154
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700155static inline void pm2_WR(struct pm2fb_par *p, s32 off, u32 v)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156{
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700157 fb_writel(v, p->v_regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158}
159
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700160static inline u32 pm2_RDAC_RD(struct pm2fb_par *p, s32 idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161{
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700162 pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 mb();
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700164 return pm2_RD(p, PM2R_RD_INDEXED_DATA);
165}
166
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700167static inline u32 pm2v_RDAC_RD(struct pm2fb_par *p, s32 idx)
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700168{
169 pm2_WR(p, PM2VR_RD_INDEX_LOW, idx & 0xff);
170 mb();
171 return pm2_RD(p, PM2VR_RD_INDEXED_DATA);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172}
173
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700174static inline void pm2_RDAC_WR(struct pm2fb_par *p, s32 idx, u32 v)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175{
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700176 pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, idx);
Krzysztof Helt11d1a622007-05-23 13:57:47 -0700177 wmb();
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700178 pm2_WR(p, PM2R_RD_INDEXED_DATA, v);
Krzysztof Helt11d1a622007-05-23 13:57:47 -0700179 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180}
181
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700182static inline void pm2v_RDAC_WR(struct pm2fb_par *p, s32 idx, u32 v)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183{
184 pm2_WR(p, PM2VR_RD_INDEX_LOW, idx & 0xff);
Krzysztof Helt11d1a622007-05-23 13:57:47 -0700185 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 pm2_WR(p, PM2VR_RD_INDEXED_DATA, v);
Krzysztof Helt11d1a622007-05-23 13:57:47 -0700187 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188}
189
190#ifdef CONFIG_FB_PM2_FIFO_DISCONNECT
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700191#define WAIT_FIFO(p, a)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192#else
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700193static inline void WAIT_FIFO(struct pm2fb_par *p, u32 a)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194{
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700195 while (pm2_RD(p, PM2R_IN_FIFO_SPACE) < a);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 mb();
197}
198#endif
199
200/*
201 * partial products for the supported horizontal resolutions.
202 */
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700203#define PACKPP(p0, p1, p2) (((p2) << 6) | ((p1) << 3) | (p0))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204static const struct {
205 u16 width;
206 u16 pp;
207} pp_table[] = {
208 { 32, PACKPP(1, 0, 0) }, { 64, PACKPP(1, 1, 0) },
209 { 96, PACKPP(1, 1, 1) }, { 128, PACKPP(2, 1, 1) },
210 { 160, PACKPP(2, 2, 1) }, { 192, PACKPP(2, 2, 2) },
211 { 224, PACKPP(3, 2, 1) }, { 256, PACKPP(3, 2, 2) },
212 { 288, PACKPP(3, 3, 1) }, { 320, PACKPP(3, 3, 2) },
213 { 384, PACKPP(3, 3, 3) }, { 416, PACKPP(4, 3, 1) },
214 { 448, PACKPP(4, 3, 2) }, { 512, PACKPP(4, 3, 3) },
215 { 544, PACKPP(4, 4, 1) }, { 576, PACKPP(4, 4, 2) },
216 { 640, PACKPP(4, 4, 3) }, { 768, PACKPP(4, 4, 4) },
217 { 800, PACKPP(5, 4, 1) }, { 832, PACKPP(5, 4, 2) },
218 { 896, PACKPP(5, 4, 3) }, { 1024, PACKPP(5, 4, 4) },
219 { 1056, PACKPP(5, 5, 1) }, { 1088, PACKPP(5, 5, 2) },
220 { 1152, PACKPP(5, 5, 3) }, { 1280, PACKPP(5, 5, 4) },
221 { 1536, PACKPP(5, 5, 5) }, { 1568, PACKPP(6, 5, 1) },
222 { 1600, PACKPP(6, 5, 2) }, { 1664, PACKPP(6, 5, 3) },
223 { 1792, PACKPP(6, 5, 4) }, { 2048, PACKPP(6, 5, 5) },
224 { 0, 0 } };
225
226static u32 partprod(u32 xres)
227{
228 int i;
229
230 for (i = 0; pp_table[i].width && pp_table[i].width != xres; i++)
231 ;
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700232 if (pp_table[i].width == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 DPRINTK("invalid width %u\n", xres);
234 return pp_table[i].pp;
235}
236
237static u32 to3264(u32 timing, int bpp, int is64)
238{
239 switch (bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 case 24:
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700241 timing *= 3;
242 case 8:
243 timing >>= 1;
244 case 16:
245 timing >>= 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 case 32:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 break;
248 }
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700249 if (is64)
250 timing >>= 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 return timing;
252}
253
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700254static void pm2_mnp(u32 clk, unsigned char *mm, unsigned char *nn,
255 unsigned char *pp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256{
257 unsigned char m;
258 unsigned char n;
259 unsigned char p;
260 u32 f;
261 s32 curr;
262 s32 delta = 100000;
263
264 *mm = *nn = *pp = 0;
265 for (n = 2; n < 15; n++) {
266 for (m = 2; m; m++) {
267 f = PM2_REFERENCE_CLOCK * m / n;
268 if (f >= 150000 && f <= 300000) {
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700269 for (p = 0; p < 5; p++, f >>= 1) {
270 curr = (clk > f) ? clk - f : f - clk;
271 if (curr < delta) {
272 delta = curr;
273 *mm = m;
274 *nn = n;
275 *pp = p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 }
277 }
278 }
279 }
280 }
281}
282
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700283static void pm2v_mnp(u32 clk, unsigned char *mm, unsigned char *nn,
284 unsigned char *pp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285{
286 unsigned char m;
287 unsigned char n;
288 unsigned char p;
289 u32 f;
290 s32 delta = 1000;
291
292 *mm = *nn = *pp = 0;
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700293 for (m = 1; m < 128; m++) {
Krzysztof Heltd4a96b52007-05-08 00:39:33 -0700294 for (n = 2 * m + 1; n; n++) {
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700295 for (p = 0; p < 2; p++) {
296 f = (PM2_REFERENCE_CLOCK >> (p + 1)) * n / m;
297 if (clk > f - delta && clk < f + delta) {
298 delta = (clk > f) ? clk - f : f - clk;
299 *mm = m;
300 *nn = n;
301 *pp = p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 }
303 }
304 }
305 }
306}
307
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700308static void clear_palette(struct pm2fb_par *p)
309{
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700310 int i = 256;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312 WAIT_FIFO(p, 1);
313 pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, 0);
314 wmb();
315 while (i--) {
316 WAIT_FIFO(p, 3);
317 pm2_WR(p, PM2R_RD_PALETTE_DATA, 0);
318 pm2_WR(p, PM2R_RD_PALETTE_DATA, 0);
319 pm2_WR(p, PM2R_RD_PALETTE_DATA, 0);
320 }
321}
322
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700323static void reset_card(struct pm2fb_par *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324{
325 if (p->type == PM2_TYPE_PERMEDIA2V)
326 pm2_WR(p, PM2VR_RD_INDEX_HIGH, 0);
327 pm2_WR(p, PM2R_RESET_STATUS, 0);
328 mb();
329 while (pm2_RD(p, PM2R_RESET_STATUS) & PM2F_BEING_RESET)
330 ;
331 mb();
332#ifdef CONFIG_FB_PM2_FIFO_DISCONNECT
333 DPRINTK("FIFO disconnect enabled\n");
334 pm2_WR(p, PM2R_FIFO_DISCON, 1);
335 mb();
336#endif
337
338 /* Restore stashed memory config information from probe */
339 WAIT_FIFO(p, 3);
340 pm2_WR(p, PM2R_MEM_CONTROL, p->mem_control);
341 pm2_WR(p, PM2R_BOOT_ADDRESS, p->boot_address);
342 wmb();
343 pm2_WR(p, PM2R_MEM_CONFIG, p->mem_config);
344}
345
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700346static void reset_config(struct pm2fb_par *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347{
Krzysztof Helt138a4512007-10-16 01:28:36 -0700348 WAIT_FIFO(p, 53);
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700349 pm2_WR(p, PM2R_CHIP_CONFIG, pm2_RD(p, PM2R_CHIP_CONFIG) &
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700350 ~(PM2F_VGA_ENABLE | PM2F_VGA_FIXED));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 pm2_WR(p, PM2R_BYPASS_WRITE_MASK, ~(0L));
352 pm2_WR(p, PM2R_FRAMEBUFFER_WRITE_MASK, ~(0L));
353 pm2_WR(p, PM2R_FIFO_CONTROL, 0);
354 pm2_WR(p, PM2R_APERTURE_ONE, 0);
355 pm2_WR(p, PM2R_APERTURE_TWO, 0);
356 pm2_WR(p, PM2R_RASTERIZER_MODE, 0);
357 pm2_WR(p, PM2R_DELTA_MODE, PM2F_DELTA_ORDER_RGB);
358 pm2_WR(p, PM2R_LB_READ_FORMAT, 0);
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700359 pm2_WR(p, PM2R_LB_WRITE_FORMAT, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 pm2_WR(p, PM2R_LB_READ_MODE, 0);
361 pm2_WR(p, PM2R_LB_SOURCE_OFFSET, 0);
362 pm2_WR(p, PM2R_FB_SOURCE_OFFSET, 0);
363 pm2_WR(p, PM2R_FB_PIXEL_OFFSET, 0);
364 pm2_WR(p, PM2R_FB_WINDOW_BASE, 0);
365 pm2_WR(p, PM2R_LB_WINDOW_BASE, 0);
366 pm2_WR(p, PM2R_FB_SOFT_WRITE_MASK, ~(0L));
367 pm2_WR(p, PM2R_FB_HARD_WRITE_MASK, ~(0L));
368 pm2_WR(p, PM2R_FB_READ_PIXEL, 0);
369 pm2_WR(p, PM2R_DITHER_MODE, 0);
370 pm2_WR(p, PM2R_AREA_STIPPLE_MODE, 0);
371 pm2_WR(p, PM2R_DEPTH_MODE, 0);
372 pm2_WR(p, PM2R_STENCIL_MODE, 0);
373 pm2_WR(p, PM2R_TEXTURE_ADDRESS_MODE, 0);
374 pm2_WR(p, PM2R_TEXTURE_READ_MODE, 0);
375 pm2_WR(p, PM2R_TEXEL_LUT_MODE, 0);
376 pm2_WR(p, PM2R_YUV_MODE, 0);
377 pm2_WR(p, PM2R_COLOR_DDA_MODE, 0);
378 pm2_WR(p, PM2R_TEXTURE_COLOR_MODE, 0);
379 pm2_WR(p, PM2R_FOG_MODE, 0);
380 pm2_WR(p, PM2R_ALPHA_BLEND_MODE, 0);
381 pm2_WR(p, PM2R_LOGICAL_OP_MODE, 0);
382 pm2_WR(p, PM2R_STATISTICS_MODE, 0);
383 pm2_WR(p, PM2R_SCISSOR_MODE, 0);
384 pm2_WR(p, PM2R_FILTER_MODE, PM2F_SYNCHRONIZATION);
Krzysztof Helt138a4512007-10-16 01:28:36 -0700385 pm2_WR(p, PM2R_RD_PIXEL_MASK, 0xff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 switch (p->type) {
387 case PM2_TYPE_PERMEDIA2:
388 pm2_RDAC_WR(p, PM2I_RD_MODE_CONTROL, 0); /* no overlay */
389 pm2_RDAC_WR(p, PM2I_RD_CURSOR_CONTROL, 0);
390 pm2_RDAC_WR(p, PM2I_RD_MISC_CONTROL, PM2F_RD_PALETTE_WIDTH_8);
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700391 pm2_RDAC_WR(p, PM2I_RD_COLOR_KEY_CONTROL, 0);
392 pm2_RDAC_WR(p, PM2I_RD_OVERLAY_KEY, 0);
393 pm2_RDAC_WR(p, PM2I_RD_RED_KEY, 0);
394 pm2_RDAC_WR(p, PM2I_RD_GREEN_KEY, 0);
395 pm2_RDAC_WR(p, PM2I_RD_BLUE_KEY, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 break;
397 case PM2_TYPE_PERMEDIA2V:
398 pm2v_RDAC_WR(p, PM2VI_RD_MISC_CONTROL, 1); /* 8bit */
399 break;
400 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401}
402
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700403static void set_aperture(struct pm2fb_par *p, u32 depth)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404{
405 /*
406 * The hardware is little-endian. When used in big-endian
407 * hosts, the on-chip aperture settings are used where
408 * possible to translate from host to card byte order.
409 */
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700410 WAIT_FIFO(p, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411#ifdef __LITTLE_ENDIAN
412 pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_STANDARD);
413#else
414 switch (depth) {
415 case 24: /* RGB->BGR */
416 /*
417 * We can't use the aperture to translate host to
418 * card byte order here, so we switch to BGR mode
419 * in pm2fb_set_par().
420 */
421 case 8: /* B->B */
422 pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_STANDARD);
423 break;
424 case 16: /* HL->LH */
425 pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_HALFWORDSWAP);
426 break;
427 case 32: /* RGBA->ABGR */
428 pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_BYTESWAP);
429 break;
430 }
431#endif
432
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700433 /* We don't use aperture two, so this may be superflous */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 pm2_WR(p, PM2R_APERTURE_TWO, PM2F_APERTURE_STANDARD);
435}
436
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700437static void set_color(struct pm2fb_par *p, unsigned char regno,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 unsigned char r, unsigned char g, unsigned char b)
439{
440 WAIT_FIFO(p, 4);
441 pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, regno);
442 wmb();
443 pm2_WR(p, PM2R_RD_PALETTE_DATA, r);
444 wmb();
445 pm2_WR(p, PM2R_RD_PALETTE_DATA, g);
446 wmb();
447 pm2_WR(p, PM2R_RD_PALETTE_DATA, b);
448}
449
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700450static void set_memclock(struct pm2fb_par *par, u32 clk)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
452 int i;
453 unsigned char m, n, p;
454
Krzysztof Helte5d809d2007-05-08 00:39:32 -0700455 switch (par->type) {
456 case PM2_TYPE_PERMEDIA2V:
457 pm2v_mnp(clk/2, &m, &n, &p);
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700458 WAIT_FIFO(par, 12);
Krzysztof Helte5d809d2007-05-08 00:39:32 -0700459 pm2_WR(par, PM2VR_RD_INDEX_HIGH, PM2VI_RD_MCLK_CONTROL >> 8);
460 pm2v_RDAC_WR(par, PM2VI_RD_MCLK_CONTROL, 0);
Krzysztof Helte5d809d2007-05-08 00:39:32 -0700461 pm2v_RDAC_WR(par, PM2VI_RD_MCLK_PRESCALE, m);
462 pm2v_RDAC_WR(par, PM2VI_RD_MCLK_FEEDBACK, n);
463 pm2v_RDAC_WR(par, PM2VI_RD_MCLK_POSTSCALE, p);
Krzysztof Helte5d809d2007-05-08 00:39:32 -0700464 pm2v_RDAC_WR(par, PM2VI_RD_MCLK_CONTROL, 1);
465 rmb();
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700466 for (i = 256; i; i--)
467 if (pm2v_RDAC_RD(par, PM2VI_RD_MCLK_CONTROL) & 2)
468 break;
Krzysztof Helte5d809d2007-05-08 00:39:32 -0700469 pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
470 break;
471 case PM2_TYPE_PERMEDIA2:
472 pm2_mnp(clk, &m, &n, &p);
473 WAIT_FIFO(par, 10);
474 pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_3, 6);
Krzysztof Helte5d809d2007-05-08 00:39:32 -0700475 pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_1, m);
476 pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_2, n);
Krzysztof Helte5d809d2007-05-08 00:39:32 -0700477 pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_3, 8|p);
Krzysztof Helte5d809d2007-05-08 00:39:32 -0700478 pm2_RDAC_RD(par, PM2I_RD_MEMORY_CLOCK_STATUS);
479 rmb();
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700480 for (i = 256; i; i--)
481 if (pm2_RD(par, PM2R_RD_INDEXED_DATA) & PM2F_PLL_LOCKED)
482 break;
Krzysztof Helte5d809d2007-05-08 00:39:32 -0700483 break;
484 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485}
486
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700487static void set_pixclock(struct pm2fb_par *par, u32 clk)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488{
489 int i;
490 unsigned char m, n, p;
491
492 switch (par->type) {
493 case PM2_TYPE_PERMEDIA2:
494 pm2_mnp(clk, &m, &n, &p);
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700495 WAIT_FIFO(par, 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A3, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A1, m);
498 pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A2, n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A3, 8|p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 pm2_RDAC_RD(par, PM2I_RD_PIXEL_CLOCK_STATUS);
501 rmb();
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700502 for (i = 256; i; i--)
503 if (pm2_RD(par, PM2R_RD_INDEXED_DATA) & PM2F_PLL_LOCKED)
504 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 break;
506 case PM2_TYPE_PERMEDIA2V:
507 pm2v_mnp(clk/2, &m, &n, &p);
508 WAIT_FIFO(par, 8);
509 pm2_WR(par, PM2VR_RD_INDEX_HIGH, PM2VI_RD_CLK0_PRESCALE >> 8);
510 pm2v_RDAC_WR(par, PM2VI_RD_CLK0_PRESCALE, m);
511 pm2v_RDAC_WR(par, PM2VI_RD_CLK0_FEEDBACK, n);
512 pm2v_RDAC_WR(par, PM2VI_RD_CLK0_POSTSCALE, p);
513 pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
514 break;
515 }
516}
517
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700518static void set_video(struct pm2fb_par *p, u32 video)
519{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 u32 tmp;
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700521 u32 vsync = video;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
523 DPRINTK("video = 0x%x\n", video);
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 /*
526 * The hardware cursor needs +vsync to recognise vert retrace.
527 * We may not be using the hardware cursor, but the X Glint
528 * driver may well. So always set +hsync/+vsync and then set
529 * the RAMDAC to invert the sync if necessary.
530 */
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700531 vsync &= ~(PM2F_HSYNC_MASK | PM2F_VSYNC_MASK);
532 vsync |= PM2F_HSYNC_ACT_HIGH | PM2F_VSYNC_ACT_HIGH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
Krzysztof Helt138a4512007-10-16 01:28:36 -0700534 WAIT_FIFO(p, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 pm2_WR(p, PM2R_VIDEO_CONTROL, vsync);
536
537 switch (p->type) {
538 case PM2_TYPE_PERMEDIA2:
539 tmp = PM2F_RD_PALETTE_WIDTH_8;
540 if ((video & PM2F_HSYNC_MASK) == PM2F_HSYNC_ACT_LOW)
541 tmp |= 4; /* invert hsync */
542 if ((video & PM2F_VSYNC_MASK) == PM2F_VSYNC_ACT_LOW)
543 tmp |= 8; /* invert vsync */
544 pm2_RDAC_WR(p, PM2I_RD_MISC_CONTROL, tmp);
545 break;
546 case PM2_TYPE_PERMEDIA2V:
547 tmp = 0;
548 if ((video & PM2F_HSYNC_MASK) == PM2F_HSYNC_ACT_LOW)
549 tmp |= 1; /* invert hsync */
550 if ((video & PM2F_VSYNC_MASK) == PM2F_VSYNC_ACT_LOW)
551 tmp |= 4; /* invert vsync */
552 pm2v_RDAC_WR(p, PM2VI_RD_SYNC_CONTROL, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 break;
554 }
555}
556
557/*
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700558 * pm2fb_check_var - Optional function. Validates a var passed in.
559 * @var: frame buffer variable screen structure
560 * @info: frame buffer structure that represents a single frame buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 *
562 * Checks to see if the hardware supports the state requested by
563 * var passed in.
564 *
565 * Returns negative errno on error, or zero on success.
566 */
567static int pm2fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
568{
569 u32 lpitch;
570
571 if (var->bits_per_pixel != 8 && var->bits_per_pixel != 16 &&
572 var->bits_per_pixel != 24 && var->bits_per_pixel != 32) {
573 DPRINTK("depth not supported: %u\n", var->bits_per_pixel);
574 return -EINVAL;
575 }
576
577 if (var->xres != var->xres_virtual) {
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700578 DPRINTK("virtual x resolution != "
579 "physical x resolution not supported\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 return -EINVAL;
581 }
582
583 if (var->yres > var->yres_virtual) {
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700584 DPRINTK("virtual y resolution < "
585 "physical y resolution not possible\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 return -EINVAL;
587 }
588
589 if (var->xoffset) {
590 DPRINTK("xoffset not supported\n");
591 return -EINVAL;
592 }
593
594 if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
595 DPRINTK("interlace not supported\n");
596 return -EINVAL;
597 }
598
599 var->xres = (var->xres + 15) & ~15; /* could sometimes be 8 */
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700600 lpitch = var->xres * ((var->bits_per_pixel + 7) >> 3);
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700601
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 if (var->xres < 320 || var->xres > 1600) {
603 DPRINTK("width not supported: %u\n", var->xres);
604 return -EINVAL;
605 }
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700606
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 if (var->yres < 200 || var->yres > 1200) {
608 DPRINTK("height not supported: %u\n", var->yres);
609 return -EINVAL;
610 }
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700611
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 if (lpitch * var->yres_virtual > info->fix.smem_len) {
613 DPRINTK("no memory for screen (%ux%ux%u)\n",
614 var->xres, var->yres_virtual, var->bits_per_pixel);
615 return -EINVAL;
616 }
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700617
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 if (PICOS2KHZ(var->pixclock) > PM2_MAX_PIXCLOCK) {
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700619 DPRINTK("pixclock too high (%ldKHz)\n",
620 PICOS2KHZ(var->pixclock));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 return -EINVAL;
622 }
623
krzysztof.h1@wp.pl76c7d3f2007-05-08 00:39:56 -0700624 var->transp.offset = 0;
625 var->transp.length = 0;
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700626 switch (var->bits_per_pixel) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 case 8:
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700628 var->red.length = 8;
629 var->green.length = 8;
630 var->blue.length = 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 break;
632 case 16:
633 var->red.offset = 11;
634 var->red.length = 5;
635 var->green.offset = 5;
636 var->green.length = 6;
637 var->blue.offset = 0;
638 var->blue.length = 5;
639 break;
640 case 32:
641 var->transp.offset = 24;
642 var->transp.length = 8;
643 var->red.offset = 16;
644 var->green.offset = 8;
645 var->blue.offset = 0;
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700646 var->red.length = 8;
647 var->green.length = 8;
648 var->blue.length = 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 break;
650 case 24:
651#ifdef __BIG_ENDIAN
652 var->red.offset = 0;
653 var->blue.offset = 16;
654#else
655 var->red.offset = 16;
656 var->blue.offset = 0;
657#endif
658 var->green.offset = 8;
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700659 var->red.length = 8;
660 var->green.length = 8;
661 var->blue.length = 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 break;
663 }
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700664 var->height = -1;
665 var->width = -1;
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700666
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 var->accel_flags = 0; /* Can't mmap if this is on */
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700668
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 DPRINTK("Checking graphics mode at %dx%d depth %d\n",
670 var->xres, var->yres, var->bits_per_pixel);
671 return 0;
672}
673
674/**
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700675 * pm2fb_set_par - Alters the hardware state.
676 * @info: frame buffer structure that represents a single frame buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 *
678 * Using the fb_var_screeninfo in fb_info we set the resolution of the
679 * this particular framebuffer.
680 */
681static int pm2fb_set_par(struct fb_info *info)
682{
Antonino A. Daplas6772a2e2006-01-09 20:53:10 -0800683 struct pm2fb_par *par = info->par;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 u32 pixclock;
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700685 u32 width = (info->var.xres_virtual + 7) & ~7;
686 u32 height = info->var.yres_virtual;
687 u32 depth = (info->var.bits_per_pixel + 7) & ~7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 u32 hsstart, hsend, hbend, htotal;
689 u32 vsstart, vsend, vbend, vtotal;
690 u32 stride;
691 u32 base;
692 u32 video = 0;
693 u32 clrmode = PM2F_RD_COLOR_MODE_RGB | PM2F_RD_GUI_ACTIVE;
694 u32 txtmap = 0;
695 u32 pixsize = 0;
696 u32 clrformat = 0;
Krzysztof Helt138a4512007-10-16 01:28:36 -0700697 u32 misc = 1; /* 8-bit DAC */
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700698 u32 xres = (info->var.xres + 31) & ~31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 int data64;
700
701 reset_card(par);
702 reset_config(par);
703 clear_palette(par);
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700704 if (par->memclock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 set_memclock(par, par->memclock);
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700706
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 depth = (depth > 32) ? 32 : depth;
708 data64 = depth > 8 || par->type == PM2_TYPE_PERMEDIA2V;
709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 pixclock = PICOS2KHZ(info->var.pixclock);
711 if (pixclock > PM2_MAX_PIXCLOCK) {
712 DPRINTK("pixclock too high (%uKHz)\n", pixclock);
713 return -EINVAL;
714 }
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700715
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 hsstart = to3264(info->var.right_margin, depth, data64);
717 hsend = hsstart + to3264(info->var.hsync_len, depth, data64);
718 hbend = hsend + to3264(info->var.left_margin, depth, data64);
719 htotal = to3264(xres, depth, data64) + hbend - 1;
720 vsstart = (info->var.lower_margin)
721 ? info->var.lower_margin - 1
722 : 0; /* FIXME! */
723 vsend = info->var.lower_margin + info->var.vsync_len - 1;
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700724 vbend = info->var.lower_margin + info->var.vsync_len +
725 info->var.upper_margin;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 vtotal = info->var.yres + vbend - 1;
727 stride = to3264(width, depth, 1);
728 base = to3264(info->var.yoffset * xres + info->var.xoffset, depth, 1);
729 if (data64)
730 video |= PM2F_DATA_64_ENABLE;
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 if (info->var.sync & FB_SYNC_HOR_HIGH_ACT) {
733 if (lowhsync) {
734 DPRINTK("ignoring +hsync, using -hsync.\n");
735 video |= PM2F_HSYNC_ACT_LOW;
736 } else
737 video |= PM2F_HSYNC_ACT_HIGH;
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700738 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 video |= PM2F_HSYNC_ACT_LOW;
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700740
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 if (info->var.sync & FB_SYNC_VERT_HIGH_ACT) {
742 if (lowvsync) {
743 DPRINTK("ignoring +vsync, using -vsync.\n");
744 video |= PM2F_VSYNC_ACT_LOW;
745 } else
746 video |= PM2F_VSYNC_ACT_HIGH;
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700747 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 video |= PM2F_VSYNC_ACT_LOW;
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700749
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700750 if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 DPRINTK("interlaced not supported\n");
752 return -EINVAL;
753 }
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700754 if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 video |= PM2F_LINE_DOUBLE;
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700756 if ((info->var.activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 video |= PM2F_VIDEO_ENABLE;
758 par->video = video;
759
760 info->fix.visual =
761 (depth == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
762 info->fix.line_length = info->var.xres * depth / 8;
763 info->cmap.len = 256;
764
765 /*
766 * Settings calculated. Now write them out.
767 */
768 if (par->type == PM2_TYPE_PERMEDIA2V) {
769 WAIT_FIFO(par, 1);
770 pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
771 }
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700772
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 set_aperture(par, depth);
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700774
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 mb();
776 WAIT_FIFO(par, 19);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 switch (depth) {
778 case 8:
779 pm2_WR(par, PM2R_FB_READ_PIXEL, 0);
Krzysztof Helt138a4512007-10-16 01:28:36 -0700780 clrformat = 0x2e;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 break;
782 case 16:
783 pm2_WR(par, PM2R_FB_READ_PIXEL, 1);
784 clrmode |= PM2F_RD_TRUECOLOR | PM2F_RD_PIXELFORMAT_RGB565;
785 txtmap = PM2F_TEXTEL_SIZE_16;
786 pixsize = 1;
787 clrformat = 0x70;
Krzysztof Helt138a4512007-10-16 01:28:36 -0700788 misc |= 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 break;
790 case 32:
791 pm2_WR(par, PM2R_FB_READ_PIXEL, 2);
792 clrmode |= PM2F_RD_TRUECOLOR | PM2F_RD_PIXELFORMAT_RGBA8888;
793 txtmap = PM2F_TEXTEL_SIZE_32;
794 pixsize = 2;
795 clrformat = 0x20;
Krzysztof Helt138a4512007-10-16 01:28:36 -0700796 misc |= 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 break;
798 case 24:
799 pm2_WR(par, PM2R_FB_READ_PIXEL, 4);
800 clrmode |= PM2F_RD_TRUECOLOR | PM2F_RD_PIXELFORMAT_RGB888;
801 txtmap = PM2F_TEXTEL_SIZE_24;
802 pixsize = 4;
803 clrformat = 0x20;
Krzysztof Helt138a4512007-10-16 01:28:36 -0700804 misc |= 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 break;
806 }
807 pm2_WR(par, PM2R_FB_WRITE_MODE, PM2F_FB_WRITE_ENABLE);
808 pm2_WR(par, PM2R_FB_READ_MODE, partprod(xres));
809 pm2_WR(par, PM2R_LB_READ_MODE, partprod(xres));
810 pm2_WR(par, PM2R_TEXTURE_MAP_FORMAT, txtmap | partprod(xres));
811 pm2_WR(par, PM2R_H_TOTAL, htotal);
812 pm2_WR(par, PM2R_HS_START, hsstart);
813 pm2_WR(par, PM2R_HS_END, hsend);
814 pm2_WR(par, PM2R_HG_END, hbend);
815 pm2_WR(par, PM2R_HB_END, hbend);
816 pm2_WR(par, PM2R_V_TOTAL, vtotal);
817 pm2_WR(par, PM2R_VS_START, vsstart);
818 pm2_WR(par, PM2R_VS_END, vsend);
819 pm2_WR(par, PM2R_VB_END, vbend);
820 pm2_WR(par, PM2R_SCREEN_STRIDE, stride);
821 wmb();
822 pm2_WR(par, PM2R_WINDOW_ORIGIN, 0);
823 pm2_WR(par, PM2R_SCREEN_SIZE, (height << 16) | width);
824 pm2_WR(par, PM2R_SCISSOR_MODE, PM2F_SCREEN_SCISSOR_ENABLE);
825 wmb();
826 pm2_WR(par, PM2R_SCREEN_BASE, base);
827 wmb();
828 set_video(par, video);
Krzysztof Helt138a4512007-10-16 01:28:36 -0700829 WAIT_FIFO(par, 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 switch (par->type) {
831 case PM2_TYPE_PERMEDIA2:
832 pm2_RDAC_WR(par, PM2I_RD_COLOR_MODE, clrmode);
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700833 pm2_RDAC_WR(par, PM2I_RD_COLOR_KEY_CONTROL,
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700834 (depth == 8) ? 0 : PM2F_COLOR_KEY_TEST_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 break;
836 case PM2_TYPE_PERMEDIA2V:
Krzysztof Helt138a4512007-10-16 01:28:36 -0700837 pm2v_RDAC_WR(par, PM2VI_RD_DAC_CONTROL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 pm2v_RDAC_WR(par, PM2VI_RD_PIXEL_SIZE, pixsize);
839 pm2v_RDAC_WR(par, PM2VI_RD_COLOR_FORMAT, clrformat);
Krzysztof Helt138a4512007-10-16 01:28:36 -0700840 pm2v_RDAC_WR(par, PM2VI_RD_MISC_CONTROL, misc);
841 pm2v_RDAC_WR(par, PM2VI_RD_OVERLAY_KEY, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 break;
843 }
844 set_pixclock(par, pixclock);
845 DPRINTK("Setting graphics mode at %dx%d depth %d\n",
846 info->var.xres, info->var.yres, info->var.bits_per_pixel);
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700847 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848}
849
850/**
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700851 * pm2fb_setcolreg - Sets a color register.
852 * @regno: boolean, 0 copy local, 1 get_user() function
853 * @red: frame buffer colormap structure
854 * @green: The green value which can be up to 16 bits wide
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 * @blue: The blue value which can be up to 16 bits wide.
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700856 * @transp: If supported the alpha value which can be up to 16 bits wide.
857 * @info: frame buffer info structure
858 *
859 * Set a single color register. The values supplied have a 16 bit
860 * magnitude which needs to be scaled in this function for the hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 * Pretty much a direct lift from tdfxfb.c.
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700862 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 * Returns negative errno on error, or zero on success.
864 */
865static int pm2fb_setcolreg(unsigned regno, unsigned red, unsigned green,
866 unsigned blue, unsigned transp,
867 struct fb_info *info)
868{
Antonino A. Daplas6772a2e2006-01-09 20:53:10 -0800869 struct pm2fb_par *par = info->par;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
871 if (regno >= info->cmap.len) /* no. of hw registers */
Krzysztof Helt138a4512007-10-16 01:28:36 -0700872 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 /*
874 * Program hardware... do anything you want with transp
875 */
876
877 /* grayscale works only partially under directcolor */
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700878 /* grayscale = 0.30*R + 0.59*G + 0.11*B */
879 if (info->var.grayscale)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881
882 /* Directcolor:
883 * var->{color}.offset contains start of bitfield
884 * var->{color}.length contains length of bitfield
885 * {hardwarespecific} contains width of DAC
886 * cmap[X] is programmed to
887 * (X << red.offset) | (X << green.offset) | (X << blue.offset)
888 * RAMDAC[X] is programmed to (red, green, blue)
889 *
890 * Pseudocolor:
891 * uses offset = 0 && length = DAC register width.
892 * var->{color}.offset is 0
893 * var->{color}.length contains widht of DAC
894 * cmap is not used
895 * DAC[X] is programmed to (red, green, blue)
896 * Truecolor:
897 * does not use RAMDAC (usually has 3 of them).
898 * var->{color}.offset contains start of bitfield
899 * var->{color}.length contains length of bitfield
900 * cmap is programmed to
901 * (red << red.offset) | (green << green.offset) |
902 * (blue << blue.offset) | (transp << transp.offset)
903 * RAMDAC does not exist
904 */
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700905#define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF -(val)) >> 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 switch (info->fix.visual) {
907 case FB_VISUAL_TRUECOLOR:
908 case FB_VISUAL_PSEUDOCOLOR:
909 red = CNVT_TOHW(red, info->var.red.length);
910 green = CNVT_TOHW(green, info->var.green.length);
911 blue = CNVT_TOHW(blue, info->var.blue.length);
912 transp = CNVT_TOHW(transp, info->var.transp.length);
913 break;
914 case FB_VISUAL_DIRECTCOLOR:
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700915 /* example here assumes 8 bit DAC. Might be different
916 * for your hardware */
917 red = CNVT_TOHW(red, 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 green = CNVT_TOHW(green, 8);
919 blue = CNVT_TOHW(blue, 8);
920 /* hey, there is bug in transp handling... */
921 transp = CNVT_TOHW(transp, 8);
922 break;
923 }
924#undef CNVT_TOHW
925 /* Truecolor has hardware independent palette */
926 if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
927 u32 v;
928
929 if (regno >= 16)
Krzysztof Helt138a4512007-10-16 01:28:36 -0700930 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
932 v = (red << info->var.red.offset) |
933 (green << info->var.green.offset) |
934 (blue << info->var.blue.offset) |
935 (transp << info->var.transp.offset);
936
937 switch (info->var.bits_per_pixel) {
938 case 8:
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700939 break;
940 case 16:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 case 24:
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700942 case 32:
943 par->palette[regno] = v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 break;
945 }
946 return 0;
Krzysztof Helt3843faa2007-10-16 01:28:50 -0700947 } else if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 set_color(par, regno, red, green, blue);
949
950 return 0;
951}
952
953/**
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700954 * pm2fb_pan_display - Pans the display.
955 * @var: frame buffer variable screen structure
956 * @info: frame buffer structure that represents a single frame buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 *
958 * Pan (or wrap, depending on the `vmode' field) the display using the
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700959 * `xoffset' and `yoffset' fields of the `var' structure.
960 * If the values don't fit, return -EINVAL.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 *
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700962 * Returns negative errno on error, or zero on success.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 *
964 */
965static int pm2fb_pan_display(struct fb_var_screeninfo *var,
966 struct fb_info *info)
967{
Antonino A. Daplas6772a2e2006-01-09 20:53:10 -0800968 struct pm2fb_par *p = info->par;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969 u32 base;
Krzysztof Helt45f169e2007-10-16 01:28:34 -0700970 u32 depth = (var->bits_per_pixel + 7) & ~7;
971 u32 xres = (var->xres + 31) & ~31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 depth = (depth > 32) ? 32 : depth;
974 base = to3264(var->yoffset * xres + var->xoffset, depth, 1);
975 WAIT_FIFO(p, 1);
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700976 pm2_WR(p, PM2R_SCREEN_BASE, base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 return 0;
978}
979
980/**
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700981 * pm2fb_blank - Blanks the display.
982 * @blank_mode: the blank mode we want.
983 * @info: frame buffer structure that represents a single frame buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 *
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700985 * Blank the screen if blank_mode != 0, else unblank. Return 0 if
986 * blanking succeeded, != 0 if un-/blanking failed due to e.g. a
987 * video mode which doesn't support it. Implements VESA suspend
988 * and powerdown modes on hardware that supports disabling hsync/vsync:
989 * blank_mode == 2: suspend vsync
990 * blank_mode == 3: suspend hsync
991 * blank_mode == 4: powerdown
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 *
Krzysztof Helt2f7bb992007-07-17 04:05:31 -0700993 * Returns negative errno on error, or zero on success.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 *
995 */
996static int pm2fb_blank(int blank_mode, struct fb_info *info)
997{
Antonino A. Daplas6772a2e2006-01-09 20:53:10 -0800998 struct pm2fb_par *par = info->par;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 u32 video = par->video;
1000
1001 DPRINTK("blank_mode %d\n", blank_mode);
1002
1003 switch (blank_mode) {
1004 case FB_BLANK_UNBLANK:
1005 /* Screen: On */
1006 video |= PM2F_VIDEO_ENABLE;
1007 break;
1008 case FB_BLANK_NORMAL:
1009 /* Screen: Off */
1010 video &= ~PM2F_VIDEO_ENABLE;
1011 break;
1012 case FB_BLANK_VSYNC_SUSPEND:
1013 /* VSync: Off */
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001014 video &= ~(PM2F_VSYNC_MASK | PM2F_BLANK_LOW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 break;
1016 case FB_BLANK_HSYNC_SUSPEND:
1017 /* HSync: Off */
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001018 video &= ~(PM2F_HSYNC_MASK | PM2F_BLANK_LOW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 break;
1020 case FB_BLANK_POWERDOWN:
1021 /* HSync: Off, VSync: Off */
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001022 video &= ~(PM2F_VSYNC_MASK | PM2F_HSYNC_MASK | PM2F_BLANK_LOW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 break;
1024 }
1025 set_video(par, video);
1026 return 0;
1027}
1028
Antonino A. Daplas03b9ae42007-05-10 22:23:29 -07001029static int pm2fb_sync(struct fb_info *info)
1030{
1031 struct pm2fb_par *par = info->par;
1032
1033 WAIT_FIFO(par, 1);
1034 pm2_WR(par, PM2R_SYNC, 0);
1035 mb();
1036 do {
1037 while (pm2_RD(par, PM2R_OUT_FIFO_WORDS) == 0)
1038 udelay(10);
1039 rmb();
1040 } while (pm2_RD(par, PM2R_OUT_FIFO) != PM2TAG(PM2R_SYNC));
1041
1042 return 0;
1043}
1044
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001045static void pm2fb_fillrect(struct fb_info *info,
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001046 const struct fb_fillrect *region)
1047{
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001048 struct pm2fb_par *par = info->par;
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001049 struct fb_fillrect modded;
1050 int vxres, vyres;
1051 u32 color = (info->fix.visual == FB_VISUAL_TRUECOLOR) ?
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001052 ((u32 *)info->pseudo_palette)[region->color] : region->color;
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001053
1054 if (info->state != FBINFO_STATE_RUNNING)
1055 return;
1056 if ((info->flags & FBINFO_HWACCEL_DISABLED) ||
1057 region->rop != ROP_COPY ) {
1058 cfb_fillrect(info, region);
1059 return;
1060 }
1061
1062 vxres = info->var.xres_virtual;
1063 vyres = info->var.yres_virtual;
1064
1065 memcpy(&modded, region, sizeof(struct fb_fillrect));
1066
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001067 if (!modded.width || !modded.height ||
1068 modded.dx >= vxres || modded.dy >= vyres)
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001069 return;
1070
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001071 if (modded.dx + modded.width > vxres)
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001072 modded.width = vxres - modded.dx;
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001073 if (modded.dy + modded.height > vyres)
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001074 modded.height = vyres - modded.dy;
1075
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001076 if (info->var.bits_per_pixel == 8)
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001077 color |= color << 8;
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001078 if (info->var.bits_per_pixel <= 16)
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001079 color |= color << 16;
1080
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001081 WAIT_FIFO(par, 3);
1082 pm2_WR(par, PM2R_CONFIG, PM2F_CONFIG_FB_WRITE_ENABLE);
1083 pm2_WR(par, PM2R_RECTANGLE_ORIGIN, (modded.dy << 16) | modded.dx);
1084 pm2_WR(par, PM2R_RECTANGLE_SIZE, (modded.height << 16) | modded.width);
1085 if (info->var.bits_per_pixel != 24) {
1086 WAIT_FIFO(par, 2);
1087 pm2_WR(par, PM2R_FB_BLOCK_COLOR, color);
1088 wmb();
1089 pm2_WR(par, PM2R_RENDER,
1090 PM2F_RENDER_RECTANGLE | PM2F_RENDER_FASTFILL);
1091 } else {
Krzysztof Helt30dcc902007-10-16 01:28:36 -07001092 WAIT_FIFO(par, 4);
1093 pm2_WR(par, PM2R_COLOR_DDA_MODE, 1);
1094 pm2_WR(par, PM2R_CONSTANT_COLOR, color);
1095 wmb();
1096 pm2_WR(par, PM2R_RENDER,
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001097 PM2F_RENDER_RECTANGLE |
1098 PM2F_INCREASE_X | PM2F_INCREASE_Y );
Krzysztof Helt30dcc902007-10-16 01:28:36 -07001099 pm2_WR(par, PM2R_COLOR_DDA_MODE, 0);
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001100 }
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001101}
1102
1103static void pm2fb_copyarea(struct fb_info *info,
1104 const struct fb_copyarea *area)
1105{
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001106 struct pm2fb_par *par = info->par;
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001107 struct fb_copyarea modded;
1108 u32 vxres, vyres;
1109
1110 if (info->state != FBINFO_STATE_RUNNING)
1111 return;
1112 if (info->flags & FBINFO_HWACCEL_DISABLED) {
1113 cfb_copyarea(info, area);
1114 return;
1115 }
1116
1117 memcpy(&modded, area, sizeof(struct fb_copyarea));
1118
1119 vxres = info->var.xres_virtual;
1120 vyres = info->var.yres_virtual;
1121
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001122 if (!modded.width || !modded.height ||
1123 modded.sx >= vxres || modded.sy >= vyres ||
1124 modded.dx >= vxres || modded.dy >= vyres)
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001125 return;
1126
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001127 if (modded.sx + modded.width > vxres)
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001128 modded.width = vxres - modded.sx;
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001129 if (modded.dx + modded.width > vxres)
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001130 modded.width = vxres - modded.dx;
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001131 if (modded.sy + modded.height > vyres)
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001132 modded.height = vyres - modded.sy;
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001133 if (modded.dy + modded.height > vyres)
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001134 modded.height = vyres - modded.dy;
1135
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001136 WAIT_FIFO(par, 5);
1137 pm2_WR(par, PM2R_CONFIG, PM2F_CONFIG_FB_WRITE_ENABLE |
1138 PM2F_CONFIG_FB_READ_SOURCE_ENABLE);
1139 pm2_WR(par, PM2R_FB_SOURCE_DELTA,
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001140 ((modded.sy - modded.dy) & 0xfff) << 16 |
1141 ((modded.sx - modded.dx) & 0xfff));
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001142 pm2_WR(par, PM2R_RECTANGLE_ORIGIN, (modded.dy << 16) | modded.dx);
1143 pm2_WR(par, PM2R_RECTANGLE_SIZE, (modded.height << 16) | modded.width);
1144 wmb();
1145 pm2_WR(par, PM2R_RENDER, PM2F_RENDER_RECTANGLE |
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001146 (modded.dx < modded.sx ? PM2F_INCREASE_X : 0) |
1147 (modded.dy < modded.sy ? PM2F_INCREASE_Y : 0));
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001148}
1149
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001150static void pm2fb_imageblit(struct fb_info *info, const struct fb_image *image)
1151{
1152 struct pm2fb_par *par = info->par;
1153 u32 height = image->height;
1154 u32 fgx, bgx;
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001155 const u32 *src = (const u32 *)image->data;
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001156 u32 xres = (info->var.xres + 31) & ~31;
1157
1158 if (info->state != FBINFO_STATE_RUNNING)
1159 return;
1160 if (info->flags & FBINFO_HWACCEL_DISABLED || image->depth != 1) {
1161 cfb_imageblit(info, image);
1162 return;
1163 }
1164 switch (info->fix.visual) {
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001165 case FB_VISUAL_PSEUDOCOLOR:
1166 fgx = image->fg_color;
1167 bgx = image->bg_color;
1168 break;
1169 case FB_VISUAL_TRUECOLOR:
1170 default:
1171 fgx = par->palette[image->fg_color];
1172 bgx = par->palette[image->bg_color];
1173 break;
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001174 }
1175 if (info->var.bits_per_pixel == 8) {
1176 fgx |= fgx << 8;
1177 bgx |= bgx << 8;
1178 }
1179 if (info->var.bits_per_pixel <= 16) {
1180 fgx |= fgx << 16;
1181 bgx |= bgx << 16;
1182 }
1183
1184 WAIT_FIFO(par, 13);
1185 pm2_WR(par, PM2R_FB_READ_MODE, partprod(xres));
1186 pm2_WR(par, PM2R_SCISSOR_MIN_XY,
1187 ((image->dy & 0xfff) << 16) | (image->dx & 0x0fff));
1188 pm2_WR(par, PM2R_SCISSOR_MAX_XY,
1189 (((image->dy + image->height) & 0x0fff) << 16) |
1190 ((image->dx + image->width) & 0x0fff));
1191 pm2_WR(par, PM2R_SCISSOR_MODE, 1);
1192 /* GXcopy & UNIT_ENABLE */
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001193 pm2_WR(par, PM2R_LOGICAL_OP_MODE, (0x3 << 1) | 1);
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001194 pm2_WR(par, PM2R_RECTANGLE_ORIGIN,
1195 ((image->dy & 0xfff) << 16) | (image->dx & 0x0fff));
1196 pm2_WR(par, PM2R_RECTANGLE_SIZE,
1197 ((image->height & 0x0fff) << 16) |
1198 ((image->width) & 0x0fff));
1199 if (info->var.bits_per_pixel == 24) {
1200 pm2_WR(par, PM2R_COLOR_DDA_MODE, 1);
1201 /* clear area */
1202 pm2_WR(par, PM2R_CONSTANT_COLOR, bgx);
1203 pm2_WR(par, PM2R_RENDER,
1204 PM2F_RENDER_RECTANGLE |
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001205 PM2F_INCREASE_X | PM2F_INCREASE_Y);
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001206 /* BitMapPackEachScanline & invert bits and byte order*/
1207 /* force background */
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001208 pm2_WR(par, PM2R_RASTERIZER_MODE, (1 << 9) | 1 | (3 << 7));
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001209 pm2_WR(par, PM2R_CONSTANT_COLOR, fgx);
1210 pm2_WR(par, PM2R_RENDER,
1211 PM2F_RENDER_RECTANGLE |
1212 PM2F_INCREASE_X | PM2F_INCREASE_Y |
1213 PM2F_RENDER_SYNC_ON_BIT_MASK);
1214 } else {
1215 pm2_WR(par, PM2R_COLOR_DDA_MODE, 0);
1216 /* clear area */
1217 pm2_WR(par, PM2R_FB_BLOCK_COLOR, bgx);
1218 pm2_WR(par, PM2R_RENDER,
1219 PM2F_RENDER_RECTANGLE |
1220 PM2F_RENDER_FASTFILL |
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001221 PM2F_INCREASE_X | PM2F_INCREASE_Y);
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001222 /* invert bits and byte order*/
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001223 pm2_WR(par, PM2R_RASTERIZER_MODE, 1 | (3 << 7));
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001224 pm2_WR(par, PM2R_FB_BLOCK_COLOR, fgx);
1225 pm2_WR(par, PM2R_RENDER,
1226 PM2F_RENDER_RECTANGLE |
1227 PM2F_INCREASE_X | PM2F_INCREASE_Y |
1228 PM2F_RENDER_FASTFILL |
1229 PM2F_RENDER_SYNC_ON_BIT_MASK);
1230 }
1231
1232 while (height--) {
1233 int width = ((image->width + 7) >> 3)
1234 + info->pixmap.scan_align - 1;
1235 width >>= 2;
1236 WAIT_FIFO(par, width);
1237 while (width--) {
1238 pm2_WR(par, PM2R_BIT_MASK_PATTERN, *src);
1239 src++;
1240 }
1241 }
1242 WAIT_FIFO(par, 3);
1243 pm2_WR(par, PM2R_RASTERIZER_MODE, 0);
1244 pm2_WR(par, PM2R_COLOR_DDA_MODE, 0);
1245 pm2_WR(par, PM2R_SCISSOR_MODE, 0);
1246}
1247
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248/* ------------ Hardware Independent Functions ------------ */
1249
1250/*
1251 * Frame buffer operations
1252 */
1253
1254static struct fb_ops pm2fb_ops = {
1255 .owner = THIS_MODULE,
1256 .fb_check_var = pm2fb_check_var,
1257 .fb_set_par = pm2fb_set_par,
1258 .fb_setcolreg = pm2fb_setcolreg,
1259 .fb_blank = pm2fb_blank,
1260 .fb_pan_display = pm2fb_pan_display,
Krzysztof Helt87a7cc62007-05-08 00:40:02 -07001261 .fb_fillrect = pm2fb_fillrect,
1262 .fb_copyarea = pm2fb_copyarea,
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001263 .fb_imageblit = pm2fb_imageblit,
Antonino A. Daplas03b9ae42007-05-10 22:23:29 -07001264 .fb_sync = pm2fb_sync,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265};
1266
1267/*
1268 * PCI stuff
1269 */
1270
1271
1272/**
1273 * Device initialisation
1274 *
1275 * Initialise and allocate resource for PCI device.
1276 *
1277 * @param pdev PCI device.
1278 * @param id PCI device ID.
1279 */
1280static int __devinit pm2fb_probe(struct pci_dev *pdev,
1281 const struct pci_device_id *id)
1282{
1283 struct pm2fb_par *default_par;
1284 struct fb_info *info;
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001285 int err;
1286 int retval = -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
1288 err = pci_enable_device(pdev);
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001289 if (err) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 printk(KERN_WARNING "pm2fb: Can't enable pdev: %d\n", err);
1291 return err;
1292 }
1293
Antonino A. Daplas6772a2e2006-01-09 20:53:10 -08001294 info = framebuffer_alloc(sizeof(struct pm2fb_par), &pdev->dev);
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001295 if (!info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 return -ENOMEM;
Antonino A. Daplas6772a2e2006-01-09 20:53:10 -08001297 default_par = info->par;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
1299 switch (pdev->device) {
1300 case PCI_DEVICE_ID_TI_TVP4020:
1301 strcpy(pm2fb_fix.id, "TVP4020");
1302 default_par->type = PM2_TYPE_PERMEDIA2;
1303 break;
1304 case PCI_DEVICE_ID_3DLABS_PERMEDIA2:
1305 strcpy(pm2fb_fix.id, "Permedia2");
1306 default_par->type = PM2_TYPE_PERMEDIA2;
1307 break;
1308 case PCI_DEVICE_ID_3DLABS_PERMEDIA2V:
1309 strcpy(pm2fb_fix.id, "Permedia2v");
1310 default_par->type = PM2_TYPE_PERMEDIA2V;
1311 break;
1312 }
1313
1314 pm2fb_fix.mmio_start = pci_resource_start(pdev, 0);
1315 pm2fb_fix.mmio_len = PM2_REGS_SIZE;
1316
1317#if defined(__BIG_ENDIAN)
1318 /*
1319 * PM2 has a 64k register file, mapped twice in 128k. Lower
1320 * map is little-endian, upper map is big-endian.
1321 */
1322 pm2fb_fix.mmio_start += PM2_REGS_SIZE;
1323 DPRINTK("Adjusting register base for big-endian.\n");
1324#endif
1325 DPRINTK("Register base at 0x%lx\n", pm2fb_fix.mmio_start);
Krzysztof Helt2f7bb992007-07-17 04:05:31 -07001326
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 /* Registers - request region and map it. */
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001328 if (!request_mem_region(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len,
1329 "pm2fb regbase")) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 printk(KERN_WARNING "pm2fb: Can't reserve regbase.\n");
1331 goto err_exit_neither;
1332 }
1333 default_par->v_regs =
1334 ioremap_nocache(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len);
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001335 if (!default_par->v_regs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 printk(KERN_WARNING "pm2fb: Can't remap %s register area.\n",
1337 pm2fb_fix.id);
1338 release_mem_region(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len);
1339 goto err_exit_neither;
1340 }
1341
1342 /* Stash away memory register info for use when we reset the board */
1343 default_par->mem_control = pm2_RD(default_par, PM2R_MEM_CONTROL);
1344 default_par->boot_address = pm2_RD(default_par, PM2R_BOOT_ADDRESS);
1345 default_par->mem_config = pm2_RD(default_par, PM2R_MEM_CONFIG);
1346 DPRINTK("MemControl 0x%x BootAddress 0x%x MemConfig 0x%x\n",
1347 default_par->mem_control, default_par->boot_address,
1348 default_par->mem_config);
1349
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001350 if (default_par->mem_control == 0 &&
Peter 'p2' De Schrijver9127fa22005-11-07 01:00:42 -08001351 default_par->boot_address == 0x31 &&
Krzysztof Heltf1c15f92007-05-08 00:39:30 -07001352 default_par->mem_config == 0x259fffff) {
Krzysztof Helt9a31f0f2007-05-08 00:39:57 -07001353 default_par->memclock = CVPPC_MEMCLOCK;
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001354 default_par->mem_control = 0;
1355 default_par->boot_address = 0x20;
1356 default_par->mem_config = 0xe6002021;
Krzysztof Heltf1c15f92007-05-08 00:39:30 -07001357 if (pdev->subsystem_vendor == 0x1048 &&
1358 pdev->subsystem_device == 0x0a31) {
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001359 DPRINTK("subsystem_vendor: %04x, "
1360 "subsystem_device: %04x\n",
Krzysztof Heltf1c15f92007-05-08 00:39:30 -07001361 pdev->subsystem_vendor, pdev->subsystem_device);
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001362 DPRINTK("We have not been initialized by VGA BIOS and "
1363 "are running on an Elsa Winner 2000 Office\n");
Krzysztof Heltf1c15f92007-05-08 00:39:30 -07001364 DPRINTK("Initializing card timings manually...\n");
Krzysztof Helt138a4512007-10-16 01:28:36 -07001365 default_par->memclock = 100000;
Krzysztof Heltf1c15f92007-05-08 00:39:30 -07001366 }
1367 if (pdev->subsystem_vendor == 0x3d3d &&
1368 pdev->subsystem_device == 0x0100) {
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001369 DPRINTK("subsystem_vendor: %04x, "
1370 "subsystem_device: %04x\n",
Krzysztof Heltf1c15f92007-05-08 00:39:30 -07001371 pdev->subsystem_vendor, pdev->subsystem_device);
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001372 DPRINTK("We have not been initialized by VGA BIOS and "
1373 "are running on an 3dlabs reference board\n");
Krzysztof Heltf1c15f92007-05-08 00:39:30 -07001374 DPRINTK("Initializing card timings manually...\n");
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001375 default_par->memclock = 74894;
Krzysztof Heltf1c15f92007-05-08 00:39:30 -07001376 }
Peter 'p2' De Schrijver9127fa22005-11-07 01:00:42 -08001377 }
1378
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 /* Now work out how big lfb is going to be. */
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001380 switch (default_par->mem_config & PM2F_MEM_CONFIG_RAM_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 case PM2F_MEM_BANKS_1:
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001382 pm2fb_fix.smem_len = 0x200000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 break;
1384 case PM2F_MEM_BANKS_2:
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001385 pm2fb_fix.smem_len = 0x400000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386 break;
1387 case PM2F_MEM_BANKS_3:
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001388 pm2fb_fix.smem_len = 0x600000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 break;
1390 case PM2F_MEM_BANKS_4:
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001391 pm2fb_fix.smem_len = 0x800000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 break;
1393 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 pm2fb_fix.smem_start = pci_resource_start(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395
1396 /* Linear frame buffer - request region and map it. */
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001397 if (!request_mem_region(pm2fb_fix.smem_start, pm2fb_fix.smem_len,
1398 "pm2fb smem")) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 printk(KERN_WARNING "pm2fb: Can't reserve smem.\n");
1400 goto err_exit_mmio;
1401 }
Krzysztof Helt4560daa2007-05-08 00:40:12 -07001402 info->screen_base =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 ioremap_nocache(pm2fb_fix.smem_start, pm2fb_fix.smem_len);
Krzysztof Helt45f169e2007-10-16 01:28:34 -07001404 if (!info->screen_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 printk(KERN_WARNING "pm2fb: Can't ioremap smem area.\n");
1406 release_mem_region(pm2fb_fix.smem_start, pm2fb_fix.smem_len);
1407 goto err_exit_mmio;
1408 }
1409
Krzysztof Heltd5383fc2007-10-16 01:28:33 -07001410#ifdef CONFIG_MTRR
1411 default_par->mtrr_handle = -1;
1412 if (!nomtrr)
1413 default_par->mtrr_handle =
1414 mtrr_add(pm2fb_fix.smem_start,
1415 pm2fb_fix.smem_len,
1416 MTRR_TYPE_WRCOMB, 1);
1417#endif
1418
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 info->fbops = &pm2fb_ops;
Krzysztof Helt2f7bb992007-07-17 04:05:31 -07001420 info->fix = pm2fb_fix;
Antonino A. Daplas6772a2e2006-01-09 20:53:10 -08001421 info->pseudo_palette = default_par->palette;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 info->flags = FBINFO_DEFAULT |
Krzysztof Helt2f7bb992007-07-17 04:05:31 -07001423 FBINFO_HWACCEL_YPAN |
1424 FBINFO_HWACCEL_COPYAREA |
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001425 FBINFO_HWACCEL_IMAGEBLIT |
Krzysztof Helt2f7bb992007-07-17 04:05:31 -07001426 FBINFO_HWACCEL_FILLRECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001428 info->pixmap.addr = kmalloc(PM2_PIXMAP_SIZE, GFP_KERNEL);
1429 if (!info->pixmap.addr) {
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001430 retval = -ENOMEM;
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001431 goto err_exit_pixmap;
1432 }
1433 info->pixmap.size = PM2_PIXMAP_SIZE;
1434 info->pixmap.buf_align = 4;
1435 info->pixmap.scan_align = 4;
1436 info->pixmap.access_align = 32;
1437 info->pixmap.flags = FB_PIXMAP_SYSTEM;
1438
Krzysztof Heltd5383fc2007-10-16 01:28:33 -07001439 if (noaccel) {
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001440 printk(KERN_DEBUG "disabling acceleration\n");
1441 info->flags |= FBINFO_HWACCEL_DISABLED;
1442 info->pixmap.scan_align = 1;
Krzysztof Heltd5383fc2007-10-16 01:28:33 -07001443 }
1444
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 if (!mode)
1446 mode = "640x480@60";
Krzysztof Helt2f7bb992007-07-17 04:05:31 -07001447
1448 err = fb_find_mode(&info->var, info, mode, NULL, 0, NULL, 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 if (!err || err == 4)
1450 info->var = pm2fb_var;
1451
1452 if (fb_alloc_cmap(&info->cmap, 256, 0) < 0)
Krzysztof Helt435d56f2007-05-08 00:40:16 -07001453 goto err_exit_both;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
1455 if (register_framebuffer(info) < 0)
Krzysztof Helt435d56f2007-05-08 00:40:16 -07001456 goto err_exit_all;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457
1458 printk(KERN_INFO "fb%d: %s frame buffer device, memory = %dK.\n",
Krzysztof Helt4560daa2007-05-08 00:40:12 -07001459 info->node, info->fix.id, pm2fb_fix.smem_len / 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460
1461 /*
1462 * Our driver data
1463 */
1464 pci_set_drvdata(pdev, info);
1465
1466 return 0;
1467
1468 err_exit_all:
Krzysztof Helt2f7bb992007-07-17 04:05:31 -07001469 fb_dealloc_cmap(&info->cmap);
1470 err_exit_both:
Krzysztof Helt91b3a6f2007-10-16 01:28:34 -07001471 kfree(info->pixmap.addr);
1472 err_exit_pixmap:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 iounmap(info->screen_base);
1474 release_mem_region(pm2fb_fix.smem_start, pm2fb_fix.smem_len);
1475 err_exit_mmio:
1476 iounmap(default_par->v_regs);
1477 release_mem_region(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len);
1478 err_exit_neither:
1479 framebuffer_release(info);
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001480 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481}
1482
1483/**
1484 * Device removal.
1485 *
1486 * Release all device resources.
1487 *
1488 * @param pdev PCI device to clean up.
1489 */
1490static void __devexit pm2fb_remove(struct pci_dev *pdev)
1491{
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001492 struct fb_info *info = pci_get_drvdata(pdev);
1493 struct fb_fix_screeninfo *fix = &info->fix;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 struct pm2fb_par *par = info->par;
1495
1496 unregister_framebuffer(info);
Krzysztof Helt2f7bb992007-07-17 04:05:31 -07001497
Krzysztof Heltd5383fc2007-10-16 01:28:33 -07001498#ifdef CONFIG_MTRR
1499 if (par->mtrr_handle >= 0)
1500 mtrr_del(par->mtrr_handle, info->fix.smem_start,
1501 info->fix.smem_len);
1502#endif /* CONFIG_MTRR */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 iounmap(info->screen_base);
1504 release_mem_region(fix->smem_start, fix->smem_len);
1505 iounmap(par->v_regs);
1506 release_mem_region(fix->mmio_start, fix->mmio_len);
1507
1508 pci_set_drvdata(pdev, NULL);
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001509 kfree(info->pixmap.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 kfree(info);
1511}
1512
1513static struct pci_device_id pm2fb_id_table[] = {
1514 { PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TVP4020,
Krzysztof Helt138a4512007-10-16 01:28:36 -07001515 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516 { PCI_VENDOR_ID_3DLABS, PCI_DEVICE_ID_3DLABS_PERMEDIA2,
Krzysztof Helt138a4512007-10-16 01:28:36 -07001517 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 { PCI_VENDOR_ID_3DLABS, PCI_DEVICE_ID_3DLABS_PERMEDIA2V,
Krzysztof Helt138a4512007-10-16 01:28:36 -07001519 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 { 0, }
1521};
1522
1523static struct pci_driver pm2fb_driver = {
1524 .name = "pm2fb",
Krzysztof Helt2f7bb992007-07-17 04:05:31 -07001525 .id_table = pm2fb_id_table,
1526 .probe = pm2fb_probe,
1527 .remove = __devexit_p(pm2fb_remove),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528};
1529
1530MODULE_DEVICE_TABLE(pci, pm2fb_id_table);
1531
1532
1533#ifndef MODULE
1534/**
1535 * Parse user speficied options.
1536 *
1537 * This is, comma-separated options following `video=pm2fb:'.
1538 */
1539static int __init pm2fb_setup(char *options)
1540{
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001541 char *this_opt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542
1543 if (!options || !*options)
1544 return 0;
1545
Krzysztof Helt2f7bb992007-07-17 04:05:31 -07001546 while ((this_opt = strsep(&options, ",")) != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 if (!*this_opt)
1548 continue;
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001549 if (!strcmp(this_opt, "lowhsync"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 lowhsync = 1;
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001551 else if (!strcmp(this_opt, "lowvsync"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 lowvsync = 1;
Krzysztof Heltd5383fc2007-10-16 01:28:33 -07001553#ifdef CONFIG_MTRR
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001554 else if (!strncmp(this_opt, "nomtrr", 6))
Krzysztof Heltd5383fc2007-10-16 01:28:33 -07001555 nomtrr = 1;
1556#endif
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001557 else if (!strncmp(this_opt, "noaccel", 7))
Krzysztof Heltd5383fc2007-10-16 01:28:33 -07001558 noaccel = 1;
Krzysztof Helt3843faa2007-10-16 01:28:50 -07001559 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 mode = this_opt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 }
1562 return 0;
1563}
1564#endif
1565
1566
1567static int __init pm2fb_init(void)
1568{
1569#ifndef MODULE
1570 char *option = NULL;
1571
1572 if (fb_get_options("pm2fb", &option))
1573 return -ENODEV;
1574 pm2fb_setup(option);
1575#endif
1576
1577 return pci_register_driver(&pm2fb_driver);
1578}
1579
1580module_init(pm2fb_init);
1581
1582#ifdef MODULE
1583/*
1584 * Cleanup
1585 */
1586
1587static void __exit pm2fb_exit(void)
1588{
1589 pci_unregister_driver(&pm2fb_driver);
1590}
1591#endif
1592
1593#ifdef MODULE
1594module_exit(pm2fb_exit);
1595
1596module_param(mode, charp, 0);
1597MODULE_PARM_DESC(mode, "Preferred video mode e.g. '648x480-8@60'");
1598module_param(lowhsync, bool, 0);
1599MODULE_PARM_DESC(lowhsync, "Force horizontal sync low regardless of mode");
1600module_param(lowvsync, bool, 0);
1601MODULE_PARM_DESC(lowvsync, "Force vertical sync low regardless of mode");
Krzysztof Heltd5383fc2007-10-16 01:28:33 -07001602module_param(noaccel, bool, 0);
1603MODULE_PARM_DESC(noaccel, "Disable acceleration");
1604#ifdef CONFIG_MTRR
1605module_param(nomtrr, bool, 0);
1606MODULE_PARM_DESC(nomtrr, "Disable MTRR support (0 or 1=disabled) (default=0)");
1607#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608
1609MODULE_AUTHOR("Jim Hague <jim.hague@acm.org>");
1610MODULE_DESCRIPTION("Permedia2 framebuffer device driver");
1611MODULE_LICENSE("GPL");
1612#endif