blob: 987a9308d938523dab6914ddc647bd3ee4364b3b [file] [log] [blame]
Hans Verkuil1c1e45d2008-04-28 20:24:33 -03001/*
2 * cx18 init/start/stop/exit stream functions
3 *
4 * Derived from ivtv-streams.c
5 *
6 * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
Andy Walls1ed9dcc2008-11-22 01:37:34 -03007 * Copyright (C) 2008 Andy Walls <awalls@radix.net>
Hans Verkuil1c1e45d2008-04-28 20:24:33 -03008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
22 * 02111-1307 USA
23 */
24
25#include "cx18-driver.h"
Andy Wallsb1526422008-08-30 16:03:44 -030026#include "cx18-io.h"
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030027#include "cx18-fileops.h"
28#include "cx18-mailbox.h"
29#include "cx18-i2c.h"
30#include "cx18-queue.h"
31#include "cx18-ioctl.h"
32#include "cx18-streams.h"
33#include "cx18-cards.h"
34#include "cx18-scb.h"
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030035#include "cx18-dvb.h"
36
37#define CX18_DSP0_INTERRUPT_MASK 0xd0004C
38
Hans Verkuilbec43662008-12-30 06:58:20 -030039static struct v4l2_file_operations cx18_v4l2_enc_fops = {
Hans Verkuildaf20d92008-05-12 11:21:58 -030040 .owner = THIS_MODULE,
41 .read = cx18_v4l2_read,
42 .open = cx18_v4l2_open,
Andy Walls3b6fe582008-06-21 08:36:31 -030043 /* FIXME change to video_ioctl2 if serialization lock can be removed */
Hans Verkuildaf20d92008-05-12 11:21:58 -030044 .ioctl = cx18_v4l2_ioctl,
Hans Verkuildaf20d92008-05-12 11:21:58 -030045 .release = cx18_v4l2_close,
46 .poll = cx18_v4l2_enc_poll,
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030047};
48
49/* offset from 0 to register ts v4l2 minors on */
50#define CX18_V4L2_ENC_TS_OFFSET 16
51/* offset from 0 to register pcm v4l2 minors on */
52#define CX18_V4L2_ENC_PCM_OFFSET 24
53/* offset from 0 to register yuv v4l2 minors on */
54#define CX18_V4L2_ENC_YUV_OFFSET 32
55
56static struct {
57 const char *name;
58 int vfl_type;
Hans Verkuildd896012008-10-04 08:36:54 -030059 int num_offset;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030060 int dma;
61 enum v4l2_buf_type buf_type;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030062} cx18_stream_info[] = {
63 { /* CX18_ENC_STREAM_TYPE_MPG */
64 "encoder MPEG",
65 VFL_TYPE_GRABBER, 0,
66 PCI_DMA_FROMDEVICE, V4L2_BUF_TYPE_VIDEO_CAPTURE,
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030067 },
68 { /* CX18_ENC_STREAM_TYPE_TS */
69 "TS",
70 VFL_TYPE_GRABBER, -1,
71 PCI_DMA_FROMDEVICE, V4L2_BUF_TYPE_VIDEO_CAPTURE,
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030072 },
73 { /* CX18_ENC_STREAM_TYPE_YUV */
74 "encoder YUV",
75 VFL_TYPE_GRABBER, CX18_V4L2_ENC_YUV_OFFSET,
76 PCI_DMA_FROMDEVICE, V4L2_BUF_TYPE_VIDEO_CAPTURE,
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030077 },
78 { /* CX18_ENC_STREAM_TYPE_VBI */
79 "encoder VBI",
80 VFL_TYPE_VBI, 0,
81 PCI_DMA_FROMDEVICE, V4L2_BUF_TYPE_VBI_CAPTURE,
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030082 },
83 { /* CX18_ENC_STREAM_TYPE_PCM */
84 "encoder PCM audio",
85 VFL_TYPE_GRABBER, CX18_V4L2_ENC_PCM_OFFSET,
86 PCI_DMA_FROMDEVICE, V4L2_BUF_TYPE_PRIVATE,
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030087 },
88 { /* CX18_ENC_STREAM_TYPE_IDX */
89 "encoder IDX",
90 VFL_TYPE_GRABBER, -1,
91 PCI_DMA_FROMDEVICE, V4L2_BUF_TYPE_VIDEO_CAPTURE,
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030092 },
93 { /* CX18_ENC_STREAM_TYPE_RAD */
94 "encoder radio",
95 VFL_TYPE_RADIO, 0,
96 PCI_DMA_NONE, V4L2_BUF_TYPE_PRIVATE,
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030097 },
98};
99
100static void cx18_stream_init(struct cx18 *cx, int type)
101{
102 struct cx18_stream *s = &cx->streams[type];
Andy Walls3d059132009-01-10 21:54:39 -0300103 struct video_device *video_dev = s->video_dev;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300104
Andy Walls3d059132009-01-10 21:54:39 -0300105 /* we need to keep video_dev, so restore it afterwards */
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300106 memset(s, 0, sizeof(*s));
Andy Walls3d059132009-01-10 21:54:39 -0300107 s->video_dev = video_dev;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300108
109 /* initialize cx18_stream fields */
110 s->cx = cx;
111 s->type = type;
112 s->name = cx18_stream_info[type].name;
Andy Wallsd3c5e702008-08-23 16:42:29 -0300113 s->handle = CX18_INVALID_TASK_HANDLE;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300114
115 s->dma = cx18_stream_info[type].dma;
Andy Walls6ecd86d2008-12-07 23:30:17 -0300116 s->buffers = cx->stream_buffers[type];
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300117 s->buf_size = cx->stream_buf_size[type];
Andy Walls52fcb3e2009-11-08 23:45:24 -0300118 INIT_LIST_HEAD(&s->buf_pool);
119 s->bufs_per_mdl = 1;
120 s->mdl_size = s->buf_size * s->bufs_per_mdl;
Andy Walls6ecd86d2008-12-07 23:30:17 -0300121
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300122 init_waitqueue_head(&s->waitq);
123 s->id = -1;
Andy Walls40c55202009-04-13 23:08:00 -0300124 spin_lock_init(&s->q_free.lock);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300125 cx18_queue_init(&s->q_free);
Andy Walls40c55202009-04-13 23:08:00 -0300126 spin_lock_init(&s->q_busy.lock);
Andy Walls66c2a6b2008-12-08 23:02:45 -0300127 cx18_queue_init(&s->q_busy);
Andy Walls40c55202009-04-13 23:08:00 -0300128 spin_lock_init(&s->q_full.lock);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300129 cx18_queue_init(&s->q_full);
Andy Walls52fcb3e2009-11-08 23:45:24 -0300130 spin_lock_init(&s->q_idle.lock);
131 cx18_queue_init(&s->q_idle);
Andy Walls21a278b2009-04-15 20:45:10 -0300132
133 INIT_WORK(&s->out_work_order, cx18_out_work_handler);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300134}
135
136static int cx18_prep_dev(struct cx18 *cx, int type)
137{
138 struct cx18_stream *s = &cx->streams[type];
139 u32 cap = cx->v4l2_cap;
Hans Verkuildd896012008-10-04 08:36:54 -0300140 int num_offset = cx18_stream_info[type].num_offset;
Andy Walls5811cf92009-02-14 17:08:37 -0300141 int num = cx->instance + cx18_first_minor + num_offset;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300142
Andy Walls3d059132009-01-10 21:54:39 -0300143 /* These four fields are always initialized. If video_dev == NULL, then
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300144 this stream is not in use. In that case no other fields but these
145 four can be used. */
Andy Walls3d059132009-01-10 21:54:39 -0300146 s->video_dev = NULL;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300147 s->cx = cx;
148 s->type = type;
149 s->name = cx18_stream_info[type].name;
150
151 /* Check whether the radio is supported */
152 if (type == CX18_ENC_STREAM_TYPE_RAD && !(cap & V4L2_CAP_RADIO))
153 return 0;
154
155 /* Check whether VBI is supported */
156 if (type == CX18_ENC_STREAM_TYPE_VBI &&
157 !(cap & (V4L2_CAP_VBI_CAPTURE | V4L2_CAP_SLICED_VBI_CAPTURE)))
158 return 0;
159
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300160 /* User explicitly selected 0 buffers for these streams, so don't
161 create them. */
162 if (cx18_stream_info[type].dma != PCI_DMA_NONE &&
Andy Walls6ecd86d2008-12-07 23:30:17 -0300163 cx->stream_buffers[type] == 0) {
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300164 CX18_INFO("Disabled %s device\n", cx18_stream_info[type].name);
165 return 0;
166 }
167
168 cx18_stream_init(cx, type);
169
Hans Verkuildd896012008-10-04 08:36:54 -0300170 if (num_offset == -1)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300171 return 0;
172
173 /* allocate and initialize the v4l2 video device structure */
Andy Walls3d059132009-01-10 21:54:39 -0300174 s->video_dev = video_device_alloc();
175 if (s->video_dev == NULL) {
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300176 CX18_ERR("Couldn't allocate v4l2 video_device for %s\n",
177 s->name);
178 return -ENOMEM;
179 }
180
Andy Walls5811cf92009-02-14 17:08:37 -0300181 snprintf(s->video_dev->name, sizeof(s->video_dev->name), "%s %s",
182 cx->v4l2_dev.name, s->name);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300183
Andy Walls3d059132009-01-10 21:54:39 -0300184 s->video_dev->num = num;
Andy Walls5811cf92009-02-14 17:08:37 -0300185 s->video_dev->v4l2_dev = &cx->v4l2_dev;
Andy Walls3d059132009-01-10 21:54:39 -0300186 s->video_dev->fops = &cx18_v4l2_enc_fops;
187 s->video_dev->release = video_device_release;
188 s->video_dev->tvnorms = V4L2_STD_ALL;
189 cx18_set_funcs(s->video_dev);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300190 return 0;
191}
192
193/* Initialize v4l2 variables and register v4l2 devices */
194int cx18_streams_setup(struct cx18 *cx)
195{
Andy Walls9b4a7c82008-10-18 10:20:25 -0300196 int type, ret;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300197
198 /* Setup V4L2 Devices */
199 for (type = 0; type < CX18_MAX_STREAMS; type++) {
200 /* Prepare device */
Andy Walls9b4a7c82008-10-18 10:20:25 -0300201 ret = cx18_prep_dev(cx, type);
202 if (ret < 0)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300203 break;
204
205 /* Allocate Stream */
Andy Walls9b4a7c82008-10-18 10:20:25 -0300206 ret = cx18_stream_alloc(&cx->streams[type]);
207 if (ret < 0)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300208 break;
209 }
210 if (type == CX18_MAX_STREAMS)
211 return 0;
212
213 /* One or more streams could not be initialized. Clean 'em all up. */
Hans Verkuil3f983872008-05-01 10:31:12 -0300214 cx18_streams_cleanup(cx, 0);
Andy Walls9b4a7c82008-10-18 10:20:25 -0300215 return ret;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300216}
217
218static int cx18_reg_dev(struct cx18 *cx, int type)
219{
220 struct cx18_stream *s = &cx->streams[type];
221 int vfl_type = cx18_stream_info[type].vfl_type;
Laurent Pinchart38c7c032009-11-27 13:57:15 -0300222 const char *name;
Andy Walls9b4a7c82008-10-18 10:20:25 -0300223 int num, ret;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300224
225 /* TODO: Shouldn't this be a VFL_TYPE_TRANSPORT or something?
226 * We need a VFL_TYPE_TS defined.
227 */
228 if (strcmp("TS", s->name) == 0) {
229 /* just return if no DVB is supported */
230 if ((cx->card->hw_all & CX18_HW_DVB) == 0)
231 return 0;
Andy Walls9b4a7c82008-10-18 10:20:25 -0300232 ret = cx18_dvb_register(s);
233 if (ret < 0) {
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300234 CX18_ERR("DVB failed to register\n");
Andy Walls9b4a7c82008-10-18 10:20:25 -0300235 return ret;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300236 }
237 }
238
Andy Walls3d059132009-01-10 21:54:39 -0300239 if (s->video_dev == NULL)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300240 return 0;
241
Andy Walls3d059132009-01-10 21:54:39 -0300242 num = s->video_dev->num;
Hans Verkuildd896012008-10-04 08:36:54 -0300243 /* card number + user defined offset + device offset */
244 if (type != CX18_ENC_STREAM_TYPE_MPG) {
245 struct cx18_stream *s_mpg = &cx->streams[CX18_ENC_STREAM_TYPE_MPG];
246
Andy Walls3d059132009-01-10 21:54:39 -0300247 if (s_mpg->video_dev)
248 num = s_mpg->video_dev->num
249 + cx18_stream_info[type].num_offset;
Hans Verkuildd896012008-10-04 08:36:54 -0300250 }
Andy Walls5811cf92009-02-14 17:08:37 -0300251 video_set_drvdata(s->video_dev, s);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300252
253 /* Register device. First try the desired minor, then any free one. */
Hans Verkuil6b5270d2009-09-06 07:54:00 -0300254 ret = video_register_device_no_warn(s->video_dev, vfl_type, num);
Andy Walls9b4a7c82008-10-18 10:20:25 -0300255 if (ret < 0) {
Hans Verkuil581644d2009-06-19 11:54:00 -0300256 CX18_ERR("Couldn't register v4l2 device for %s (device node number %d)\n",
Hans Verkuildd896012008-10-04 08:36:54 -0300257 s->name, num);
Andy Walls3d059132009-01-10 21:54:39 -0300258 video_device_release(s->video_dev);
259 s->video_dev = NULL;
Andy Walls9b4a7c82008-10-18 10:20:25 -0300260 return ret;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300261 }
Laurent Pinchart38c7c032009-11-27 13:57:15 -0300262
263 name = video_device_node_name(s->video_dev);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300264
265 switch (vfl_type) {
266 case VFL_TYPE_GRABBER:
Laurent Pinchart38c7c032009-11-27 13:57:15 -0300267 CX18_INFO("Registered device %s for %s (%d x %d.%02d kB)\n",
268 name, s->name, cx->stream_buffers[type],
Andy Walls22dce182009-11-09 23:55:30 -0300269 cx->stream_buf_size[type] / 1024,
270 (cx->stream_buf_size[type] * 100 / 1024) % 100);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300271 break;
272
273 case VFL_TYPE_RADIO:
Laurent Pinchart38c7c032009-11-27 13:57:15 -0300274 CX18_INFO("Registered device %s for %s\n", name, s->name);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300275 break;
276
277 case VFL_TYPE_VBI:
Andy Walls6ecd86d2008-12-07 23:30:17 -0300278 if (cx->stream_buffers[type])
Laurent Pinchart38c7c032009-11-27 13:57:15 -0300279 CX18_INFO("Registered device %s for %s "
Andy Walls6ecd86d2008-12-07 23:30:17 -0300280 "(%d x %d bytes)\n",
Laurent Pinchart38c7c032009-11-27 13:57:15 -0300281 name, s->name, cx->stream_buffers[type],
Andy Walls6ecd86d2008-12-07 23:30:17 -0300282 cx->stream_buf_size[type]);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300283 else
Laurent Pinchart38c7c032009-11-27 13:57:15 -0300284 CX18_INFO("Registered device %s for %s\n",
285 name, s->name);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300286 break;
287 }
288
289 return 0;
290}
291
292/* Register v4l2 devices */
293int cx18_streams_register(struct cx18 *cx)
294{
295 int type;
Andy Walls9b4a7c82008-10-18 10:20:25 -0300296 int err;
297 int ret = 0;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300298
299 /* Register V4L2 devices */
Andy Walls9b4a7c82008-10-18 10:20:25 -0300300 for (type = 0; type < CX18_MAX_STREAMS; type++) {
301 err = cx18_reg_dev(cx, type);
302 if (err && ret == 0)
303 ret = err;
304 }
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300305
Andy Walls9b4a7c82008-10-18 10:20:25 -0300306 if (ret == 0)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300307 return 0;
308
309 /* One or more streams could not be initialized. Clean 'em all up. */
Hans Verkuil3f983872008-05-01 10:31:12 -0300310 cx18_streams_cleanup(cx, 1);
Andy Walls9b4a7c82008-10-18 10:20:25 -0300311 return ret;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300312}
313
314/* Unregister v4l2 devices */
Hans Verkuil3f983872008-05-01 10:31:12 -0300315void cx18_streams_cleanup(struct cx18 *cx, int unregister)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300316{
317 struct video_device *vdev;
318 int type;
319
320 /* Teardown all streams */
321 for (type = 0; type < CX18_MAX_STREAMS; type++) {
Hans Verkuilfac36392008-07-18 10:07:10 -0300322 if (cx->streams[type].dvb.enabled) {
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300323 cx18_dvb_unregister(&cx->streams[type]);
Hans Verkuilfac36392008-07-18 10:07:10 -0300324 cx->streams[type].dvb.enabled = false;
325 }
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300326
Andy Walls3d059132009-01-10 21:54:39 -0300327 vdev = cx->streams[type].video_dev;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300328
Andy Walls3d059132009-01-10 21:54:39 -0300329 cx->streams[type].video_dev = NULL;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300330 if (vdev == NULL)
331 continue;
332
333 cx18_stream_free(&cx->streams[type]);
334
Hans Verkuil3f983872008-05-01 10:31:12 -0300335 /* Unregister or release device */
336 if (unregister)
337 video_unregister_device(vdev);
338 else
339 video_device_release(vdev);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300340 }
341}
342
343static void cx18_vbi_setup(struct cx18_stream *s)
344{
345 struct cx18 *cx = s->cx;
Andy Wallsdd073432008-12-12 16:24:04 -0300346 int raw = cx18_raw_vbi(cx);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300347 u32 data[CX2341X_MBOX_MAX_DATA];
348 int lines;
349
350 if (cx->is_60hz) {
351 cx->vbi.count = 12;
352 cx->vbi.start[0] = 10;
353 cx->vbi.start[1] = 273;
354 } else { /* PAL/SECAM */
355 cx->vbi.count = 18;
356 cx->vbi.start[0] = 6;
357 cx->vbi.start[1] = 318;
358 }
359
360 /* setup VBI registers */
Andy Wallsfa3e7032009-02-16 02:23:25 -0300361 v4l2_subdev_call(cx->sd_av, video, s_fmt, &cx->vbi.in);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300362
Andy Wallsdcc0ef82009-02-06 18:33:43 -0300363 /*
364 * Send the CX18_CPU_SET_RAW_VBI_PARAM API command to setup Encoder Raw
365 * VBI when the first analog capture channel starts, as once it starts
366 * (e.g. MPEG), we can't effect any change in the Encoder Raw VBI setup
367 * (i.e. for the VBI capture channels). We also send it for each
368 * analog capture channel anyway just to make sure we get the proper
369 * behavior
370 */
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300371 if (raw) {
372 lines = cx->vbi.count * 2;
373 } else {
Andy Walls812b1f92009-02-08 22:40:04 -0300374 /*
375 * For 525/60 systems, according to the VIP 2 & BT.656 std:
376 * The EAV RP code's Field bit toggles on line 4, a few lines
377 * after the Vertcal Blank bit has already toggled.
378 * Tell the encoder to capture 21-4+1=18 lines per field,
379 * since we want lines 10 through 21.
380 *
Andy Walls5ab74052009-05-10 22:14:29 -0300381 * For 625/50 systems, according to the VIP 2 & BT.656 std:
382 * The EAV RP code's Field bit toggles on line 1, a few lines
383 * after the Vertcal Blank bit has already toggled.
Andy Walls929a3ad2009-05-16 21:06:57 -0300384 * (We've actually set the digitizer so that the Field bit
385 * toggles on line 2.) Tell the encoder to capture 23-2+1=22
386 * lines per field, since we want lines 6 through 23.
Andy Walls812b1f92009-02-08 22:40:04 -0300387 */
Andy Walls929a3ad2009-05-16 21:06:57 -0300388 lines = cx->is_60hz ? (21 - 4 + 1) * 2 : (23 - 2 + 1) * 2;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300389 }
390
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300391 data[0] = s->handle;
392 /* Lines per field */
393 data[1] = (lines / 2) | ((lines / 2) << 16);
394 /* bytes per line */
Andy Walls302df972009-01-31 00:33:02 -0300395 data[2] = (raw ? vbi_active_samples
396 : (cx->is_60hz ? vbi_hblank_samples_60Hz
397 : vbi_hblank_samples_50Hz));
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300398 /* Every X number of frames a VBI interrupt arrives
399 (frames as in 25 or 30 fps) */
400 data[3] = 1;
Andy Walls302df972009-01-31 00:33:02 -0300401 /*
402 * Set the SAV/EAV RP codes to look for as start/stop points
403 * when in VIP-1.1 mode
404 */
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300405 if (raw) {
Andy Walls302df972009-01-31 00:33:02 -0300406 /*
407 * Start codes for beginning of "active" line in vertical blank
408 * 0x20 ( VerticalBlank )
409 * 0x60 ( EvenField VerticalBlank )
410 */
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300411 data[4] = 0x20602060;
Andy Walls302df972009-01-31 00:33:02 -0300412 /*
413 * End codes for end of "active" raw lines and regular lines
414 * 0x30 ( VerticalBlank HorizontalBlank)
415 * 0x70 ( EvenField VerticalBlank HorizontalBlank)
416 * 0x90 (Task HorizontalBlank)
417 * 0xd0 (Task EvenField HorizontalBlank)
418 */
Andy Wallsaf009cf2008-12-12 20:00:29 -0300419 data[5] = 0x307090d0;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300420 } else {
Andy Walls302df972009-01-31 00:33:02 -0300421 /*
422 * End codes for active video, we want data in the hblank region
423 * 0xb0 (Task 0 VerticalBlank HorizontalBlank)
424 * 0xf0 (Task EvenField VerticalBlank HorizontalBlank)
425 *
426 * Since the V bit is only allowed to toggle in the EAV RP code,
427 * just before the first active region line, these two
Andy Walls812b1f92009-02-08 22:40:04 -0300428 * are problematic:
Andy Walls302df972009-01-31 00:33:02 -0300429 * 0x90 (Task HorizontalBlank)
430 * 0xd0 (Task EvenField HorizontalBlank)
Andy Walls812b1f92009-02-08 22:40:04 -0300431 *
Andy Wallsaf7c58b2009-02-28 20:13:50 -0300432 * We have set the digitzer such that we don't have to worry
433 * about these problem codes.
Andy Walls302df972009-01-31 00:33:02 -0300434 */
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300435 data[4] = 0xB0F0B0F0;
Andy Walls302df972009-01-31 00:33:02 -0300436 /*
437 * Start codes for beginning of active line in vertical blank
438 * 0xa0 (Task VerticalBlank )
439 * 0xe0 (Task EvenField VerticalBlank )
440 */
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300441 data[5] = 0xA0E0A0E0;
442 }
443
444 CX18_DEBUG_INFO("Setup VBI h: %d lines %x bpl %d fr %d %x %x\n",
445 data[0], data[1], data[2], data[3], data[4], data[5]);
446
Andy Wallsdcc0ef82009-02-06 18:33:43 -0300447 cx18_api(cx, CX18_CPU_SET_RAW_VBI_PARAM, 6, data);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300448}
449
Andy Walls87116152009-04-13 22:42:43 -0300450static
Andy Walls52fcb3e2009-11-08 23:45:24 -0300451struct cx18_queue *_cx18_stream_put_mdl_fw(struct cx18_stream *s,
452 struct cx18_mdl *mdl)
Andy Walls66c2a6b2008-12-08 23:02:45 -0300453{
454 struct cx18 *cx = s->cx;
455 struct cx18_queue *q;
456
457 /* Don't give it to the firmware, if we're not running a capture */
458 if (s->handle == CX18_INVALID_TASK_HANDLE ||
Andy Walls87116152009-04-13 22:42:43 -0300459 test_bit(CX18_F_S_STOPPING, &s->s_flags) ||
Andy Walls66c2a6b2008-12-08 23:02:45 -0300460 !test_bit(CX18_F_S_STREAMING, &s->s_flags))
Andy Walls52fcb3e2009-11-08 23:45:24 -0300461 return cx18_enqueue(s, mdl, &s->q_free);
Andy Walls66c2a6b2008-12-08 23:02:45 -0300462
Andy Walls52fcb3e2009-11-08 23:45:24 -0300463 q = cx18_enqueue(s, mdl, &s->q_busy);
Andy Walls66c2a6b2008-12-08 23:02:45 -0300464 if (q != &s->q_busy)
Andy Walls52fcb3e2009-11-08 23:45:24 -0300465 return q; /* The firmware has the max MDLs it can handle */
Andy Walls66c2a6b2008-12-08 23:02:45 -0300466
Andy Walls52fcb3e2009-11-08 23:45:24 -0300467 cx18_mdl_sync_for_device(s, mdl);
Andy Walls66c2a6b2008-12-08 23:02:45 -0300468 cx18_vapi(cx, CX18_CPU_DE_SET_MDL, 5, s->handle,
Andy Walls52fcb3e2009-11-08 23:45:24 -0300469 (void __iomem *) &cx->scb->cpu_mdl[mdl->id] - cx->enc_mem,
470 s->bufs_per_mdl, mdl->id, s->mdl_size);
Andy Walls66c2a6b2008-12-08 23:02:45 -0300471 return q;
472}
473
Andy Walls87116152009-04-13 22:42:43 -0300474static
475void _cx18_stream_load_fw_queue(struct cx18_stream *s)
Andy Walls66c2a6b2008-12-08 23:02:45 -0300476{
Andy Wallsabb096d2008-12-12 15:50:27 -0300477 struct cx18_queue *q;
Andy Walls52fcb3e2009-11-08 23:45:24 -0300478 struct cx18_mdl *mdl;
Andy Walls66c2a6b2008-12-08 23:02:45 -0300479
Andy Wallsc37b11b2009-11-04 23:13:58 -0300480 if (atomic_read(&s->q_free.depth) == 0 ||
481 atomic_read(&s->q_busy.depth) >= CX18_MAX_FW_MDLS_PER_STREAM)
Andy Wallsabb096d2008-12-12 15:50:27 -0300482 return;
Andy Walls66c2a6b2008-12-08 23:02:45 -0300483
Andy Wallsabb096d2008-12-12 15:50:27 -0300484 /* Move from q_free to q_busy notifying the firmware, until the limit */
485 do {
Andy Walls52fcb3e2009-11-08 23:45:24 -0300486 mdl = cx18_dequeue(s, &s->q_free);
487 if (mdl == NULL)
Andy Wallsabb096d2008-12-12 15:50:27 -0300488 break;
Andy Walls52fcb3e2009-11-08 23:45:24 -0300489 q = _cx18_stream_put_mdl_fw(s, mdl);
Andy Wallsc37b11b2009-11-04 23:13:58 -0300490 } while (atomic_read(&s->q_busy.depth) < CX18_MAX_FW_MDLS_PER_STREAM
Andy Walls0ef02892008-12-14 18:52:12 -0300491 && q == &s->q_busy);
Andy Walls66c2a6b2008-12-08 23:02:45 -0300492}
493
Andy Walls87116152009-04-13 22:42:43 -0300494void cx18_out_work_handler(struct work_struct *work)
495{
Andy Walls21a278b2009-04-15 20:45:10 -0300496 struct cx18_stream *s =
497 container_of(work, struct cx18_stream, out_work_order);
Andy Walls87116152009-04-13 22:42:43 -0300498
Andy Walls21a278b2009-04-15 20:45:10 -0300499 _cx18_stream_load_fw_queue(s);
Andy Walls87116152009-04-13 22:42:43 -0300500}
501
Andy Walls52fcb3e2009-11-08 23:45:24 -0300502static void cx18_stream_configure_mdls(struct cx18_stream *s)
503{
504 cx18_unload_queues(s);
505
Andy Walls22dce182009-11-09 23:55:30 -0300506 switch (s->type) {
507 case CX18_ENC_STREAM_TYPE_YUV:
508 /*
509 * Height should be a multiple of 32 lines.
510 * Set the MDL size to the exact size needed for one frame.
511 * Use enough buffers per MDL to cover the MDL size
512 */
513 s->mdl_size = 720 * s->cx->params.height * 3 / 2;
514 s->bufs_per_mdl = s->mdl_size / s->buf_size;
515 if (s->mdl_size % s->buf_size)
516 s->bufs_per_mdl++;
517 break;
Andy Walls127ce5f2009-11-11 00:22:57 -0300518 case CX18_ENC_STREAM_TYPE_VBI:
519 s->bufs_per_mdl = 1;
520 if (cx18_raw_vbi(s->cx)) {
521 s->mdl_size = (s->cx->is_60hz ? 12 : 18)
522 * 2 * vbi_active_samples;
523 } else {
524 /*
525 * See comment in cx18_vbi_setup() below about the
526 * extra lines we capture in sliced VBI mode due to
527 * the lines on which EAV RP codes toggle.
528 */
529 s->mdl_size = s->cx->is_60hz
530 ? (21 - 4 + 1) * 2 * vbi_hblank_samples_60Hz
531 : (23 - 2 + 1) * 2 * vbi_hblank_samples_50Hz;
532 }
533 break;
Andy Walls22dce182009-11-09 23:55:30 -0300534 default:
535 s->bufs_per_mdl = 1;
536 s->mdl_size = s->buf_size * s->bufs_per_mdl;
537 break;
538 }
Andy Walls52fcb3e2009-11-08 23:45:24 -0300539
540 cx18_load_queues(s);
541}
542
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300543int cx18_start_v4l2_encode_stream(struct cx18_stream *s)
544{
545 u32 data[MAX_MB_ARGUMENTS];
546 struct cx18 *cx = s->cx;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300547 int captype = 0;
Andy Wallsdcc0ef82009-02-06 18:33:43 -0300548 struct cx18_api_func_private priv;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300549
Andy Walls3d059132009-01-10 21:54:39 -0300550 if (s->video_dev == NULL && s->dvb.enabled == 0)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300551 return -EINVAL;
552
553 CX18_DEBUG_INFO("Start encoder stream %s\n", s->name);
554
555 switch (s->type) {
556 case CX18_ENC_STREAM_TYPE_MPG:
557 captype = CAPTURE_CHANNEL_TYPE_MPEG;
558 cx->mpg_data_received = cx->vbi_data_inserted = 0;
559 cx->dualwatch_jiffies = jiffies;
560 cx->dualwatch_stereo_mode = cx->params.audio_properties & 0x300;
561 cx->search_pack_header = 0;
562 break;
563
564 case CX18_ENC_STREAM_TYPE_TS:
565 captype = CAPTURE_CHANNEL_TYPE_TS;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300566 break;
567 case CX18_ENC_STREAM_TYPE_YUV:
568 captype = CAPTURE_CHANNEL_TYPE_YUV;
569 break;
570 case CX18_ENC_STREAM_TYPE_PCM:
571 captype = CAPTURE_CHANNEL_TYPE_PCM;
572 break;
573 case CX18_ENC_STREAM_TYPE_VBI:
Andy Wallsdcc0ef82009-02-06 18:33:43 -0300574#ifdef CX18_ENCODER_PARSES_SLICED
Andy Wallsdd073432008-12-12 16:24:04 -0300575 captype = cx18_raw_vbi(cx) ?
576 CAPTURE_CHANNEL_TYPE_VBI : CAPTURE_CHANNEL_TYPE_SLICED_VBI;
Andy Wallsdcc0ef82009-02-06 18:33:43 -0300577#else
578 /*
579 * Currently we set things up so that Sliced VBI from the
580 * digitizer is handled as Raw VBI by the encoder
581 */
582 captype = CAPTURE_CHANNEL_TYPE_VBI;
583#endif
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300584 cx->vbi.frame = 0;
585 cx->vbi.inserted_frame = 0;
586 memset(cx->vbi.sliced_mpeg_size,
587 0, sizeof(cx->vbi.sliced_mpeg_size));
588 break;
589 default:
590 return -EINVAL;
591 }
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300592
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300593 /* Clear Streamoff flags in case left from last capture */
594 clear_bit(CX18_F_S_STREAMOFF, &s->s_flags);
595
596 cx18_vapi_result(cx, data, CX18_CREATE_TASK, 1, CPU_CMD_MASK_CAPTURE);
597 s->handle = data[0];
598 cx18_vapi(cx, CX18_CPU_SET_CHANNEL_TYPE, 2, s->handle, captype);
599
Andy Wallsdcc0ef82009-02-06 18:33:43 -0300600 /*
601 * For everything but CAPTURE_CHANNEL_TYPE_TS, play it safe and
602 * set up all the parameters, as it is not obvious which parameters the
603 * firmware shares across capture channel types and which it does not.
604 *
605 * Some of the cx18_vapi() calls below apply to only certain capture
606 * channel types. We're hoping there's no harm in calling most of them
607 * anyway, as long as the values are all consistent. Setting some
608 * shared parameters will have no effect once an analog capture channel
609 * has started streaming.
610 */
611 if (captype != CAPTURE_CHANNEL_TYPE_TS) {
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300612 cx18_vapi(cx, CX18_CPU_SET_VER_CROP_LINE, 2, s->handle, 0);
613 cx18_vapi(cx, CX18_CPU_SET_MISC_PARAMETERS, 3, s->handle, 3, 1);
614 cx18_vapi(cx, CX18_CPU_SET_MISC_PARAMETERS, 3, s->handle, 8, 0);
615 cx18_vapi(cx, CX18_CPU_SET_MISC_PARAMETERS, 3, s->handle, 4, 1);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300616
Andy Wallsdcc0ef82009-02-06 18:33:43 -0300617 /*
618 * Audio related reset according to
619 * Documentation/video4linux/cx2341x/fw-encoder-api.txt
620 */
621 if (atomic_read(&cx->ana_capturing) == 0)
622 cx18_vapi(cx, CX18_CPU_SET_MISC_PARAMETERS, 2,
623 s->handle, 12);
624
625 /*
626 * Number of lines for Field 1 & Field 2 according to
627 * Documentation/video4linux/cx2341x/fw-encoder-api.txt
Andy Wallsf37aa512009-02-07 01:15:44 -0300628 * Field 1 is 312 for 625 line systems in BT.656
629 * Field 2 is 313 for 625 line systems in BT.656
Andy Wallsdcc0ef82009-02-06 18:33:43 -0300630 */
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300631 cx18_vapi(cx, CX18_CPU_SET_CAPTURE_LINE_NO, 3,
Andy Wallsf37aa512009-02-07 01:15:44 -0300632 s->handle, 312, 313);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300633
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300634 if (cx->v4l2_cap & V4L2_CAP_VBI_CAPTURE)
635 cx18_vbi_setup(s);
636
Andy Wallsdcc0ef82009-02-06 18:33:43 -0300637 /*
638 * assign program index info.
639 * Mask 7: select I/P/B, Num_req: 400 max
640 * FIXME - currently we have this hardcoded as disabled
641 */
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300642 cx18_vapi_result(cx, data, CX18_CPU_SET_INDEXTABLE, 1, 0);
643
Andy Wallsdcc0ef82009-02-06 18:33:43 -0300644 /* Call out to the common CX2341x API setup for user controls */
Andy Walls50b86ba2008-11-23 19:16:44 -0300645 priv.cx = cx;
646 priv.s = s;
647 cx2341x_update(&priv, cx18_api_func, NULL, &cx->params);
Andy Wallsdcc0ef82009-02-06 18:33:43 -0300648
649 /*
650 * When starting a capture and we're set for radio,
651 * ensure the video is muted, despite the user control.
652 */
653 if (!cx->params.video_mute &&
654 test_bit(CX18_F_I_RADIO_USER, &cx->i_flags))
655 cx18_vapi(cx, CX18_CPU_SET_VIDEO_MUTE, 2, s->handle,
656 (cx->params.video_mute_yuv << 8) | 1);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300657 }
658
Hans Verkuil31554ae2008-05-25 11:21:27 -0300659 if (atomic_read(&cx->tot_capturing) == 0) {
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300660 clear_bit(CX18_F_I_EOS, &cx->i_flags);
Andy Wallsb1526422008-08-30 16:03:44 -0300661 cx18_write_reg(cx, 7, CX18_DSP0_INTERRUPT_MASK);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300662 }
663
664 cx18_vapi(cx, CX18_CPU_DE_SET_MDL_ACK, 3, s->handle,
Al Viro990c81c2008-05-21 00:32:01 -0300665 (void __iomem *)&cx->scb->cpu_mdl_ack[s->type][0] - cx->enc_mem,
666 (void __iomem *)&cx->scb->cpu_mdl_ack[s->type][1] - cx->enc_mem);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300667
Andy Walls66c2a6b2008-12-08 23:02:45 -0300668 /* Init all the cpu_mdls for this stream */
Andy Walls52fcb3e2009-11-08 23:45:24 -0300669 cx18_stream_configure_mdls(s);
Andy Walls87116152009-04-13 22:42:43 -0300670 _cx18_stream_load_fw_queue(s);
Andy Walls66c2a6b2008-12-08 23:02:45 -0300671
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300672 /* begin_capture */
673 if (cx18_vapi(cx, CX18_CPU_CAPTURE_START, 1, s->handle)) {
674 CX18_DEBUG_WARN("Error starting capture!\n");
Andy Walls3b5df8e2008-08-23 18:36:50 -0300675 /* Ensure we're really not capturing before releasing MDLs */
Andy Walls87116152009-04-13 22:42:43 -0300676 set_bit(CX18_F_S_STOPPING, &s->s_flags);
Andy Walls3b5df8e2008-08-23 18:36:50 -0300677 if (s->type == CX18_ENC_STREAM_TYPE_MPG)
678 cx18_vapi(cx, CX18_CPU_CAPTURE_STOP, 2, s->handle, 1);
679 else
680 cx18_vapi(cx, CX18_CPU_CAPTURE_STOP, 1, s->handle);
Andy Walls66c2a6b2008-12-08 23:02:45 -0300681 clear_bit(CX18_F_S_STREAMING, &s->s_flags);
682 /* FIXME - CX18_F_S_STREAMOFF as well? */
Andy Walls3b5df8e2008-08-23 18:36:50 -0300683 cx18_vapi(cx, CX18_CPU_DE_RELEASE_MDL, 1, s->handle);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300684 cx18_vapi(cx, CX18_DESTROY_TASK, 1, s->handle);
Andy Walls66c2a6b2008-12-08 23:02:45 -0300685 s->handle = CX18_INVALID_TASK_HANDLE;
Andy Walls87116152009-04-13 22:42:43 -0300686 clear_bit(CX18_F_S_STOPPING, &s->s_flags);
Andy Walls66c2a6b2008-12-08 23:02:45 -0300687 if (atomic_read(&cx->tot_capturing) == 0) {
688 set_bit(CX18_F_I_EOS, &cx->i_flags);
689 cx18_write_reg(cx, 5, CX18_DSP0_INTERRUPT_MASK);
690 }
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300691 return -EINVAL;
692 }
693
694 /* you're live! sit back and await interrupts :) */
Andy Wallsdcc0ef82009-02-06 18:33:43 -0300695 if (captype != CAPTURE_CHANNEL_TYPE_TS)
Hans Verkuil31554ae2008-05-25 11:21:27 -0300696 atomic_inc(&cx->ana_capturing);
697 atomic_inc(&cx->tot_capturing);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300698 return 0;
699}
700
701void cx18_stop_all_captures(struct cx18 *cx)
702{
703 int i;
704
705 for (i = CX18_MAX_STREAMS - 1; i >= 0; i--) {
706 struct cx18_stream *s = &cx->streams[i];
707
Andy Walls3d059132009-01-10 21:54:39 -0300708 if (s->video_dev == NULL && s->dvb.enabled == 0)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300709 continue;
710 if (test_bit(CX18_F_S_STREAMING, &s->s_flags))
711 cx18_stop_v4l2_encode_stream(s, 0);
712 }
713}
714
715int cx18_stop_v4l2_encode_stream(struct cx18_stream *s, int gop_end)
716{
717 struct cx18 *cx = s->cx;
718 unsigned long then;
719
Andy Walls3d059132009-01-10 21:54:39 -0300720 if (s->video_dev == NULL && s->dvb.enabled == 0)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300721 return -EINVAL;
722
723 /* This function assumes that you are allowed to stop the capture
724 and that we are actually capturing */
725
726 CX18_DEBUG_INFO("Stop Capture\n");
727
Hans Verkuil31554ae2008-05-25 11:21:27 -0300728 if (atomic_read(&cx->tot_capturing) == 0)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300729 return 0;
730
Andy Walls87116152009-04-13 22:42:43 -0300731 set_bit(CX18_F_S_STOPPING, &s->s_flags);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300732 if (s->type == CX18_ENC_STREAM_TYPE_MPG)
733 cx18_vapi(cx, CX18_CPU_CAPTURE_STOP, 2, s->handle, !gop_end);
734 else
735 cx18_vapi(cx, CX18_CPU_CAPTURE_STOP, 1, s->handle);
736
737 then = jiffies;
738
739 if (s->type == CX18_ENC_STREAM_TYPE_MPG && gop_end) {
740 CX18_INFO("ignoring gop_end: not (yet?) supported by the firmware\n");
741 }
742
Hans Verkuil31554ae2008-05-25 11:21:27 -0300743 if (s->type != CX18_ENC_STREAM_TYPE_TS)
744 atomic_dec(&cx->ana_capturing);
745 atomic_dec(&cx->tot_capturing);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300746
747 /* Clear capture and no-read bits */
748 clear_bit(CX18_F_S_STREAMING, &s->s_flags);
749
Andy Wallsf68d0cf2008-11-05 21:19:15 -0300750 /* Tell the CX23418 it can't use our buffers anymore */
751 cx18_vapi(cx, CX18_CPU_DE_RELEASE_MDL, 1, s->handle);
752
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300753 cx18_vapi(cx, CX18_DESTROY_TASK, 1, s->handle);
Andy Wallsd3c5e702008-08-23 16:42:29 -0300754 s->handle = CX18_INVALID_TASK_HANDLE;
Andy Walls87116152009-04-13 22:42:43 -0300755 clear_bit(CX18_F_S_STOPPING, &s->s_flags);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300756
Hans Verkuil31554ae2008-05-25 11:21:27 -0300757 if (atomic_read(&cx->tot_capturing) > 0)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300758 return 0;
759
Andy Wallsb1526422008-08-30 16:03:44 -0300760 cx18_write_reg(cx, 5, CX18_DSP0_INTERRUPT_MASK);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300761 wake_up(&s->waitq);
762
763 return 0;
764}
765
766u32 cx18_find_handle(struct cx18 *cx)
767{
768 int i;
769
770 /* find first available handle to be used for global settings */
771 for (i = 0; i < CX18_MAX_STREAMS; i++) {
772 struct cx18_stream *s = &cx->streams[i];
773
Andy Walls3d059132009-01-10 21:54:39 -0300774 if (s->video_dev && (s->handle != CX18_INVALID_TASK_HANDLE))
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300775 return s->handle;
776 }
Andy Wallsd3c5e702008-08-23 16:42:29 -0300777 return CX18_INVALID_TASK_HANDLE;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300778}
Andy Wallsee2d64f2008-11-16 01:38:19 -0300779
780struct cx18_stream *cx18_handle_to_stream(struct cx18 *cx, u32 handle)
781{
782 int i;
783 struct cx18_stream *s;
784
785 if (handle == CX18_INVALID_TASK_HANDLE)
786 return NULL;
787
788 for (i = 0; i < CX18_MAX_STREAMS; i++) {
789 s = &cx->streams[i];
790 if (s->handle != handle)
791 continue;
Andy Walls3d059132009-01-10 21:54:39 -0300792 if (s->video_dev || s->dvb.enabled)
Andy Wallsee2d64f2008-11-16 01:38:19 -0300793 return s;
794 }
795 return NULL;
796}