blob: 26ba9fa3f7370642e46596219a1f20d0e7c400ed [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __PXAFB_H__
2#define __PXAFB_H__
3
4/*
5 * linux/drivers/video/pxafb.h
6 * -- Intel PXA250/210 LCD Controller Frame Buffer Device
7 *
8 * Copyright (C) 1999 Eric A. Thomas.
9 * Copyright (C) 2004 Jean-Frederic Clere.
10 * Copyright (C) 2004 Ian Campbell.
11 * Copyright (C) 2004 Jeff Lackey.
12 * Based on sa1100fb.c Copyright (C) 1999 Eric A. Thomas
13 * which in turn is
14 * Based on acornfb.c Copyright (C) Russell King.
15 *
16 * 2001-08-03: Cliff Brake <cbrake@acclent.com>
17 * - ported SA1100 code to PXA
18 *
19 * This file is subject to the terms and conditions of the GNU General Public
20 * License. See the file COPYING in the main directory of this archive
21 * for more details.
22 */
23
Linus Torvalds1da177e2005-04-16 15:20:36 -070024/* PXA LCD DMA descriptor */
25struct pxafb_dma_descriptor {
26 unsigned int fdadr;
27 unsigned int fsadr;
28 unsigned int fidr;
29 unsigned int ldcmd;
30};
31
eric miao2c42dd82008-04-30 00:52:21 -070032enum {
33 PAL_NONE = -1,
34 PAL_BASE = 0,
35 PAL_OV1 = 1,
36 PAL_OV2 = 2,
37 PAL_MAX,
38};
39
40enum {
41 DMA_BASE = 0,
42 DMA_UPPER = 0,
43 DMA_LOWER = 1,
44 DMA_OV1 = 1,
45 DMA_OV2_Y = 2,
46 DMA_OV2_Cb = 3,
47 DMA_OV2_Cr = 4,
48 DMA_CURSOR = 5,
49 DMA_CMD = 6,
50 DMA_MAX,
51};
52
53/* maximum palette size - 256 entries, each 4 bytes long */
54#define PALETTE_SIZE (256 * 4)
Eric Miao3c42a442008-04-30 00:52:26 -070055#define CMD_BUFF_SIZE (1024 * 50)
eric miao2c42dd82008-04-30 00:52:21 -070056
Eric Miao6e354842008-12-17 16:50:43 +080057/* NOTE: the palette and frame dma descriptors are doubled to allow
58 * the 2nd set for branch settings (FBRx)
59 */
eric miao2c42dd82008-04-30 00:52:21 -070060struct pxafb_dma_buff {
61 unsigned char palette[PAL_MAX * PALETTE_SIZE];
Eric Miao3c42a442008-04-30 00:52:26 -070062 uint16_t cmd_buff[CMD_BUFF_SIZE];
Eric Miao6e354842008-12-17 16:50:43 +080063 struct pxafb_dma_descriptor pal_desc[PAL_MAX * 2];
64 struct pxafb_dma_descriptor dma_desc[DMA_MAX * 2];
eric miao2c42dd82008-04-30 00:52:21 -070065};
66
Eric Miao198fc102008-12-23 17:49:43 +080067enum {
68 OVERLAY1,
69 OVERLAY2,
70};
71
72enum {
73 OVERLAY_FORMAT_RGB = 0,
74 OVERLAY_FORMAT_YUV444_PACKED,
75 OVERLAY_FORMAT_YUV444_PLANAR,
76 OVERLAY_FORMAT_YUV422_PLANAR,
77 OVERLAY_FORMAT_YUV420_PLANAR,
78};
79
80#define NONSTD_TO_XPOS(x) (((x) >> 0) & 0x3ff)
81#define NONSTD_TO_YPOS(x) (((x) >> 10) & 0x3ff)
82#define NONSTD_TO_PFOR(x) (((x) >> 20) & 0x7)
83
84struct pxafb_layer;
85
86struct pxafb_layer_ops {
87 void (*enable)(struct pxafb_layer *);
88 void (*disable)(struct pxafb_layer *);
89 void (*setup)(struct pxafb_layer *);
90};
91
92struct pxafb_layer {
93 struct fb_info fb;
94 int id;
Vasily Khoruzhick1b98d7c2011-03-11 11:20:47 +020095 int registered;
96 uint32_t usage;
Eric Miao198fc102008-12-23 17:49:43 +080097 uint32_t control[2];
98
99 struct pxafb_layer_ops *ops;
100
101 void __iomem *video_mem;
102 unsigned long video_mem_phys;
103 size_t video_mem_size;
104 struct completion branch_done;
105
106 struct pxafb_info *fbi;
107};
108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109struct pxafb_info {
110 struct fb_info fb;
111 struct device *dev;
Russell King72e35242007-08-20 10:18:42 +0100112 struct clk *clk;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
eric miaoce4fb7b2008-04-30 00:52:21 -0700114 void __iomem *mmio_base;
115
eric miao2c42dd82008-04-30 00:52:21 -0700116 struct pxafb_dma_buff *dma_buff;
Eric Miao77e19672008-12-16 11:54:34 +0800117 size_t dma_buff_size;
eric miao2c42dd82008-04-30 00:52:21 -0700118 dma_addr_t dma_buff_phys;
Eric Miao6e354842008-12-17 16:50:43 +0800119 dma_addr_t fdadr[DMA_MAX * 2];
eric miao2c42dd82008-04-30 00:52:21 -0700120
Eric Miao77e19672008-12-16 11:54:34 +0800121 void __iomem *video_mem; /* virtual address of frame buffer */
122 unsigned long video_mem_phys; /* physical address of frame buffer */
123 size_t video_mem_size; /* size of the frame buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 u16 * palette_cpu; /* virtual address of palette memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 u_int palette_size;
126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 u_int lccr0;
128 u_int lccr3;
Hans J. Koch9ffa7392007-10-16 01:28:41 -0700129 u_int lccr4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 u_int cmap_inverse:1,
131 cmap_static:1,
132 unused:30;
133
134 u_int reg_lccr0;
135 u_int reg_lccr1;
136 u_int reg_lccr2;
137 u_int reg_lccr3;
Hans J. Koch9ffa7392007-10-16 01:28:41 -0700138 u_int reg_lccr4;
Eric Miao3c42a442008-04-30 00:52:26 -0700139 u_int reg_cmdcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
Richard Purdieba44cd22005-09-09 13:10:03 -0700141 unsigned long hsync_time;
142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 volatile u_char state;
144 volatile u_char task_state;
Matthias Kaehlckeb91dbce2008-07-23 21:31:14 -0700145 struct mutex ctrlr_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 wait_queue_head_t ctrlr_wait;
147 struct work_struct task;
148
Eric Miao2ba162b2008-04-30 00:52:24 -0700149 struct completion disable_done;
150
Eric Miao3c42a442008-04-30 00:52:26 -0700151#ifdef CONFIG_FB_PXA_SMARTPANEL
152 uint16_t *smart_cmds;
153 size_t n_smart_cmds;
154 struct completion command_done;
155 struct completion refresh_done;
156 struct task_struct *smart_thread;
157#endif
158
Eric Miao198fc102008-12-23 17:49:43 +0800159#ifdef CONFIG_FB_PXA_OVERLAY
160 struct pxafb_layer overlay[2];
161#endif
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163#ifdef CONFIG_CPU_FREQ
164 struct notifier_block freq_transition;
165 struct notifier_block freq_policy;
166#endif
Eric Miaoa5718a12008-11-11 21:50:39 +0800167
168 void (*lcd_power)(int, struct fb_var_screeninfo *);
169 void (*backlight_power)(int);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170};
171
172#define TO_INF(ptr,member) container_of(ptr,struct pxafb_info,member)
173
174/*
175 * These are the actions for set_ctrlr_state
176 */
177#define C_DISABLE (0)
178#define C_ENABLE (1)
179#define C_DISABLE_CLKCHANGE (2)
180#define C_ENABLE_CLKCHANGE (3)
181#define C_REENABLE (4)
182#define C_DISABLE_PM (5)
183#define C_ENABLE_PM (6)
184#define C_STARTUP (7)
185
186#define PXA_NAME "PXA"
187
188/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 * Minimum X and Y resolutions
190 */
191#define MIN_XRES 64
192#define MIN_YRES 64
193
Eric Miao3f16ff62008-12-18 22:51:54 +0800194/* maximum X and Y resolutions - note these are limits from the register
195 * bits length instead of the real ones
196 */
197#define MAX_XRES 1024
198#define MAX_YRES 1024
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200#endif /* __PXAFB_H__ */