blob: 59797106af930c874eb0558ea368a5225ba2a461 [file] [log] [blame]
Olof Johansson03d2bfc2011-01-01 23:52:56 -05001/*
2 * Copyright (C) 2010 Google, Inc.
3 *
4 * This software is licensed under the terms of the GNU General Public
5 * License version 2, as published by the Free Software Foundation, and
6 * may be copied, distributed, and modified under those terms.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14
15#include <linux/err.h>
Paul Gortmaker96547f52011-07-03 15:15:51 -040016#include <linux/module.h>
Olof Johansson03d2bfc2011-01-01 23:52:56 -050017#include <linux/init.h>
18#include <linux/platform_device.h>
19#include <linux/clk.h>
20#include <linux/io.h>
Stephen Warren55cd65e2011-08-30 13:17:16 -060021#include <linux/of.h>
Stephen Warren3e44a1a2012-02-01 16:30:55 -070022#include <linux/of_device.h>
Grant Likely275173b2011-08-23 12:15:33 -060023#include <linux/of_gpio.h>
Olof Johansson03d2bfc2011-01-01 23:52:56 -050024#include <linux/gpio.h>
25#include <linux/mmc/card.h>
26#include <linux/mmc/host.h>
Joseph Lo0aacd232013-03-11 14:44:11 -060027#include <linux/mmc/slot-gpio.h>
Olof Johansson03d2bfc2011-01-01 23:52:56 -050028
Olof Johansson03d2bfc2011-01-01 23:52:56 -050029#include "sdhci-pltfm.h"
30
Pavan Kunapulica5879d2012-04-18 18:48:02 +053031/* Tegra SDHOST controller vendor register definitions */
32#define SDHCI_TEGRA_VENDOR_MISC_CTRL 0x120
Andrew Bresticker31453512014-05-22 08:55:35 -070033#define SDHCI_MISC_CTRL_ENABLE_SDR104 0x8
34#define SDHCI_MISC_CTRL_ENABLE_SDR50 0x10
Pavan Kunapulica5879d2012-04-18 18:48:02 +053035#define SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300 0x20
Andrew Bresticker31453512014-05-22 08:55:35 -070036#define SDHCI_MISC_CTRL_ENABLE_DDR50 0x200
Pavan Kunapulica5879d2012-04-18 18:48:02 +053037
Stephen Warren3e44a1a2012-02-01 16:30:55 -070038#define NVQUIRK_FORCE_SDHCI_SPEC_200 BIT(0)
39#define NVQUIRK_ENABLE_BLOCK_GAP_DET BIT(1)
Pavan Kunapulica5879d2012-04-18 18:48:02 +053040#define NVQUIRK_ENABLE_SDHCI_SPEC_300 BIT(2)
Andrew Bresticker31453512014-05-22 08:55:35 -070041#define NVQUIRK_DISABLE_SDR50 BIT(3)
42#define NVQUIRK_DISABLE_SDR104 BIT(4)
43#define NVQUIRK_DISABLE_DDR50 BIT(5)
Stephen Warren3e44a1a2012-02-01 16:30:55 -070044
45struct sdhci_tegra_soc_data {
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +010046 const struct sdhci_pltfm_data *pdata;
Stephen Warren3e44a1a2012-02-01 16:30:55 -070047 u32 nvquirks;
48};
49
50struct sdhci_tegra {
Stephen Warren3e44a1a2012-02-01 16:30:55 -070051 const struct sdhci_tegra_soc_data *soc_data;
Stephen Warren0e786102013-02-15 15:07:19 -070052 int power_gpio;
Stephen Warren3e44a1a2012-02-01 16:30:55 -070053};
54
Olof Johansson03d2bfc2011-01-01 23:52:56 -050055static u16 tegra_sdhci_readw(struct sdhci_host *host, int reg)
56{
Stephen Warren3e44a1a2012-02-01 16:30:55 -070057 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
58 struct sdhci_tegra *tegra_host = pltfm_host->priv;
59 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
60
61 if (unlikely((soc_data->nvquirks & NVQUIRK_FORCE_SDHCI_SPEC_200) &&
62 (reg == SDHCI_HOST_VERSION))) {
Olof Johansson03d2bfc2011-01-01 23:52:56 -050063 /* Erratum: Version register is invalid in HW. */
64 return SDHCI_SPEC_200;
65 }
66
67 return readw(host->ioaddr + reg);
68}
69
70static void tegra_sdhci_writel(struct sdhci_host *host, u32 val, int reg)
71{
Stephen Warren3e44a1a2012-02-01 16:30:55 -070072 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
73 struct sdhci_tegra *tegra_host = pltfm_host->priv;
74 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
75
Olof Johansson03d2bfc2011-01-01 23:52:56 -050076 /* Seems like we're getting spurious timeout and crc errors, so
77 * disable signalling of them. In case of real errors software
78 * timers should take care of eventually detecting them.
79 */
80 if (unlikely(reg == SDHCI_SIGNAL_ENABLE))
81 val &= ~(SDHCI_INT_TIMEOUT|SDHCI_INT_CRC);
82
83 writel(val, host->ioaddr + reg);
84
Stephen Warren3e44a1a2012-02-01 16:30:55 -070085 if (unlikely((soc_data->nvquirks & NVQUIRK_ENABLE_BLOCK_GAP_DET) &&
86 (reg == SDHCI_INT_ENABLE))) {
Olof Johansson03d2bfc2011-01-01 23:52:56 -050087 /* Erratum: Must enable block gap interrupt detection */
88 u8 gap_ctrl = readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
89 if (val & SDHCI_INT_CARD_INT)
90 gap_ctrl |= 0x8;
91 else
92 gap_ctrl &= ~0x8;
93 writeb(gap_ctrl, host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
94 }
95}
96
Stephen Warren3e44a1a2012-02-01 16:30:55 -070097static unsigned int tegra_sdhci_get_ro(struct sdhci_host *host)
Olof Johansson03d2bfc2011-01-01 23:52:56 -050098{
Joseph Lo0aacd232013-03-11 14:44:11 -060099 return mmc_gpio_get_ro(host->mmc);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500100}
101
Russell King03231f92014-04-25 12:57:12 +0100102static void tegra_sdhci_reset(struct sdhci_host *host, u8 mask)
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530103{
104 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
105 struct sdhci_tegra *tegra_host = pltfm_host->priv;
106 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
Andrew Bresticker31453512014-05-22 08:55:35 -0700107 u32 misc_ctrl;
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530108
Russell King03231f92014-04-25 12:57:12 +0100109 sdhci_reset(host, mask);
110
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530111 if (!(mask & SDHCI_RESET_ALL))
112 return;
113
Andrew Bresticker31453512014-05-22 08:55:35 -0700114 misc_ctrl = sdhci_readw(host, SDHCI_TEGRA_VENDOR_MISC_CTRL);
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530115 /* Erratum: Enable SDHCI spec v3.00 support */
Andrew Bresticker31453512014-05-22 08:55:35 -0700116 if (soc_data->nvquirks & NVQUIRK_ENABLE_SDHCI_SPEC_300)
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530117 misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300;
Andrew Bresticker31453512014-05-22 08:55:35 -0700118 /* Don't advertise UHS modes which aren't supported yet */
119 if (soc_data->nvquirks & NVQUIRK_DISABLE_SDR50)
120 misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_SDR50;
121 if (soc_data->nvquirks & NVQUIRK_DISABLE_DDR50)
122 misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_DDR50;
123 if (soc_data->nvquirks & NVQUIRK_DISABLE_SDR104)
124 misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_SDR104;
125 sdhci_writew(host, misc_ctrl, SDHCI_TEGRA_VENDOR_MISC_CTRL);
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530126}
127
Russell King2317f562014-04-25 12:57:07 +0100128static void tegra_sdhci_set_bus_width(struct sdhci_host *host, int bus_width)
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500129{
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500130 u32 ctrl;
131
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500132 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Joseph Lo0aacd232013-03-11 14:44:11 -0600133 if ((host->mmc->caps & MMC_CAP_8_BIT_DATA) &&
134 (bus_width == MMC_BUS_WIDTH_8)) {
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500135 ctrl &= ~SDHCI_CTRL_4BITBUS;
136 ctrl |= SDHCI_CTRL_8BITBUS;
137 } else {
138 ctrl &= ~SDHCI_CTRL_8BITBUS;
139 if (bus_width == MMC_BUS_WIDTH_4)
140 ctrl |= SDHCI_CTRL_4BITBUS;
141 else
142 ctrl &= ~SDHCI_CTRL_4BITBUS;
143 }
144 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500145}
146
Lars-Peter Clausenc9155682013-03-13 19:26:05 +0100147static const struct sdhci_ops tegra_sdhci_ops = {
Shawn Guo85d65092011-05-27 23:48:12 +0800148 .get_ro = tegra_sdhci_get_ro,
Shawn Guo85d65092011-05-27 23:48:12 +0800149 .read_w = tegra_sdhci_readw,
150 .write_l = tegra_sdhci_writel,
Russell King17710592014-04-25 12:58:55 +0100151 .set_clock = sdhci_set_clock,
Russell King2317f562014-04-25 12:57:07 +0100152 .set_bus_width = tegra_sdhci_set_bus_width,
Russell King03231f92014-04-25 12:57:12 +0100153 .reset = tegra_sdhci_reset,
Russell King96d7b782014-04-25 12:59:26 +0100154 .set_uhs_signaling = sdhci_set_uhs_signaling,
Andrew Brestickerf9260352014-05-22 08:55:36 -0700155 .get_max_clock = sdhci_pltfm_clk_get_max_clock,
Shawn Guo85d65092011-05-27 23:48:12 +0800156};
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500157
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100158static const struct sdhci_pltfm_data sdhci_tegra20_pdata = {
Shawn Guo85d65092011-05-27 23:48:12 +0800159 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
160 SDHCI_QUIRK_SINGLE_POWER_WRITE |
161 SDHCI_QUIRK_NO_HISPD_BIT |
Andrew Brestickerf9260352014-05-22 08:55:36 -0700162 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
163 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
Shawn Guo85d65092011-05-27 23:48:12 +0800164 .ops = &tegra_sdhci_ops,
165};
166
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700167static struct sdhci_tegra_soc_data soc_data_tegra20 = {
168 .pdata = &sdhci_tegra20_pdata,
169 .nvquirks = NVQUIRK_FORCE_SDHCI_SPEC_200 |
170 NVQUIRK_ENABLE_BLOCK_GAP_DET,
171};
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700172
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100173static const struct sdhci_pltfm_data sdhci_tegra30_pdata = {
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700174 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
175 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
176 SDHCI_QUIRK_SINGLE_POWER_WRITE |
177 SDHCI_QUIRK_NO_HISPD_BIT |
Andrew Brestickerf9260352014-05-22 08:55:36 -0700178 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
179 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700180 .ops = &tegra_sdhci_ops,
181};
182
183static struct sdhci_tegra_soc_data soc_data_tegra30 = {
184 .pdata = &sdhci_tegra30_pdata,
Andrew Bresticker31453512014-05-22 08:55:35 -0700185 .nvquirks = NVQUIRK_ENABLE_SDHCI_SPEC_300 |
186 NVQUIRK_DISABLE_SDR50 |
187 NVQUIRK_DISABLE_SDR104,
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700188};
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700189
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100190static const struct sdhci_pltfm_data sdhci_tegra114_pdata = {
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500191 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
192 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
193 SDHCI_QUIRK_SINGLE_POWER_WRITE |
194 SDHCI_QUIRK_NO_HISPD_BIT |
Andrew Brestickerf9260352014-05-22 08:55:36 -0700195 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
196 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500197 .ops = &tegra_sdhci_ops,
198};
199
200static struct sdhci_tegra_soc_data soc_data_tegra114 = {
201 .pdata = &sdhci_tegra114_pdata,
Andrew Bresticker31453512014-05-22 08:55:35 -0700202 .nvquirks = NVQUIRK_DISABLE_SDR50 |
203 NVQUIRK_DISABLE_DDR50 |
204 NVQUIRK_DISABLE_SDR104,
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500205};
206
Bill Pemberton498d83e2012-11-19 13:24:22 -0500207static const struct of_device_id sdhci_tegra_dt_match[] = {
Stephen Warren67debea2014-01-06 11:17:47 -0700208 { .compatible = "nvidia,tegra124-sdhci", .data = &soc_data_tegra114 },
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500209 { .compatible = "nvidia,tegra114-sdhci", .data = &soc_data_tegra114 },
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700210 { .compatible = "nvidia,tegra30-sdhci", .data = &soc_data_tegra30 },
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700211 { .compatible = "nvidia,tegra20-sdhci", .data = &soc_data_tegra20 },
Grant Likely275173b2011-08-23 12:15:33 -0600212 {}
213};
Arnd Bergmanne4404fa2013-04-23 15:05:57 -0400214MODULE_DEVICE_TABLE(of, sdhci_tegra_dt_match);
Grant Likely275173b2011-08-23 12:15:33 -0600215
Simon Baatz47caa842013-06-09 22:14:16 +0200216static int sdhci_tegra_parse_dt(struct device *dev)
Grant Likely275173b2011-08-23 12:15:33 -0600217{
Stephen Warren0e786102013-02-15 15:07:19 -0700218 struct device_node *np = dev->of_node;
Joseph Lo0aacd232013-03-11 14:44:11 -0600219 struct sdhci_host *host = dev_get_drvdata(dev);
220 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
221 struct sdhci_tegra *tegra_host = pltfm_host->priv;
Grant Likely275173b2011-08-23 12:15:33 -0600222
Stephen Warren0e786102013-02-15 15:07:19 -0700223 tegra_host->power_gpio = of_get_named_gpio(np, "power-gpios", 0);
Simon Baatz47caa842013-06-09 22:14:16 +0200224 return mmc_of_parse(host->mmc);
Grant Likely275173b2011-08-23 12:15:33 -0600225}
226
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500227static int sdhci_tegra_probe(struct platform_device *pdev)
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500228{
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700229 const struct of_device_id *match;
230 const struct sdhci_tegra_soc_data *soc_data;
231 struct sdhci_host *host;
Shawn Guo85d65092011-05-27 23:48:12 +0800232 struct sdhci_pltfm_host *pltfm_host;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700233 struct sdhci_tegra *tegra_host;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500234 struct clk *clk;
235 int rc;
236
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700237 match = of_match_device(sdhci_tegra_dt_match, &pdev->dev);
Joseph Lob37f9d92012-08-17 15:04:31 +0800238 if (!match)
239 return -EINVAL;
240 soc_data = match->data;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700241
Christian Daudt0e748232013-05-29 13:50:05 -0700242 host = sdhci_pltfm_init(pdev, soc_data->pdata, 0);
Shawn Guo85d65092011-05-27 23:48:12 +0800243 if (IS_ERR(host))
244 return PTR_ERR(host);
Shawn Guo85d65092011-05-27 23:48:12 +0800245 pltfm_host = sdhci_priv(host);
246
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700247 tegra_host = devm_kzalloc(&pdev->dev, sizeof(*tegra_host), GFP_KERNEL);
248 if (!tegra_host) {
249 dev_err(mmc_dev(host->mmc), "failed to allocate tegra_host\n");
250 rc = -ENOMEM;
Stephen Warren0e786102013-02-15 15:07:19 -0700251 goto err_alloc_tegra_host;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700252 }
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700253 tegra_host->soc_data = soc_data;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700254 pltfm_host->priv = tegra_host;
Grant Likely275173b2011-08-23 12:15:33 -0600255
Simon Baatz47caa842013-06-09 22:14:16 +0200256 rc = sdhci_tegra_parse_dt(&pdev->dev);
257 if (rc)
258 goto err_parse_dt;
Stephen Warren0e786102013-02-15 15:07:19 -0700259
260 if (gpio_is_valid(tegra_host->power_gpio)) {
261 rc = gpio_request(tegra_host->power_gpio, "sdhci_power");
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500262 if (rc) {
263 dev_err(mmc_dev(host->mmc),
264 "failed to allocate power gpio\n");
Shawn Guo85d65092011-05-27 23:48:12 +0800265 goto err_power_req;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500266 }
Stephen Warren0e786102013-02-15 15:07:19 -0700267 gpio_direction_output(tegra_host->power_gpio, 1);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500268 }
269
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500270 clk = clk_get(mmc_dev(host->mmc), NULL);
271 if (IS_ERR(clk)) {
272 dev_err(mmc_dev(host->mmc), "clk err\n");
273 rc = PTR_ERR(clk);
Shawn Guo85d65092011-05-27 23:48:12 +0800274 goto err_clk_get;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500275 }
Prashant Gaikwad1e674bc2012-06-05 09:59:37 +0530276 clk_prepare_enable(clk);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500277 pltfm_host->clk = clk;
278
Shawn Guo85d65092011-05-27 23:48:12 +0800279 rc = sdhci_add_host(host);
280 if (rc)
281 goto err_add_host;
282
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500283 return 0;
284
Shawn Guo85d65092011-05-27 23:48:12 +0800285err_add_host:
Prashant Gaikwad1e674bc2012-06-05 09:59:37 +0530286 clk_disable_unprepare(pltfm_host->clk);
Shawn Guo85d65092011-05-27 23:48:12 +0800287 clk_put(pltfm_host->clk);
288err_clk_get:
Stephen Warren0e786102013-02-15 15:07:19 -0700289 if (gpio_is_valid(tegra_host->power_gpio))
290 gpio_free(tegra_host->power_gpio);
Shawn Guo85d65092011-05-27 23:48:12 +0800291err_power_req:
Simon Baatz47caa842013-06-09 22:14:16 +0200292err_parse_dt:
Stephen Warren0e786102013-02-15 15:07:19 -0700293err_alloc_tegra_host:
Shawn Guo85d65092011-05-27 23:48:12 +0800294 sdhci_pltfm_free(pdev);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500295 return rc;
296}
297
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500298static int sdhci_tegra_remove(struct platform_device *pdev)
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500299{
Shawn Guo85d65092011-05-27 23:48:12 +0800300 struct sdhci_host *host = platform_get_drvdata(pdev);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500301 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700302 struct sdhci_tegra *tegra_host = pltfm_host->priv;
Shawn Guo85d65092011-05-27 23:48:12 +0800303 int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
304
305 sdhci_remove_host(host, dead);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500306
Stephen Warren0e786102013-02-15 15:07:19 -0700307 if (gpio_is_valid(tegra_host->power_gpio))
308 gpio_free(tegra_host->power_gpio);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500309
Prashant Gaikwad1e674bc2012-06-05 09:59:37 +0530310 clk_disable_unprepare(pltfm_host->clk);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500311 clk_put(pltfm_host->clk);
Shawn Guo85d65092011-05-27 23:48:12 +0800312
313 sdhci_pltfm_free(pdev);
314
315 return 0;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500316}
317
Shawn Guo85d65092011-05-27 23:48:12 +0800318static struct platform_driver sdhci_tegra_driver = {
319 .driver = {
320 .name = "sdhci-tegra",
Grant Likely275173b2011-08-23 12:15:33 -0600321 .of_match_table = sdhci_tegra_dt_match,
Manuel Lauss29495aa2011-11-03 11:09:45 +0100322 .pm = SDHCI_PLTFM_PMOPS,
Shawn Guo85d65092011-05-27 23:48:12 +0800323 },
324 .probe = sdhci_tegra_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -0500325 .remove = sdhci_tegra_remove,
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500326};
327
Axel Lind1f81a62011-11-26 12:55:43 +0800328module_platform_driver(sdhci_tegra_driver);
Shawn Guo85d65092011-05-27 23:48:12 +0800329
330MODULE_DESCRIPTION("SDHCI driver for Tegra");
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700331MODULE_AUTHOR("Google, Inc.");
Shawn Guo85d65092011-05-27 23:48:12 +0800332MODULE_LICENSE("GPL v2");