Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 1 | /* |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 2 | * Copyright (C) 2008 STMicroelectronics |
Alessandro Rubini | b102c01 | 2010-03-05 12:38:51 +0100 | [diff] [blame] | 3 | * Copyright (C) 2010 Alessandro Rubini |
Linus Walleij | 8fbb97a2 | 2010-11-19 10:16:05 +0100 | [diff] [blame] | 4 | * Copyright (C) 2010 Linus Walleij for ST-Ericsson |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2, as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
| 10 | #include <linux/init.h> |
| 11 | #include <linux/interrupt.h> |
| 12 | #include <linux/irq.h> |
| 13 | #include <linux/io.h> |
| 14 | #include <linux/clockchips.h> |
Linus Walleij | 694e33a | 2012-10-18 14:01:25 +0200 | [diff] [blame] | 15 | #include <linux/clocksource.h> |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 16 | #include <linux/of_address.h> |
| 17 | #include <linux/of_irq.h> |
| 18 | #include <linux/of_platform.h> |
Linus Walleij | ba327b1 | 2010-05-26 07:38:54 +0100 | [diff] [blame] | 19 | #include <linux/clk.h> |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 20 | #include <linux/jiffies.h> |
Fabio Baltieri | 6f179b7 | 2012-12-04 11:10:44 +0100 | [diff] [blame] | 21 | #include <linux/delay.h> |
Linus Walleij | ba327b1 | 2010-05-26 07:38:54 +0100 | [diff] [blame] | 22 | #include <linux/err.h> |
Stephen Boyd | 38ff87f | 2013-06-01 23:39:40 -0700 | [diff] [blame] | 23 | #include <linux/sched_clock.h> |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 24 | #include <asm/mach/time.h> |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 25 | |
Jonas Aaberg | 05387a9 | 2011-09-20 11:18:27 +0200 | [diff] [blame] | 26 | /* |
Jonas Aaberg | 05387a9 | 2011-09-20 11:18:27 +0200 | [diff] [blame] | 27 | * The MTU device hosts four different counters, with 4 set of |
| 28 | * registers. These are register names. |
| 29 | */ |
| 30 | |
| 31 | #define MTU_IMSC 0x00 /* Interrupt mask set/clear */ |
| 32 | #define MTU_RIS 0x04 /* Raw interrupt status */ |
| 33 | #define MTU_MIS 0x08 /* Masked interrupt status */ |
| 34 | #define MTU_ICR 0x0C /* Interrupt clear register */ |
| 35 | |
| 36 | /* per-timer registers take 0..3 as argument */ |
| 37 | #define MTU_LR(x) (0x10 + 0x10 * (x) + 0x00) /* Load value */ |
| 38 | #define MTU_VAL(x) (0x10 + 0x10 * (x) + 0x04) /* Current value */ |
| 39 | #define MTU_CR(x) (0x10 + 0x10 * (x) + 0x08) /* Control reg */ |
| 40 | #define MTU_BGLR(x) (0x10 + 0x10 * (x) + 0x0c) /* At next overflow */ |
| 41 | |
| 42 | /* bits for the control register */ |
| 43 | #define MTU_CRn_ENA 0x80 |
| 44 | #define MTU_CRn_PERIODIC 0x40 /* if 0 = free-running */ |
| 45 | #define MTU_CRn_PRESCALE_MASK 0x0c |
| 46 | #define MTU_CRn_PRESCALE_1 0x00 |
| 47 | #define MTU_CRn_PRESCALE_16 0x04 |
| 48 | #define MTU_CRn_PRESCALE_256 0x08 |
| 49 | #define MTU_CRn_32BITS 0x02 |
| 50 | #define MTU_CRn_ONESHOT 0x01 /* if 0 = wraps reloading from BGLR*/ |
| 51 | |
| 52 | /* Other registers are usual amba/primecell registers, currently not used */ |
| 53 | #define MTU_ITCR 0xff0 |
| 54 | #define MTU_ITOP 0xff4 |
| 55 | |
| 56 | #define MTU_PERIPH_ID0 0xfe0 |
| 57 | #define MTU_PERIPH_ID1 0xfe4 |
| 58 | #define MTU_PERIPH_ID2 0xfe8 |
| 59 | #define MTU_PERIPH_ID3 0xfeC |
| 60 | |
| 61 | #define MTU_PCELL0 0xff0 |
| 62 | #define MTU_PCELL1 0xff4 |
| 63 | #define MTU_PCELL2 0xff8 |
| 64 | #define MTU_PCELL3 0xffC |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 65 | |
Linus Walleij | b957662 | 2012-01-11 09:46:59 +0100 | [diff] [blame] | 66 | static void __iomem *mtu_base; |
Jonas Aaberg | 2f73a06 | 2011-09-14 10:32:51 +0200 | [diff] [blame] | 67 | static bool clkevt_periodic; |
| 68 | static u32 clk_prescale; |
| 69 | static u32 nmdk_cycle; /* write-once */ |
Fabio Baltieri | 6f179b7 | 2012-12-04 11:10:44 +0100 | [diff] [blame] | 70 | static struct delay_timer mtu_delay_timer; |
Jonas Aaberg | 2f73a06 | 2011-09-14 10:32:51 +0200 | [diff] [blame] | 71 | |
Linus Walleij | ea7113f | 2013-04-20 16:09:17 +0200 | [diff] [blame] | 72 | #ifdef CONFIG_CLKSRC_NOMADIK_MTU_SCHED_CLOCK |
Linus Walleij | 2a84751 | 2010-05-07 10:03:02 +0100 | [diff] [blame] | 73 | /* |
Linus Walleij | 2a84751 | 2010-05-07 10:03:02 +0100 | [diff] [blame] | 74 | * Override the global weak sched_clock symbol with this |
| 75 | * local implementation which uses the clocksource to get some |
Linus Walleij | 8fbb97a2 | 2010-11-19 10:16:05 +0100 | [diff] [blame] | 76 | * better resolution when scheduling the kernel. |
Linus Walleij | 2a84751 | 2010-05-07 10:03:02 +0100 | [diff] [blame] | 77 | */ |
Stephen Boyd | e25bc5f | 2013-07-18 16:21:24 -0700 | [diff] [blame] | 78 | static u64 notrace nomadik_read_sched_clock(void) |
Linus Walleij | 2a84751 | 2010-05-07 10:03:02 +0100 | [diff] [blame] | 79 | { |
Linus Walleij | 8fbb97a2 | 2010-11-19 10:16:05 +0100 | [diff] [blame] | 80 | if (unlikely(!mtu_base)) |
| 81 | return 0; |
| 82 | |
Marc Zyngier | 2f0778af | 2011-12-15 12:19:23 +0100 | [diff] [blame] | 83 | return -readl(mtu_base + MTU_VAL(0)); |
Linus Walleij | 2a84751 | 2010-05-07 10:03:02 +0100 | [diff] [blame] | 84 | } |
Mattias Wallin | cba1383 | 2011-05-27 10:29:25 +0200 | [diff] [blame] | 85 | #endif |
Jonas Aaberg | 2f73a06 | 2011-09-14 10:32:51 +0200 | [diff] [blame] | 86 | |
Fabio Baltieri | 6f179b7 | 2012-12-04 11:10:44 +0100 | [diff] [blame] | 87 | static unsigned long nmdk_timer_read_current_timer(void) |
| 88 | { |
| 89 | return ~readl_relaxed(mtu_base + MTU_VAL(0)); |
| 90 | } |
| 91 | |
Alessandro Rubini | b102c01 | 2010-03-05 12:38:51 +0100 | [diff] [blame] | 92 | /* Clockevent device: use one-shot mode */ |
Jonas Aaberg | 2f73a06 | 2011-09-14 10:32:51 +0200 | [diff] [blame] | 93 | static int nmdk_clkevt_next(unsigned long evt, struct clock_event_device *ev) |
| 94 | { |
| 95 | writel(1 << 1, mtu_base + MTU_IMSC); |
| 96 | writel(evt, mtu_base + MTU_LR(1)); |
| 97 | /* Load highest value, enable device, enable interrupts */ |
| 98 | writel(MTU_CRn_ONESHOT | clk_prescale | |
| 99 | MTU_CRn_32BITS | MTU_CRn_ENA, |
| 100 | mtu_base + MTU_CR(1)); |
| 101 | |
| 102 | return 0; |
| 103 | } |
| 104 | |
Linus Walleij | 7172c19 | 2013-11-19 22:23:21 +0100 | [diff] [blame] | 105 | static void nmdk_clkevt_reset(void) |
Jonas Aaberg | 2f73a06 | 2011-09-14 10:32:51 +0200 | [diff] [blame] | 106 | { |
| 107 | if (clkevt_periodic) { |
Jonas Aaberg | 2f73a06 | 2011-09-14 10:32:51 +0200 | [diff] [blame] | 108 | /* Timer: configure load and background-load, and fire it up */ |
| 109 | writel(nmdk_cycle, mtu_base + MTU_LR(1)); |
| 110 | writel(nmdk_cycle, mtu_base + MTU_BGLR(1)); |
| 111 | |
| 112 | writel(MTU_CRn_PERIODIC | clk_prescale | |
| 113 | MTU_CRn_32BITS | MTU_CRn_ENA, |
| 114 | mtu_base + MTU_CR(1)); |
| 115 | writel(1 << 1, mtu_base + MTU_IMSC); |
| 116 | } else { |
| 117 | /* Generate an interrupt to start the clockevent again */ |
| 118 | (void) nmdk_clkevt_next(nmdk_cycle, NULL); |
| 119 | } |
| 120 | } |
| 121 | |
Viresh Kumar | 9b0af69 | 2015-06-18 16:24:29 +0530 | [diff] [blame] | 122 | static int nmdk_clkevt_shutdown(struct clock_event_device *evt) |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 123 | { |
Viresh Kumar | 9b0af69 | 2015-06-18 16:24:29 +0530 | [diff] [blame] | 124 | writel(0, mtu_base + MTU_IMSC); |
| 125 | /* disable timer */ |
| 126 | writel(0, mtu_base + MTU_CR(1)); |
| 127 | /* load some high default value */ |
| 128 | writel(0xffffffff, mtu_base + MTU_LR(1)); |
| 129 | return 0; |
| 130 | } |
| 131 | |
| 132 | static int nmdk_clkevt_set_oneshot(struct clock_event_device *evt) |
| 133 | { |
| 134 | clkevt_periodic = false; |
| 135 | return 0; |
| 136 | } |
| 137 | |
| 138 | static int nmdk_clkevt_set_periodic(struct clock_event_device *evt) |
| 139 | { |
| 140 | clkevt_periodic = true; |
| 141 | nmdk_clkevt_reset(); |
| 142 | return 0; |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 143 | } |
| 144 | |
Linus Walleij | 7172c19 | 2013-11-19 22:23:21 +0100 | [diff] [blame] | 145 | static void nmdk_clksrc_reset(void) |
Stephen Warren | 8726e96 | 2012-11-07 17:07:45 -0700 | [diff] [blame] | 146 | { |
| 147 | /* Disable */ |
| 148 | writel(0, mtu_base + MTU_CR(0)); |
| 149 | |
| 150 | /* ClockSource: configure load and background-load, and fire it up */ |
| 151 | writel(nmdk_cycle, mtu_base + MTU_LR(0)); |
| 152 | writel(nmdk_cycle, mtu_base + MTU_BGLR(0)); |
| 153 | |
| 154 | writel(clk_prescale | MTU_CRn_32BITS | MTU_CRn_ENA, |
| 155 | mtu_base + MTU_CR(0)); |
| 156 | } |
| 157 | |
| 158 | static void nmdk_clkevt_resume(struct clock_event_device *cedev) |
| 159 | { |
| 160 | nmdk_clkevt_reset(); |
| 161 | nmdk_clksrc_reset(); |
| 162 | } |
| 163 | |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 164 | static struct clock_event_device nmdk_clkevt = { |
Viresh Kumar | 9b0af69 | 2015-06-18 16:24:29 +0530 | [diff] [blame] | 165 | .name = "mtu_1", |
| 166 | .features = CLOCK_EVT_FEAT_ONESHOT | |
| 167 | CLOCK_EVT_FEAT_PERIODIC | |
| 168 | CLOCK_EVT_FEAT_DYNIRQ, |
| 169 | .rating = 200, |
| 170 | .set_state_shutdown = nmdk_clkevt_shutdown, |
| 171 | .set_state_periodic = nmdk_clkevt_set_periodic, |
| 172 | .set_state_oneshot = nmdk_clkevt_set_oneshot, |
| 173 | .set_next_event = nmdk_clkevt_next, |
| 174 | .resume = nmdk_clkevt_resume, |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 175 | }; |
| 176 | |
| 177 | /* |
Alessandro Rubini | b102c01 | 2010-03-05 12:38:51 +0100 | [diff] [blame] | 178 | * IRQ Handler for timer 1 of the MTU block. |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 179 | */ |
| 180 | static irqreturn_t nmdk_timer_interrupt(int irq, void *dev_id) |
| 181 | { |
Alessandro Rubini | b102c01 | 2010-03-05 12:38:51 +0100 | [diff] [blame] | 182 | struct clock_event_device *evdev = dev_id; |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 183 | |
Alessandro Rubini | b102c01 | 2010-03-05 12:38:51 +0100 | [diff] [blame] | 184 | writel(1 << 1, mtu_base + MTU_ICR); /* Interrupt clear reg */ |
| 185 | evdev->event_handler(evdev); |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 186 | return IRQ_HANDLED; |
| 187 | } |
| 188 | |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 189 | static struct irqaction nmdk_timer_irq = { |
| 190 | .name = "Nomadik Timer Tick", |
Michael Opdenacker | 38c30a8 | 2013-12-09 10:12:10 +0100 | [diff] [blame] | 191 | .flags = IRQF_TIMER, |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 192 | .handler = nmdk_timer_interrupt, |
Alessandro Rubini | b102c01 | 2010-03-05 12:38:51 +0100 | [diff] [blame] | 193 | .dev_id = &nmdk_clkevt, |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 194 | }; |
| 195 | |
Daniel Lezcano | e46105a | 2016-06-06 17:58:15 +0200 | [diff] [blame] | 196 | static int __init nmdk_timer_init(void __iomem *base, int irq, |
Linus Walleij | 7172c19 | 2013-11-19 22:23:21 +0100 | [diff] [blame] | 197 | struct clk *pclk, struct clk *clk) |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 198 | { |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 199 | unsigned long rate; |
Daniel Lezcano | e46105a | 2016-06-06 17:58:15 +0200 | [diff] [blame] | 200 | int ret; |
Linus Walleij | ba327b1 | 2010-05-26 07:38:54 +0100 | [diff] [blame] | 201 | |
Linus Walleij | b957662 | 2012-01-11 09:46:59 +0100 | [diff] [blame] | 202 | mtu_base = base; |
Ulf Hansson | 16defa6 | 2012-10-24 14:13:41 +0200 | [diff] [blame] | 203 | |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 204 | BUG_ON(clk_prepare_enable(pclk)); |
| 205 | BUG_ON(clk_prepare_enable(clk)); |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 206 | |
Alessandro Rubini | b102c01 | 2010-03-05 12:38:51 +0100 | [diff] [blame] | 207 | /* |
Linus Walleij | a0719f5 | 2010-09-13 13:40:04 +0100 | [diff] [blame] | 208 | * Tick rate is 2.4MHz for Nomadik and 2.4Mhz, 100MHz or 133 MHz |
| 209 | * for ux500. |
| 210 | * Use a divide-by-16 counter if the tick rate is more than 32MHz. |
| 211 | * At 32 MHz, the timer (with 32 bit counter) can be programmed |
| 212 | * to wake-up at a max 127s a head in time. Dividing a 2.4 MHz timer |
| 213 | * with 16 gives too low timer resolution. |
Alessandro Rubini | b102c01 | 2010-03-05 12:38:51 +0100 | [diff] [blame] | 214 | */ |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 215 | rate = clk_get_rate(clk); |
Linus Walleij | a0719f5 | 2010-09-13 13:40:04 +0100 | [diff] [blame] | 216 | if (rate > 32000000) { |
Alessandro Rubini | b102c01 | 2010-03-05 12:38:51 +0100 | [diff] [blame] | 217 | rate /= 16; |
Jonas Aaberg | 2f73a06 | 2011-09-14 10:32:51 +0200 | [diff] [blame] | 218 | clk_prescale = MTU_CRn_PRESCALE_16; |
Alessandro Rubini | b102c01 | 2010-03-05 12:38:51 +0100 | [diff] [blame] | 219 | } else { |
Jonas Aaberg | 2f73a06 | 2011-09-14 10:32:51 +0200 | [diff] [blame] | 220 | clk_prescale = MTU_CRn_PRESCALE_1; |
Alessandro Rubini | b102c01 | 2010-03-05 12:38:51 +0100 | [diff] [blame] | 221 | } |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 222 | |
Linus Walleij | 2136683 | 2012-10-18 11:12:31 +0200 | [diff] [blame] | 223 | /* Cycles for periodic mode */ |
| 224 | nmdk_cycle = DIV_ROUND_CLOSEST(rate, HZ); |
Jonas Aaberg | 2f73a06 | 2011-09-14 10:32:51 +0200 | [diff] [blame] | 225 | |
| 226 | |
Alessandro Rubini | b102c01 | 2010-03-05 12:38:51 +0100 | [diff] [blame] | 227 | /* Timer 0 is the free running clocksource */ |
Jonas Aaberg | 2f73a06 | 2011-09-14 10:32:51 +0200 | [diff] [blame] | 228 | nmdk_clksrc_reset(); |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 229 | |
Daniel Lezcano | e46105a | 2016-06-06 17:58:15 +0200 | [diff] [blame] | 230 | ret = clocksource_mmio_init(mtu_base + MTU_VAL(0), "mtu_0", |
| 231 | rate, 200, 32, clocksource_mmio_readl_down); |
| 232 | if (ret) { |
| 233 | pr_err("timer: failed to initialize clock source %s\n", "mtu_0"); |
| 234 | return ret; |
| 235 | } |
Marc Zyngier | 2f0778af | 2011-12-15 12:19:23 +0100 | [diff] [blame] | 236 | |
Linus Walleij | ea7113f | 2013-04-20 16:09:17 +0200 | [diff] [blame] | 237 | #ifdef CONFIG_CLKSRC_NOMADIK_MTU_SCHED_CLOCK |
Stephen Boyd | e25bc5f | 2013-07-18 16:21:24 -0700 | [diff] [blame] | 238 | sched_clock_register(nomadik_read_sched_clock, 32, rate); |
Mattias Wallin | cba1383 | 2011-05-27 10:29:25 +0200 | [diff] [blame] | 239 | #endif |
Marc Zyngier | 2f0778af | 2011-12-15 12:19:23 +0100 | [diff] [blame] | 240 | |
Linus Walleij | a3b86a6 | 2012-01-11 09:57:56 +0100 | [diff] [blame] | 241 | /* Timer 1 is used for events, register irq and clockevents */ |
Linus Walleij | 0813069 | 2012-10-18 11:06:02 +0200 | [diff] [blame] | 242 | setup_irq(irq, &nmdk_timer_irq); |
Linus Walleij | a3b86a6 | 2012-01-11 09:57:56 +0100 | [diff] [blame] | 243 | nmdk_clkevt.cpumask = cpumask_of(0); |
Daniel Lezcano | 00f4e13 | 2013-02-22 16:44:30 +0100 | [diff] [blame] | 244 | nmdk_clkevt.irq = irq; |
Linus Walleij | a3b86a6 | 2012-01-11 09:57:56 +0100 | [diff] [blame] | 245 | clockevents_config_and_register(&nmdk_clkevt, rate, 2, 0xffffffffU); |
Fabio Baltieri | 6f179b7 | 2012-12-04 11:10:44 +0100 | [diff] [blame] | 246 | |
| 247 | mtu_delay_timer.read_current_timer = &nmdk_timer_read_current_timer; |
| 248 | mtu_delay_timer.freq = rate; |
| 249 | register_current_timer_delay(&mtu_delay_timer); |
Daniel Lezcano | e46105a | 2016-06-06 17:58:15 +0200 | [diff] [blame] | 250 | |
| 251 | return 0; |
Alessandro Rubini | 28ad94e | 2009-07-02 19:06:47 +0100 | [diff] [blame] | 252 | } |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 253 | |
Daniel Lezcano | e46105a | 2016-06-06 17:58:15 +0200 | [diff] [blame] | 254 | static int __init nmdk_timer_of_init(struct device_node *node) |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 255 | { |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 256 | struct clk *pclk; |
| 257 | struct clk *clk; |
| 258 | void __iomem *base; |
| 259 | int irq; |
| 260 | |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 261 | base = of_iomap(node, 0); |
Daniel Lezcano | e46105a | 2016-06-06 17:58:15 +0200 | [diff] [blame] | 262 | if (!base) { |
| 263 | pr_err("Can't remap registers"); |
| 264 | return -ENXIO; |
| 265 | } |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 266 | |
| 267 | pclk = of_clk_get_by_name(node, "apb_pclk"); |
Daniel Lezcano | e46105a | 2016-06-06 17:58:15 +0200 | [diff] [blame] | 268 | if (IS_ERR(pclk)) { |
| 269 | pr_err("could not get apb_pclk"); |
| 270 | return PTR_ERR(pclk); |
| 271 | } |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 272 | |
| 273 | clk = of_clk_get_by_name(node, "timclk"); |
Daniel Lezcano | e46105a | 2016-06-06 17:58:15 +0200 | [diff] [blame] | 274 | if (IS_ERR(clk)) { |
| 275 | pr_err("could not get timclk"); |
| 276 | return PTR_ERR(clk); |
| 277 | } |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 278 | |
| 279 | irq = irq_of_parse_and_map(node, 0); |
Daniel Lezcano | e46105a | 2016-06-06 17:58:15 +0200 | [diff] [blame] | 280 | if (irq <= 0) { |
| 281 | pr_err("Can't parse IRQ"); |
| 282 | return -EINVAL; |
| 283 | } |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 284 | |
Daniel Lezcano | e46105a | 2016-06-06 17:58:15 +0200 | [diff] [blame] | 285 | return nmdk_timer_init(base, irq, pclk, clk); |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 286 | } |
Daniel Lezcano | 177cf6e | 2016-06-07 00:27:44 +0200 | [diff] [blame] | 287 | CLOCKSOURCE_OF_DECLARE(nomadik_mtu, "st,nomadik-mtu", |
Rabin Vincent | c7785ea | 2013-04-03 13:28:26 +0200 | [diff] [blame] | 288 | nmdk_timer_of_init); |