blob: 82eea55a7b5c2e9a8f4770244edebebbd4790c21 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/usb.h>
Sarah Sharp0ebbab32009-04-27 19:52:34 -070024#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Sarah Sharp527c6d72009-04-29 19:06:56 -070026#include <linux/dmapool.h>
James Hogan008eb952013-07-26 13:34:43 +010027#include <linux/dma-mapping.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070028
29#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030030#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070031
Sarah Sharp0ebbab32009-04-27 19:52:34 -070032/*
33 * Allocates a generic ring segment from the ring pool, sets the dma address,
34 * initializes the segment to zero, and sets the private next pointer to NULL.
35 *
36 * Section 4.11.1.1:
37 * "All components of all Command and Transfer TRBs shall be initialized to '0'"
38 */
Andiry Xu186a7ef2012-03-05 17:49:36 +080039static struct xhci_segment *xhci_segment_alloc(struct xhci_hcd *xhci,
Mathias Nymanf9c589e2016-06-21 10:58:02 +030040 unsigned int cycle_state,
41 unsigned int max_packet,
42 gfp_t flags)
Sarah Sharp0ebbab32009-04-27 19:52:34 -070043{
44 struct xhci_segment *seg;
45 dma_addr_t dma;
Andiry Xu186a7ef2012-03-05 17:49:36 +080046 int i;
Sarah Sharp0ebbab32009-04-27 19:52:34 -070047
48 seg = kzalloc(sizeof *seg, flags);
49 if (!seg)
Randy Dunlap326b4812010-04-19 08:53:50 -070050 return NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -070051
Saurabh Sengar84c1eeb2015-10-28 12:44:35 +053052 seg->trbs = dma_pool_zalloc(xhci->segment_pool, flags, &dma);
Sarah Sharp0ebbab32009-04-27 19:52:34 -070053 if (!seg->trbs) {
54 kfree(seg);
Randy Dunlap326b4812010-04-19 08:53:50 -070055 return NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -070056 }
Sarah Sharp0ebbab32009-04-27 19:52:34 -070057
Mathias Nymanf9c589e2016-06-21 10:58:02 +030058 if (max_packet) {
Matthias Lange374a3fb2017-05-17 18:32:04 +030059 seg->bounce_buf = kzalloc(max_packet, flags);
Mathias Nymanf9c589e2016-06-21 10:58:02 +030060 if (!seg->bounce_buf) {
61 dma_pool_free(xhci->segment_pool, seg->trbs, dma);
62 kfree(seg);
63 return NULL;
64 }
65 }
Andiry Xu186a7ef2012-03-05 17:49:36 +080066 /* If the cycle state is 0, set the cycle bit to 1 for all the TRBs */
67 if (cycle_state == 0) {
68 for (i = 0; i < TRBS_PER_SEGMENT; i++)
Xenia Ragiadakou58719482013-09-09 21:03:09 +030069 seg->trbs[i].link.control |= cpu_to_le32(TRB_CYCLE);
Andiry Xu186a7ef2012-03-05 17:49:36 +080070 }
Sarah Sharp0ebbab32009-04-27 19:52:34 -070071 seg->dma = dma;
72 seg->next = NULL;
73
74 return seg;
75}
76
77static void xhci_segment_free(struct xhci_hcd *xhci, struct xhci_segment *seg)
78{
Sarah Sharp0ebbab32009-04-27 19:52:34 -070079 if (seg->trbs) {
Sarah Sharp0ebbab32009-04-27 19:52:34 -070080 dma_pool_free(xhci->segment_pool, seg->trbs, seg->dma);
81 seg->trbs = NULL;
82 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +030083 kfree(seg->bounce_buf);
Sarah Sharp0ebbab32009-04-27 19:52:34 -070084 kfree(seg);
85}
86
Andiry Xu70d43602012-03-05 17:49:35 +080087static void xhci_free_segments_for_ring(struct xhci_hcd *xhci,
88 struct xhci_segment *first)
89{
90 struct xhci_segment *seg;
91
92 seg = first->next;
93 while (seg != first) {
94 struct xhci_segment *next = seg->next;
95 xhci_segment_free(xhci, seg);
96 seg = next;
97 }
98 xhci_segment_free(xhci, first);
99}
100
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700101/*
102 * Make the prev segment point to the next segment.
103 *
104 * Change the last TRB in the prev segment to be a Link TRB which points to the
105 * DMA address of the next segment. The caller needs to set any Link TRB
106 * related flags, such as End TRB, Toggle Cycle, and no snoop.
107 */
108static void xhci_link_segments(struct xhci_hcd *xhci, struct xhci_segment *prev,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800109 struct xhci_segment *next, enum xhci_ring_type type)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700110{
111 u32 val;
112
113 if (!prev || !next)
114 return;
115 prev->next = next;
Andiry Xu3b72fca2012-03-05 17:49:32 +0800116 if (type != TYPE_EVENT) {
Matt Evansf5960b62011-06-01 10:22:55 +1000117 prev->trbs[TRBS_PER_SEGMENT-1].link.segment_ptr =
118 cpu_to_le64(next->dma);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700119
120 /* Set the last TRB in the segment to have a TRB type ID of Link TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100121 val = le32_to_cpu(prev->trbs[TRBS_PER_SEGMENT-1].link.control);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700122 val &= ~TRB_TYPE_BITMASK;
123 val |= TRB_TYPE(TRB_LINK);
Sarah Sharpb0567b32009-08-07 14:04:36 -0700124 /* Always set the chain bit with 0.95 hardware */
Andiry Xu7e393a82011-09-23 14:19:54 -0700125 /* Set chain bit for isoc rings on AMD 0.96 host */
126 if (xhci_link_trb_quirk(xhci) ||
Andiry Xu3b72fca2012-03-05 17:49:32 +0800127 (type == TYPE_ISOC &&
128 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Sarah Sharpb0567b32009-08-07 14:04:36 -0700129 val |= TRB_CHAIN;
Matt Evans28ccd292011-03-29 13:40:46 +1100130 prev->trbs[TRBS_PER_SEGMENT-1].link.control = cpu_to_le32(val);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700131 }
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700132}
133
Andiry Xu8dfec612012-03-05 17:49:37 +0800134/*
135 * Link the ring to the new segments.
136 * Set Toggle Cycle for the new ring if needed.
137 */
138static void xhci_link_rings(struct xhci_hcd *xhci, struct xhci_ring *ring,
139 struct xhci_segment *first, struct xhci_segment *last,
140 unsigned int num_segs)
141{
142 struct xhci_segment *next;
143
144 if (!ring || !first || !last)
145 return;
146
147 next = ring->enq_seg->next;
148 xhci_link_segments(xhci, ring->enq_seg, first, ring->type);
149 xhci_link_segments(xhci, last, next, ring->type);
150 ring->num_segs += num_segs;
151 ring->num_trbs_free += (TRBS_PER_SEGMENT - 1) * num_segs;
152
153 if (ring->type != TYPE_EVENT && ring->enq_seg == ring->last_seg) {
154 ring->last_seg->trbs[TRBS_PER_SEGMENT-1].link.control
155 &= ~cpu_to_le32(LINK_TOGGLE);
156 last->trbs[TRBS_PER_SEGMENT-1].link.control
157 |= cpu_to_le32(LINK_TOGGLE);
158 ring->last_seg = last;
159 }
160}
161
Gerd Hoffmann15341302013-10-04 00:29:44 +0200162/*
163 * We need a radix tree for mapping physical addresses of TRBs to which stream
164 * ID they belong to. We need to do this because the host controller won't tell
165 * us which stream ring the TRB came from. We could store the stream ID in an
166 * event data TRB, but that doesn't help us for the cancellation case, since the
167 * endpoint may stop before it reaches that event data TRB.
168 *
169 * The radix tree maps the upper portion of the TRB DMA address to a ring
170 * segment that has the same upper portion of DMA addresses. For example, say I
Hans de Goede84c1e402013-11-05 15:50:03 +0100171 * have segments of size 1KB, that are always 1KB aligned. A segment may
Gerd Hoffmann15341302013-10-04 00:29:44 +0200172 * start at 0x10c91000 and end at 0x10c913f0. If I use the upper 10 bits, the
173 * key to the stream ID is 0x43244. I can use the DMA address of the TRB to
174 * pass the radix tree a key to get the right stream ID:
175 *
176 * 0x10c90fff >> 10 = 0x43243
177 * 0x10c912c0 >> 10 = 0x43244
178 * 0x10c91400 >> 10 = 0x43245
179 *
180 * Obviously, only those TRBs with DMA addresses that are within the segment
181 * will make the radix tree return the stream ID for that ring.
182 *
183 * Caveats for the radix tree:
184 *
185 * The radix tree uses an unsigned long as a key pair. On 32-bit systems, an
186 * unsigned long will be 32-bits; on a 64-bit system an unsigned long will be
187 * 64-bits. Since we only request 32-bit DMA addresses, we can use that as the
188 * key on 32-bit or 64-bit systems (it would also be fine if we asked for 64-bit
189 * PCI DMA addresses on a 64-bit system). There might be a problem on 32-bit
190 * extended systems (where the DMA address can be bigger than 32-bits),
191 * if we allow the PCI dma mask to be bigger than 32-bits. So don't do that.
192 */
Sarah Sharpd5734222013-10-17 12:44:58 -0700193static int xhci_insert_segment_mapping(struct radix_tree_root *trb_address_map,
194 struct xhci_ring *ring,
195 struct xhci_segment *seg,
196 gfp_t mem_flags)
Gerd Hoffmann15341302013-10-04 00:29:44 +0200197{
Gerd Hoffmann15341302013-10-04 00:29:44 +0200198 unsigned long key;
199 int ret;
200
Sarah Sharpd5734222013-10-17 12:44:58 -0700201 key = (unsigned long)(seg->dma >> TRB_SEGMENT_SHIFT);
202 /* Skip any segments that were already added. */
203 if (radix_tree_lookup(trb_address_map, key))
Gerd Hoffmann15341302013-10-04 00:29:44 +0200204 return 0;
205
Sarah Sharpd5734222013-10-17 12:44:58 -0700206 ret = radix_tree_maybe_preload(mem_flags);
207 if (ret)
208 return ret;
209 ret = radix_tree_insert(trb_address_map,
210 key, ring);
211 radix_tree_preload_end();
212 return ret;
213}
Gerd Hoffmann15341302013-10-04 00:29:44 +0200214
Sarah Sharpd5734222013-10-17 12:44:58 -0700215static void xhci_remove_segment_mapping(struct radix_tree_root *trb_address_map,
216 struct xhci_segment *seg)
217{
218 unsigned long key;
219
220 key = (unsigned long)(seg->dma >> TRB_SEGMENT_SHIFT);
221 if (radix_tree_lookup(trb_address_map, key))
222 radix_tree_delete(trb_address_map, key);
223}
224
225static int xhci_update_stream_segment_mapping(
226 struct radix_tree_root *trb_address_map,
227 struct xhci_ring *ring,
228 struct xhci_segment *first_seg,
229 struct xhci_segment *last_seg,
230 gfp_t mem_flags)
231{
232 struct xhci_segment *seg;
233 struct xhci_segment *failed_seg;
234 int ret;
235
236 if (WARN_ON_ONCE(trb_address_map == NULL))
237 return 0;
238
239 seg = first_seg;
240 do {
241 ret = xhci_insert_segment_mapping(trb_address_map,
242 ring, seg, mem_flags);
Gerd Hoffmann15341302013-10-04 00:29:44 +0200243 if (ret)
Sarah Sharpd5734222013-10-17 12:44:58 -0700244 goto remove_streams;
245 if (seg == last_seg)
246 return 0;
Gerd Hoffmann15341302013-10-04 00:29:44 +0200247 seg = seg->next;
Sarah Sharpd5734222013-10-17 12:44:58 -0700248 } while (seg != first_seg);
Gerd Hoffmann15341302013-10-04 00:29:44 +0200249
250 return 0;
Sarah Sharpd5734222013-10-17 12:44:58 -0700251
252remove_streams:
253 failed_seg = seg;
254 seg = first_seg;
255 do {
256 xhci_remove_segment_mapping(trb_address_map, seg);
257 if (seg == failed_seg)
258 return ret;
259 seg = seg->next;
260 } while (seg != first_seg);
261
262 return ret;
Gerd Hoffmann15341302013-10-04 00:29:44 +0200263}
264
265static void xhci_remove_stream_mapping(struct xhci_ring *ring)
266{
267 struct xhci_segment *seg;
Gerd Hoffmann15341302013-10-04 00:29:44 +0200268
269 if (WARN_ON_ONCE(ring->trb_address_map == NULL))
270 return;
271
272 seg = ring->first_seg;
273 do {
Sarah Sharpd5734222013-10-17 12:44:58 -0700274 xhci_remove_segment_mapping(ring->trb_address_map, seg);
Gerd Hoffmann15341302013-10-04 00:29:44 +0200275 seg = seg->next;
276 } while (seg != ring->first_seg);
277}
278
Sarah Sharpd5734222013-10-17 12:44:58 -0700279static int xhci_update_stream_mapping(struct xhci_ring *ring, gfp_t mem_flags)
280{
281 return xhci_update_stream_segment_mapping(ring->trb_address_map, ring,
282 ring->first_seg, ring->last_seg, mem_flags);
283}
284
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700285/* XXX: Do we need the hcd structure in all these functions? */
Sarah Sharpf94e01862009-04-27 19:58:38 -0700286void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700287{
Kautuk Consul0e6c7f72011-09-19 16:53:12 -0700288 if (!ring)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700289 return;
Andiry Xu70d43602012-03-05 17:49:35 +0800290
Gerd Hoffmann15341302013-10-04 00:29:44 +0200291 if (ring->first_seg) {
292 if (ring->type == TYPE_STREAM)
293 xhci_remove_stream_mapping(ring);
Andiry Xu70d43602012-03-05 17:49:35 +0800294 xhci_free_segments_for_ring(xhci, ring->first_seg);
Gerd Hoffmann15341302013-10-04 00:29:44 +0200295 }
Andiry Xu70d43602012-03-05 17:49:35 +0800296
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700297 kfree(ring);
298}
299
Andiry Xu186a7ef2012-03-05 17:49:36 +0800300static void xhci_initialize_ring_info(struct xhci_ring *ring,
301 unsigned int cycle_state)
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800302{
303 /* The ring is empty, so the enqueue pointer == dequeue pointer */
304 ring->enqueue = ring->first_seg->trbs;
305 ring->enq_seg = ring->first_seg;
306 ring->dequeue = ring->enqueue;
307 ring->deq_seg = ring->first_seg;
308 /* The ring is initialized to 0. The producer must write 1 to the cycle
309 * bit to handover ownership of the TRB, so PCS = 1. The consumer must
310 * compare CCS to the cycle bit to check ownership, so CCS = 1.
Andiry Xu186a7ef2012-03-05 17:49:36 +0800311 *
312 * New rings are initialized with cycle state equal to 1; if we are
313 * handling ring expansion, set the cycle state equal to the old ring.
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800314 */
Andiry Xu186a7ef2012-03-05 17:49:36 +0800315 ring->cycle_state = cycle_state;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800316 /* Not necessary for new rings, but needed for re-initialized rings */
317 ring->enq_updates = 0;
318 ring->deq_updates = 0;
Andiry Xub008df62012-03-05 17:49:34 +0800319
320 /*
321 * Each segment has a link TRB, and leave an extra TRB for SW
322 * accounting purpose
323 */
324 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800325}
326
Andiry Xu70d43602012-03-05 17:49:35 +0800327/* Allocate segments and link them for a ring */
328static int xhci_alloc_segments_for_ring(struct xhci_hcd *xhci,
329 struct xhci_segment **first, struct xhci_segment **last,
Andiry Xu186a7ef2012-03-05 17:49:36 +0800330 unsigned int num_segs, unsigned int cycle_state,
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300331 enum xhci_ring_type type, unsigned int max_packet, gfp_t flags)
Andiry Xu70d43602012-03-05 17:49:35 +0800332{
333 struct xhci_segment *prev;
334
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300335 prev = xhci_segment_alloc(xhci, cycle_state, max_packet, flags);
Andiry Xu70d43602012-03-05 17:49:35 +0800336 if (!prev)
337 return -ENOMEM;
338 num_segs--;
339
340 *first = prev;
341 while (num_segs > 0) {
342 struct xhci_segment *next;
343
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300344 next = xhci_segment_alloc(xhci, cycle_state, max_packet, flags);
Andiry Xu70d43602012-03-05 17:49:35 +0800345 if (!next) {
Julius Werner68e52542012-11-01 12:47:59 -0700346 prev = *first;
347 while (prev) {
348 next = prev->next;
349 xhci_segment_free(xhci, prev);
350 prev = next;
351 }
Andiry Xu70d43602012-03-05 17:49:35 +0800352 return -ENOMEM;
353 }
354 xhci_link_segments(xhci, prev, next, type);
355
356 prev = next;
357 num_segs--;
358 }
359 xhci_link_segments(xhci, prev, *first, type);
360 *last = prev;
361
362 return 0;
363}
364
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700365/**
366 * Create a new ring with zero or more segments.
367 *
368 * Link each segment together into a ring.
369 * Set the end flag and the cycle toggle bit on the last segment.
370 * See section 4.9.1 and figures 15 and 16.
371 */
372static struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
Andiry Xu186a7ef2012-03-05 17:49:36 +0800373 unsigned int num_segs, unsigned int cycle_state,
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300374 enum xhci_ring_type type, unsigned int max_packet, gfp_t flags)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700375{
376 struct xhci_ring *ring;
Andiry Xu70d43602012-03-05 17:49:35 +0800377 int ret;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700378
379 ring = kzalloc(sizeof *(ring), flags);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700380 if (!ring)
Randy Dunlap326b4812010-04-19 08:53:50 -0700381 return NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700382
Andiry Xu3fe4fe02012-03-05 17:49:33 +0800383 ring->num_segs = num_segs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300384 ring->bounce_buf_len = max_packet;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -0700385 INIT_LIST_HEAD(&ring->td_list);
Andiry Xu3b72fca2012-03-05 17:49:32 +0800386 ring->type = type;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700387 if (num_segs == 0)
388 return ring;
389
Andiry Xu70d43602012-03-05 17:49:35 +0800390 ret = xhci_alloc_segments_for_ring(xhci, &ring->first_seg,
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300391 &ring->last_seg, num_segs, cycle_state, type,
392 max_packet, flags);
Andiry Xu70d43602012-03-05 17:49:35 +0800393 if (ret)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700394 goto fail;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700395
Andiry Xu3b72fca2012-03-05 17:49:32 +0800396 /* Only event ring does not use link TRB */
397 if (type != TYPE_EVENT) {
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700398 /* See section 4.9.2.1 and 6.4.4.1 */
Andiry Xu70d43602012-03-05 17:49:35 +0800399 ring->last_seg->trbs[TRBS_PER_SEGMENT - 1].link.control |=
Matt Evansf5960b62011-06-01 10:22:55 +1000400 cpu_to_le32(LINK_TOGGLE);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700401 }
Andiry Xu186a7ef2012-03-05 17:49:36 +0800402 xhci_initialize_ring_info(ring, cycle_state);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700403 return ring;
404
405fail:
Julius Werner68e52542012-11-01 12:47:59 -0700406 kfree(ring);
Randy Dunlap326b4812010-04-19 08:53:50 -0700407 return NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700408}
409
Sarah Sharp412566b2009-12-09 15:59:01 -0800410void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
411 struct xhci_virt_device *virt_dev,
412 unsigned int ep_index)
413{
414 int rings_cached;
415
416 rings_cached = virt_dev->num_rings_cached;
417 if (rings_cached < XHCI_MAX_RINGS_CACHED) {
Sarah Sharp412566b2009-12-09 15:59:01 -0800418 virt_dev->ring_cache[rings_cached] =
419 virt_dev->eps[ep_index].ring;
Sarah Sharp30f89ca2011-05-16 13:09:08 -0700420 virt_dev->num_rings_cached++;
Sarah Sharp412566b2009-12-09 15:59:01 -0800421 xhci_dbg(xhci, "Cached old ring, "
422 "%d ring%s cached\n",
Sarah Sharp30f89ca2011-05-16 13:09:08 -0700423 virt_dev->num_rings_cached,
424 (virt_dev->num_rings_cached > 1) ? "s" : "");
Sarah Sharp412566b2009-12-09 15:59:01 -0800425 } else {
426 xhci_ring_free(xhci, virt_dev->eps[ep_index].ring);
427 xhci_dbg(xhci, "Ring cache full (%d rings), "
428 "freeing ring\n",
429 virt_dev->num_rings_cached);
430 }
431 virt_dev->eps[ep_index].ring = NULL;
432}
433
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800434/* Zero an endpoint ring (except for link TRBs) and move the enqueue and dequeue
435 * pointers to the beginning of the ring.
436 */
437static void xhci_reinit_cached_ring(struct xhci_hcd *xhci,
Andiry Xu186a7ef2012-03-05 17:49:36 +0800438 struct xhci_ring *ring, unsigned int cycle_state,
439 enum xhci_ring_type type)
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800440{
441 struct xhci_segment *seg = ring->first_seg;
Andiry Xu186a7ef2012-03-05 17:49:36 +0800442 int i;
443
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800444 do {
445 memset(seg->trbs, 0,
446 sizeof(union xhci_trb)*TRBS_PER_SEGMENT);
Andiry Xu186a7ef2012-03-05 17:49:36 +0800447 if (cycle_state == 0) {
448 for (i = 0; i < TRBS_PER_SEGMENT; i++)
Xenia Ragiadakou58719482013-09-09 21:03:09 +0300449 seg->trbs[i].link.control |=
450 cpu_to_le32(TRB_CYCLE);
Andiry Xu186a7ef2012-03-05 17:49:36 +0800451 }
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800452 /* All endpoint rings have link TRBs */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800453 xhci_link_segments(xhci, seg, seg->next, type);
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800454 seg = seg->next;
455 } while (seg != ring->first_seg);
Andiry Xu3b72fca2012-03-05 17:49:32 +0800456 ring->type = type;
Andiry Xu186a7ef2012-03-05 17:49:36 +0800457 xhci_initialize_ring_info(ring, cycle_state);
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800458 /* td list should be empty since all URBs have been cancelled,
459 * but just in case...
460 */
461 INIT_LIST_HEAD(&ring->td_list);
462}
463
Andiry Xu8dfec612012-03-05 17:49:37 +0800464/*
465 * Expand an existing ring.
466 * Look for a cached ring or allocate a new ring which has same segment numbers
467 * and link the two rings.
468 */
469int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
470 unsigned int num_trbs, gfp_t flags)
471{
472 struct xhci_segment *first;
473 struct xhci_segment *last;
474 unsigned int num_segs;
475 unsigned int num_segs_needed;
476 int ret;
477
478 num_segs_needed = (num_trbs + (TRBS_PER_SEGMENT - 1) - 1) /
479 (TRBS_PER_SEGMENT - 1);
480
481 /* Allocate number of segments we needed, or double the ring size */
482 num_segs = ring->num_segs > num_segs_needed ?
483 ring->num_segs : num_segs_needed;
484
485 ret = xhci_alloc_segments_for_ring(xhci, &first, &last,
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300486 num_segs, ring->cycle_state, ring->type,
487 ring->bounce_buf_len, flags);
Andiry Xu8dfec612012-03-05 17:49:37 +0800488 if (ret)
489 return -ENOMEM;
490
Sarah Sharpd5734222013-10-17 12:44:58 -0700491 if (ring->type == TYPE_STREAM)
492 ret = xhci_update_stream_segment_mapping(ring->trb_address_map,
493 ring, first, last, flags);
494 if (ret) {
495 struct xhci_segment *next;
496 do {
497 next = first->next;
498 xhci_segment_free(xhci, first);
499 if (first == last)
500 break;
501 first = next;
502 } while (true);
503 return ret;
504 }
505
Andiry Xu8dfec612012-03-05 17:49:37 +0800506 xhci_link_rings(xhci, ring, first, last, num_segs);
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +0300507 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
508 "ring expansion succeed, now has %d segments",
Andiry Xu8dfec612012-03-05 17:49:37 +0800509 ring->num_segs);
510
511 return 0;
512}
513
John Yound115b042009-07-27 12:05:15 -0700514#define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
515
Randy Dunlap326b4812010-04-19 08:53:50 -0700516static struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
John Yound115b042009-07-27 12:05:15 -0700517 int type, gfp_t flags)
518{
Sarah Sharp29f9d542013-04-23 15:49:47 -0700519 struct xhci_container_ctx *ctx;
520
521 if ((type != XHCI_CTX_TYPE_DEVICE) && (type != XHCI_CTX_TYPE_INPUT))
522 return NULL;
523
524 ctx = kzalloc(sizeof(*ctx), flags);
John Yound115b042009-07-27 12:05:15 -0700525 if (!ctx)
526 return NULL;
527
John Yound115b042009-07-27 12:05:15 -0700528 ctx->type = type;
529 ctx->size = HCC_64BYTE_CONTEXT(xhci->hcc_params) ? 2048 : 1024;
530 if (type == XHCI_CTX_TYPE_INPUT)
531 ctx->size += CTX_SIZE(xhci->hcc_params);
532
Saurabh Sengar84c1eeb2015-10-28 12:44:35 +0530533 ctx->bytes = dma_pool_zalloc(xhci->device_pool, flags, &ctx->dma);
Mathias Nyman025f8802013-06-17 09:56:33 -0700534 if (!ctx->bytes) {
535 kfree(ctx);
536 return NULL;
537 }
John Yound115b042009-07-27 12:05:15 -0700538 return ctx;
539}
540
Randy Dunlap326b4812010-04-19 08:53:50 -0700541static void xhci_free_container_ctx(struct xhci_hcd *xhci,
John Yound115b042009-07-27 12:05:15 -0700542 struct xhci_container_ctx *ctx)
543{
Sarah Sharpa1d78c12009-12-09 15:59:03 -0800544 if (!ctx)
545 return;
John Yound115b042009-07-27 12:05:15 -0700546 dma_pool_free(xhci->device_pool, ctx->bytes, ctx->dma);
547 kfree(ctx);
548}
549
Lin Wang4daf9df2015-01-09 16:06:31 +0200550struct xhci_input_control_ctx *xhci_get_input_control_ctx(
John Yound115b042009-07-27 12:05:15 -0700551 struct xhci_container_ctx *ctx)
552{
Sarah Sharp92f8e762013-04-23 17:11:14 -0700553 if (ctx->type != XHCI_CTX_TYPE_INPUT)
554 return NULL;
555
John Yound115b042009-07-27 12:05:15 -0700556 return (struct xhci_input_control_ctx *)ctx->bytes;
557}
558
559struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci,
560 struct xhci_container_ctx *ctx)
561{
562 if (ctx->type == XHCI_CTX_TYPE_DEVICE)
563 return (struct xhci_slot_ctx *)ctx->bytes;
564
565 return (struct xhci_slot_ctx *)
566 (ctx->bytes + CTX_SIZE(xhci->hcc_params));
567}
568
569struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci,
570 struct xhci_container_ctx *ctx,
571 unsigned int ep_index)
572{
573 /* increment ep index by offset of start of ep ctx array */
574 ep_index++;
575 if (ctx->type == XHCI_CTX_TYPE_INPUT)
576 ep_index++;
577
578 return (struct xhci_ep_ctx *)
579 (ctx->bytes + (ep_index * CTX_SIZE(xhci->hcc_params)));
580}
581
Sarah Sharp8df75f42010-04-02 15:34:16 -0700582
583/***************** Streams structures manipulation *************************/
584
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800585static void xhci_free_stream_ctx(struct xhci_hcd *xhci,
Sarah Sharp8df75f42010-04-02 15:34:16 -0700586 unsigned int num_stream_ctxs,
587 struct xhci_stream_ctx *stream_ctx, dma_addr_t dma)
588{
Xenia Ragiadakou2a100042013-11-15 03:18:08 +0200589 struct device *dev = xhci_to_hcd(xhci)->self.controller;
Hans de Goedeee4aa542013-10-04 00:29:46 +0200590 size_t size = sizeof(struct xhci_stream_ctx) * num_stream_ctxs;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700591
Hans de Goedeee4aa542013-10-04 00:29:46 +0200592 if (size > MEDIUM_STREAM_ARRAY_SIZE)
593 dma_free_coherent(dev, size,
Sarah Sharp8df75f42010-04-02 15:34:16 -0700594 stream_ctx, dma);
Hans de Goedeee4aa542013-10-04 00:29:46 +0200595 else if (size <= SMALL_STREAM_ARRAY_SIZE)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700596 return dma_pool_free(xhci->small_streams_pool,
597 stream_ctx, dma);
598 else
599 return dma_pool_free(xhci->medium_streams_pool,
600 stream_ctx, dma);
601}
602
603/*
604 * The stream context array for each endpoint with bulk streams enabled can
605 * vary in size, based on:
606 * - how many streams the endpoint supports,
607 * - the maximum primary stream array size the host controller supports,
608 * - and how many streams the device driver asks for.
609 *
610 * The stream context array must be a power of 2, and can be as small as
611 * 64 bytes or as large as 1MB.
612 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800613static struct xhci_stream_ctx *xhci_alloc_stream_ctx(struct xhci_hcd *xhci,
Sarah Sharp8df75f42010-04-02 15:34:16 -0700614 unsigned int num_stream_ctxs, dma_addr_t *dma,
615 gfp_t mem_flags)
616{
Xenia Ragiadakou2a100042013-11-15 03:18:08 +0200617 struct device *dev = xhci_to_hcd(xhci)->self.controller;
Hans de Goedeee4aa542013-10-04 00:29:46 +0200618 size_t size = sizeof(struct xhci_stream_ctx) * num_stream_ctxs;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700619
Hans de Goedeee4aa542013-10-04 00:29:46 +0200620 if (size > MEDIUM_STREAM_ARRAY_SIZE)
621 return dma_alloc_coherent(dev, size,
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -0700622 dma, mem_flags);
Hans de Goedeee4aa542013-10-04 00:29:46 +0200623 else if (size <= SMALL_STREAM_ARRAY_SIZE)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700624 return dma_pool_alloc(xhci->small_streams_pool,
625 mem_flags, dma);
626 else
627 return dma_pool_alloc(xhci->medium_streams_pool,
628 mem_flags, dma);
629}
630
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700631struct xhci_ring *xhci_dma_to_transfer_ring(
632 struct xhci_virt_ep *ep,
633 u64 address)
634{
635 if (ep->ep_state & EP_HAS_STREAMS)
636 return radix_tree_lookup(&ep->stream_info->trb_address_map,
David Howellseb8ccd22013-03-28 18:48:35 +0000637 address >> TRB_SEGMENT_SHIFT);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700638 return ep->ring;
639}
640
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700641struct xhci_ring *xhci_stream_id_to_ring(
642 struct xhci_virt_device *dev,
643 unsigned int ep_index,
644 unsigned int stream_id)
645{
646 struct xhci_virt_ep *ep = &dev->eps[ep_index];
647
648 if (stream_id == 0)
649 return ep->ring;
650 if (!ep->stream_info)
651 return NULL;
652
653 if (stream_id > ep->stream_info->num_streams)
654 return NULL;
655 return ep->stream_info->stream_rings[stream_id];
656}
657
Sarah Sharp8df75f42010-04-02 15:34:16 -0700658/*
659 * Change an endpoint's internal structure so it supports stream IDs. The
660 * number of requested streams includes stream 0, which cannot be used by device
661 * drivers.
662 *
663 * The number of stream contexts in the stream context array may be bigger than
664 * the number of streams the driver wants to use. This is because the number of
665 * stream context array entries must be a power of two.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700666 */
667struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
668 unsigned int num_stream_ctxs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300669 unsigned int num_streams,
670 unsigned int max_packet, gfp_t mem_flags)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700671{
672 struct xhci_stream_info *stream_info;
673 u32 cur_stream;
674 struct xhci_ring *cur_ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700675 u64 addr;
676 int ret;
677
678 xhci_dbg(xhci, "Allocating %u streams and %u "
679 "stream context array entries.\n",
680 num_streams, num_stream_ctxs);
681 if (xhci->cmd_ring_reserved_trbs == MAX_RSVD_CMD_TRBS) {
682 xhci_dbg(xhci, "Command ring has no reserved TRBs available\n");
683 return NULL;
684 }
685 xhci->cmd_ring_reserved_trbs++;
686
687 stream_info = kzalloc(sizeof(struct xhci_stream_info), mem_flags);
688 if (!stream_info)
689 goto cleanup_trbs;
690
691 stream_info->num_streams = num_streams;
692 stream_info->num_stream_ctxs = num_stream_ctxs;
693
694 /* Initialize the array of virtual pointers to stream rings. */
695 stream_info->stream_rings = kzalloc(
696 sizeof(struct xhci_ring *)*num_streams,
697 mem_flags);
698 if (!stream_info->stream_rings)
699 goto cleanup_info;
700
701 /* Initialize the array of DMA addresses for stream rings for the HW. */
702 stream_info->stream_ctx_array = xhci_alloc_stream_ctx(xhci,
703 num_stream_ctxs, &stream_info->ctx_array_dma,
704 mem_flags);
705 if (!stream_info->stream_ctx_array)
706 goto cleanup_ctx;
707 memset(stream_info->stream_ctx_array, 0,
708 sizeof(struct xhci_stream_ctx)*num_stream_ctxs);
709
710 /* Allocate everything needed to free the stream rings later */
711 stream_info->free_streams_command =
712 xhci_alloc_command(xhci, true, true, mem_flags);
713 if (!stream_info->free_streams_command)
714 goto cleanup_ctx;
715
716 INIT_RADIX_TREE(&stream_info->trb_address_map, GFP_ATOMIC);
717
718 /* Allocate rings for all the streams that the driver will use,
719 * and add their segment DMA addresses to the radix tree.
720 * Stream 0 is reserved.
721 */
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300722
Sarah Sharp8df75f42010-04-02 15:34:16 -0700723 for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
724 stream_info->stream_rings[cur_stream] =
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300725 xhci_ring_alloc(xhci, 2, 1, TYPE_STREAM, max_packet,
726 mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700727 cur_ring = stream_info->stream_rings[cur_stream];
728 if (!cur_ring)
729 goto cleanup_rings;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700730 cur_ring->stream_id = cur_stream;
Gerd Hoffmann15341302013-10-04 00:29:44 +0200731 cur_ring->trb_address_map = &stream_info->trb_address_map;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700732 /* Set deq ptr, cycle bit, and stream context type */
733 addr = cur_ring->first_seg->dma |
734 SCT_FOR_CTX(SCT_PRI_TR) |
735 cur_ring->cycle_state;
Matt Evansf5960b62011-06-01 10:22:55 +1000736 stream_info->stream_ctx_array[cur_stream].stream_ring =
737 cpu_to_le64(addr);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700738 xhci_dbg(xhci, "Setting stream %d ring ptr to 0x%08llx\n",
739 cur_stream, (unsigned long long) addr);
740
Gerd Hoffmann15341302013-10-04 00:29:44 +0200741 ret = xhci_update_stream_mapping(cur_ring, mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700742 if (ret) {
743 xhci_ring_free(xhci, cur_ring);
744 stream_info->stream_rings[cur_stream] = NULL;
745 goto cleanup_rings;
746 }
747 }
748 /* Leave the other unused stream ring pointers in the stream context
749 * array initialized to zero. This will cause the xHC to give us an
750 * error if the device asks for a stream ID we don't have setup (if it
751 * was any other way, the host controller would assume the ring is
752 * "empty" and wait forever for data to be queued to that stream ID).
753 */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700754
755 return stream_info;
756
757cleanup_rings:
758 for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
759 cur_ring = stream_info->stream_rings[cur_stream];
760 if (cur_ring) {
Sarah Sharp8df75f42010-04-02 15:34:16 -0700761 xhci_ring_free(xhci, cur_ring);
762 stream_info->stream_rings[cur_stream] = NULL;
763 }
764 }
765 xhci_free_command(xhci, stream_info->free_streams_command);
766cleanup_ctx:
767 kfree(stream_info->stream_rings);
768cleanup_info:
769 kfree(stream_info);
770cleanup_trbs:
771 xhci->cmd_ring_reserved_trbs--;
772 return NULL;
773}
774/*
775 * Sets the MaxPStreams field and the Linear Stream Array field.
776 * Sets the dequeue pointer to the stream context array.
777 */
778void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
779 struct xhci_ep_ctx *ep_ctx,
780 struct xhci_stream_info *stream_info)
781{
782 u32 max_primary_streams;
783 /* MaxPStreams is the number of stream context array entries, not the
784 * number we're actually using. Must be in 2^(MaxPstreams + 1) format.
785 * fls(0) = 0, fls(0x1) = 1, fls(0x10) = 2, fls(0x100) = 3, etc.
786 */
787 max_primary_streams = fls(stream_info->num_stream_ctxs) - 2;
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +0300788 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
789 "Setting number of stream ctx array entries to %u",
Sarah Sharp8df75f42010-04-02 15:34:16 -0700790 1 << (max_primary_streams + 1));
Matt Evans28ccd292011-03-29 13:40:46 +1100791 ep_ctx->ep_info &= cpu_to_le32(~EP_MAXPSTREAMS_MASK);
792 ep_ctx->ep_info |= cpu_to_le32(EP_MAXPSTREAMS(max_primary_streams)
793 | EP_HAS_LSA);
794 ep_ctx->deq = cpu_to_le64(stream_info->ctx_array_dma);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700795}
796
797/*
798 * Sets the MaxPStreams field and the Linear Stream Array field to 0.
799 * Reinstalls the "normal" endpoint ring (at its previous dequeue mark,
800 * not at the beginning of the ring).
801 */
Lin Wang4daf9df2015-01-09 16:06:31 +0200802void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -0700803 struct xhci_virt_ep *ep)
804{
805 dma_addr_t addr;
Matt Evans28ccd292011-03-29 13:40:46 +1100806 ep_ctx->ep_info &= cpu_to_le32(~(EP_MAXPSTREAMS_MASK | EP_HAS_LSA));
Sarah Sharp8df75f42010-04-02 15:34:16 -0700807 addr = xhci_trb_virt_to_dma(ep->ring->deq_seg, ep->ring->dequeue);
Matt Evans28ccd292011-03-29 13:40:46 +1100808 ep_ctx->deq = cpu_to_le64(addr | ep->ring->cycle_state);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700809}
810
811/* Frees all stream contexts associated with the endpoint,
812 *
813 * Caller should fix the endpoint context streams fields.
814 */
815void xhci_free_stream_info(struct xhci_hcd *xhci,
816 struct xhci_stream_info *stream_info)
817{
818 int cur_stream;
819 struct xhci_ring *cur_ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700820
821 if (!stream_info)
822 return;
823
824 for (cur_stream = 1; cur_stream < stream_info->num_streams;
825 cur_stream++) {
826 cur_ring = stream_info->stream_rings[cur_stream];
827 if (cur_ring) {
Sarah Sharp8df75f42010-04-02 15:34:16 -0700828 xhci_ring_free(xhci, cur_ring);
829 stream_info->stream_rings[cur_stream] = NULL;
830 }
831 }
832 xhci_free_command(xhci, stream_info->free_streams_command);
833 xhci->cmd_ring_reserved_trbs--;
834 if (stream_info->stream_ctx_array)
835 xhci_free_stream_ctx(xhci,
836 stream_info->num_stream_ctxs,
837 stream_info->stream_ctx_array,
838 stream_info->ctx_array_dma);
839
Xenia Ragiadakou0d3703b2013-08-26 23:29:48 +0300840 kfree(stream_info->stream_rings);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700841 kfree(stream_info);
842}
843
844
845/***************** Device context manipulation *************************/
846
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700847static void xhci_init_endpoint_timer(struct xhci_hcd *xhci,
848 struct xhci_virt_ep *ep)
849{
Julia Lawall9e08a032015-01-09 16:06:30 +0200850 setup_timer(&ep->stop_cmd_timer, xhci_stop_endpoint_command_watchdog,
851 (unsigned long)ep);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700852 ep->xhci = xhci;
853}
854
Sarah Sharp839c8172011-09-02 11:05:47 -0700855static void xhci_free_tt_info(struct xhci_hcd *xhci,
856 struct xhci_virt_device *virt_dev,
857 int slot_id)
858{
Sarah Sharp839c8172011-09-02 11:05:47 -0700859 struct list_head *tt_list_head;
Takashi Iwai46ed8f02012-06-01 10:06:23 +0200860 struct xhci_tt_bw_info *tt_info, *next;
861 bool slot_found = false;
Sarah Sharp839c8172011-09-02 11:05:47 -0700862
863 /* If the device never made it past the Set Address stage,
864 * it may not have the real_port set correctly.
865 */
866 if (virt_dev->real_port == 0 ||
867 virt_dev->real_port > HCS_MAX_PORTS(xhci->hcs_params1)) {
868 xhci_dbg(xhci, "Bad real port.\n");
869 return;
870 }
871
872 tt_list_head = &(xhci->rh_bw[virt_dev->real_port - 1].tts);
Takashi Iwai46ed8f02012-06-01 10:06:23 +0200873 list_for_each_entry_safe(tt_info, next, tt_list_head, tt_list) {
874 /* Multi-TT hubs will have more than one entry */
875 if (tt_info->slot_id == slot_id) {
876 slot_found = true;
877 list_del(&tt_info->tt_list);
878 kfree(tt_info);
879 } else if (slot_found) {
Sarah Sharp839c8172011-09-02 11:05:47 -0700880 break;
Takashi Iwai46ed8f02012-06-01 10:06:23 +0200881 }
Sarah Sharp839c8172011-09-02 11:05:47 -0700882 }
Sarah Sharp839c8172011-09-02 11:05:47 -0700883}
884
885int xhci_alloc_tt_info(struct xhci_hcd *xhci,
886 struct xhci_virt_device *virt_dev,
887 struct usb_device *hdev,
888 struct usb_tt *tt, gfp_t mem_flags)
889{
890 struct xhci_tt_bw_info *tt_info;
891 unsigned int num_ports;
892 int i, j;
893
894 if (!tt->multi)
895 num_ports = 1;
896 else
897 num_ports = hdev->maxchild;
898
899 for (i = 0; i < num_ports; i++, tt_info++) {
900 struct xhci_interval_bw_table *bw_table;
901
902 tt_info = kzalloc(sizeof(*tt_info), mem_flags);
903 if (!tt_info)
904 goto free_tts;
905 INIT_LIST_HEAD(&tt_info->tt_list);
906 list_add(&tt_info->tt_list,
907 &xhci->rh_bw[virt_dev->real_port - 1].tts);
908 tt_info->slot_id = virt_dev->udev->slot_id;
909 if (tt->multi)
910 tt_info->ttport = i+1;
911 bw_table = &tt_info->bw_table;
912 for (j = 0; j < XHCI_MAX_INTERVAL; j++)
913 INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
914 }
915 return 0;
916
917free_tts:
918 xhci_free_tt_info(xhci, virt_dev, virt_dev->udev->slot_id);
919 return -ENOMEM;
920}
921
922
923/* All the xhci_tds in the ring's TD list should be freed at this point.
924 * Should be called with xhci->lock held if there is any chance the TT lists
925 * will be manipulated by the configure endpoint, allocate device, or update
926 * hub functions while this function is removing the TT entries from the list.
927 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700928void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id)
929{
930 struct xhci_virt_device *dev;
931 int i;
Sarah Sharp2e279802011-09-02 11:05:50 -0700932 int old_active_eps = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700933
934 /* Slot ID 0 is reserved */
935 if (slot_id == 0 || !xhci->devs[slot_id])
936 return;
937
938 dev = xhci->devs[slot_id];
Sarah Sharp8e595a52009-07-27 12:03:31 -0700939 xhci->dcbaa->dev_context_ptrs[slot_id] = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700940 if (!dev)
941 return;
942
Sarah Sharp2e279802011-09-02 11:05:50 -0700943 if (dev->tt_info)
944 old_active_eps = dev->tt_info->active_eps;
945
Sarah Sharp8df75f42010-04-02 15:34:16 -0700946 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700947 if (dev->eps[i].ring)
948 xhci_ring_free(xhci, dev->eps[i].ring);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700949 if (dev->eps[i].stream_info)
950 xhci_free_stream_info(xhci,
951 dev->eps[i].stream_info);
Sarah Sharp2e279802011-09-02 11:05:50 -0700952 /* Endpoints on the TT/root port lists should have been removed
953 * when usb_disable_device() was called for the device.
954 * We can't drop them anyway, because the udev might have gone
955 * away by this point, and we can't tell what speed it was.
956 */
957 if (!list_empty(&dev->eps[i].bw_endpoint_list))
958 xhci_warn(xhci, "Slot %u endpoint %u "
959 "not removed from BW list!\n",
960 slot_id, i);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700961 }
Sarah Sharp839c8172011-09-02 11:05:47 -0700962 /* If this is a hub, free the TT(s) from the TT list */
963 xhci_free_tt_info(xhci, dev, slot_id);
Sarah Sharp2e279802011-09-02 11:05:50 -0700964 /* If necessary, update the number of active TTs on this root port */
965 xhci_update_tt_active_eps(xhci, dev, old_active_eps);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700966
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800967 if (dev->ring_cache) {
968 for (i = 0; i < dev->num_rings_cached; i++)
969 xhci_ring_free(xhci, dev->ring_cache[i]);
970 kfree(dev->ring_cache);
971 }
972
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700973 if (dev->in_ctx)
John Yound115b042009-07-27 12:05:15 -0700974 xhci_free_container_ctx(xhci, dev->in_ctx);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700975 if (dev->out_ctx)
John Yound115b042009-07-27 12:05:15 -0700976 xhci_free_container_ctx(xhci, dev->out_ctx);
977
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700978 kfree(xhci->devs[slot_id]);
Randy Dunlap326b4812010-04-19 08:53:50 -0700979 xhci->devs[slot_id] = NULL;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700980}
981
Mathias Nyman3bf5e742017-01-03 18:28:43 +0200982/*
983 * Free a virt_device structure.
984 * If the virt_device added a tt_info (a hub) and has children pointing to
985 * that tt_info, then free the child first. Recursive.
986 * We can't rely on udev at this point to find child-parent relationships.
987 */
988void xhci_free_virt_devices_depth_first(struct xhci_hcd *xhci, int slot_id)
989{
990 struct xhci_virt_device *vdev;
991 struct list_head *tt_list_head;
992 struct xhci_tt_bw_info *tt_info, *next;
993 int i;
994
995 vdev = xhci->devs[slot_id];
996 if (!vdev)
997 return;
998
Yu Chen34ba2f02017-12-01 13:41:20 +0200999 if (vdev->real_port == 0 ||
1000 vdev->real_port > HCS_MAX_PORTS(xhci->hcs_params1)) {
1001 xhci_dbg(xhci, "Bad vdev->real_port.\n");
1002 goto out;
1003 }
1004
Mathias Nyman3bf5e742017-01-03 18:28:43 +02001005 tt_list_head = &(xhci->rh_bw[vdev->real_port - 1].tts);
1006 list_for_each_entry_safe(tt_info, next, tt_list_head, tt_list) {
1007 /* is this a hub device that added a tt_info to the tts list */
1008 if (tt_info->slot_id == slot_id) {
1009 /* are any devices using this tt_info? */
1010 for (i = 1; i < HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
1011 vdev = xhci->devs[i];
1012 if (vdev && (vdev->tt_info == tt_info))
1013 xhci_free_virt_devices_depth_first(
1014 xhci, i);
1015 }
1016 }
1017 }
Yu Chen34ba2f02017-12-01 13:41:20 +02001018out:
Mathias Nyman3bf5e742017-01-03 18:28:43 +02001019 /* we are now at a leaf device */
1020 xhci_free_virt_device(xhci, slot_id);
1021}
1022
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001023int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id,
1024 struct usb_device *udev, gfp_t flags)
1025{
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001026 struct xhci_virt_device *dev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001027 int i;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001028
1029 /* Slot ID 0 is reserved */
1030 if (slot_id == 0 || xhci->devs[slot_id]) {
1031 xhci_warn(xhci, "Bad Slot ID %d\n", slot_id);
1032 return 0;
1033 }
1034
Mathias Nyman3bdb5082017-12-08 18:10:05 +02001035 dev = kzalloc(sizeof(*dev), flags);
1036 if (!dev)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001037 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001038
John Yound115b042009-07-27 12:05:15 -07001039 /* Allocate the (output) device context that will be used in the HC. */
1040 dev->out_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_DEVICE, flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001041 if (!dev->out_ctx)
1042 goto fail;
John Yound115b042009-07-27 12:05:15 -07001043
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001044 xhci_dbg(xhci, "Slot %d output ctx = 0x%llx (dma)\n", slot_id,
John Yound115b042009-07-27 12:05:15 -07001045 (unsigned long long)dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001046
1047 /* Allocate the (input) device context for address device command */
John Yound115b042009-07-27 12:05:15 -07001048 dev->in_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT, flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001049 if (!dev->in_ctx)
1050 goto fail;
John Yound115b042009-07-27 12:05:15 -07001051
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001052 xhci_dbg(xhci, "Slot %d input ctx = 0x%llx (dma)\n", slot_id,
John Yound115b042009-07-27 12:05:15 -07001053 (unsigned long long)dev->in_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001054
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001055 /* Initialize the cancellation list and watchdog timers for each ep */
1056 for (i = 0; i < 31; i++) {
1057 xhci_init_endpoint_timer(xhci, &dev->eps[i]);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001058 INIT_LIST_HEAD(&dev->eps[i].cancelled_td_list);
Sarah Sharp2e279802011-09-02 11:05:50 -07001059 INIT_LIST_HEAD(&dev->eps[i].bw_endpoint_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001060 }
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001061
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001062 /* Allocate endpoint 0 ring */
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001063 dev->eps[0].ring = xhci_ring_alloc(xhci, 2, 1, TYPE_CTRL, 0, flags);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001064 if (!dev->eps[0].ring)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001065 goto fail;
1066
Sarah Sharp74f9fe22009-12-03 09:44:29 -08001067 /* Allocate pointers to the ring cache */
1068 dev->ring_cache = kzalloc(
1069 sizeof(struct xhci_ring *)*XHCI_MAX_RINGS_CACHED,
1070 flags);
1071 if (!dev->ring_cache)
1072 goto fail;
1073 dev->num_rings_cached = 0;
1074
Sarah Sharpf94e01862009-04-27 19:58:38 -07001075 init_completion(&dev->cmd_completion);
Andiry Xu64927732010-10-14 07:22:45 -07001076 dev->udev = udev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001077
Sarah Sharp28c2d2e2009-07-27 12:05:08 -07001078 /* Point to output device context in dcbaa. */
Matt Evans28ccd292011-03-29 13:40:46 +11001079 xhci->dcbaa->dev_context_ptrs[slot_id] = cpu_to_le64(dev->out_ctx->dma);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001080 xhci_dbg(xhci, "Set slot id %d dcbaa entry %p to 0x%llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001081 slot_id,
1082 &xhci->dcbaa->dev_context_ptrs[slot_id],
Matt Evansf5960b62011-06-01 10:22:55 +10001083 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[slot_id]));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001084
Mathias Nyman3bdb5082017-12-08 18:10:05 +02001085 xhci->devs[slot_id] = dev;
1086
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001087 return 1;
1088fail:
Mathias Nyman3bdb5082017-12-08 18:10:05 +02001089
1090 if (dev->in_ctx)
1091 xhci_free_container_ctx(xhci, dev->in_ctx);
1092 if (dev->out_ctx)
1093 xhci_free_container_ctx(xhci, dev->out_ctx);
1094 kfree(dev);
1095
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001096 return 0;
1097}
1098
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001099void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1100 struct usb_device *udev)
1101{
1102 struct xhci_virt_device *virt_dev;
1103 struct xhci_ep_ctx *ep0_ctx;
1104 struct xhci_ring *ep_ring;
1105
1106 virt_dev = xhci->devs[udev->slot_id];
1107 ep0_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, 0);
1108 ep_ring = virt_dev->eps[0].ring;
1109 /*
1110 * FIXME we don't keep track of the dequeue pointer very well after a
1111 * Set TR dequeue pointer, so we're setting the dequeue pointer of the
1112 * host to our enqueue pointer. This should only be called after a
1113 * configured device has reset, so all control transfers should have
1114 * been completed or cancelled before the reset.
1115 */
Matt Evans28ccd292011-03-29 13:40:46 +11001116 ep0_ctx->deq = cpu_to_le64(xhci_trb_virt_to_dma(ep_ring->enq_seg,
1117 ep_ring->enqueue)
1118 | ep_ring->cycle_state);
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001119}
1120
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001121/*
1122 * The xHCI roothub may have ports of differing speeds in any order in the port
1123 * status registers. xhci->port_array provides an array of the port speed for
1124 * each offset into the port status registers.
1125 *
1126 * The xHCI hardware wants to know the roothub port number that the USB device
1127 * is attached to (or the roothub port its ancestor hub is attached to). All we
1128 * know is the index of that port under either the USB 2.0 or the USB 3.0
1129 * roothub, but that doesn't give us the real index into the HW port status
Lan Tianyu3f5eb142013-03-19 16:48:12 +08001130 * registers. Call xhci_find_raw_port_number() to get real index.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001131 */
1132static u32 xhci_find_real_port_number(struct xhci_hcd *xhci,
1133 struct usb_device *udev)
1134{
1135 struct usb_device *top_dev;
Lan Tianyu3f5eb142013-03-19 16:48:12 +08001136 struct usb_hcd *hcd;
1137
Mathias Nyman0caf6b32016-01-25 15:30:44 +02001138 if (udev->speed >= USB_SPEED_SUPER)
Lan Tianyu3f5eb142013-03-19 16:48:12 +08001139 hcd = xhci->shared_hcd;
1140 else
1141 hcd = xhci->main_hcd;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001142
1143 for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
1144 top_dev = top_dev->parent)
1145 /* Found device below root hub */;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001146
Lan Tianyu3f5eb142013-03-19 16:48:12 +08001147 return xhci_find_raw_port_number(hcd, top_dev->portnum);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001148}
1149
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001150/* Setup an xHCI virtual device for a Set Address command */
1151int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev)
1152{
1153 struct xhci_virt_device *dev;
1154 struct xhci_ep_ctx *ep0_ctx;
John Yound115b042009-07-27 12:05:15 -07001155 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001156 u32 port_num;
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001157 u32 max_packets;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001158 struct usb_device *top_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001159
1160 dev = xhci->devs[udev->slot_id];
1161 /* Slot ID 0 is reserved */
1162 if (udev->slot_id == 0 || !dev) {
1163 xhci_warn(xhci, "Slot ID %d is not assigned to this device\n",
1164 udev->slot_id);
1165 return -EINVAL;
1166 }
John Yound115b042009-07-27 12:05:15 -07001167 ep0_ctx = xhci_get_ep_ctx(xhci, dev->in_ctx, 0);
John Yound115b042009-07-27 12:05:15 -07001168 slot_ctx = xhci_get_slot_ctx(xhci, dev->in_ctx);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001169
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001170 /* 3) Only the control endpoint is valid - one endpoint context */
Matt Evansf5960b62011-06-01 10:22:55 +10001171 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1) | udev->route);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001172 switch (udev->speed) {
Mathias Nyman0caf6b32016-01-25 15:30:44 +02001173 case USB_SPEED_SUPER_PLUS:
Mathias Nymand7854042016-01-25 15:30:47 +02001174 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_SSP);
1175 max_packets = MAX_PACKET(512);
1176 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001177 case USB_SPEED_SUPER:
Matt Evansf5960b62011-06-01 10:22:55 +10001178 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_SS);
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001179 max_packets = MAX_PACKET(512);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001180 break;
1181 case USB_SPEED_HIGH:
Matt Evansf5960b62011-06-01 10:22:55 +10001182 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_HS);
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001183 max_packets = MAX_PACKET(64);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001184 break;
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001185 /* USB core guesses at a 64-byte max packet first for FS devices */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001186 case USB_SPEED_FULL:
Matt Evansf5960b62011-06-01 10:22:55 +10001187 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_FS);
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001188 max_packets = MAX_PACKET(64);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001189 break;
1190 case USB_SPEED_LOW:
Matt Evansf5960b62011-06-01 10:22:55 +10001191 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_LS);
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001192 max_packets = MAX_PACKET(8);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001193 break;
Greg Kroah-Hartman551cdbb2010-01-14 11:08:04 -08001194 case USB_SPEED_WIRELESS:
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001195 xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
1196 return -EINVAL;
1197 break;
1198 default:
1199 /* Speed was set earlier, this shouldn't happen. */
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001200 return -EINVAL;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001201 }
1202 /* Find the root hub port this device is under */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001203 port_num = xhci_find_real_port_number(xhci, udev);
1204 if (!port_num)
1205 return -EINVAL;
Matt Evansf5960b62011-06-01 10:22:55 +10001206 slot_ctx->dev_info2 |= cpu_to_le32(ROOT_HUB_PORT(port_num));
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001207 /* Set the port number in the virtual_device to the faked port number */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001208 for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
1209 top_dev = top_dev->parent)
1210 /* Found device below root hub */;
Sarah Sharpfe301822011-09-02 11:05:41 -07001211 dev->fake_port = top_dev->portnum;
Sarah Sharp66381752011-09-02 11:05:45 -07001212 dev->real_port = port_num;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001213 xhci_dbg(xhci, "Set root hub portnum to %d\n", port_num);
Sarah Sharpfe301822011-09-02 11:05:41 -07001214 xhci_dbg(xhci, "Set fake root hub portnum to %d\n", dev->fake_port);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001215
Sarah Sharp839c8172011-09-02 11:05:47 -07001216 /* Find the right bandwidth table that this device will be a part of.
1217 * If this is a full speed device attached directly to a root port (or a
1218 * decendent of one), it counts as a primary bandwidth domain, not a
1219 * secondary bandwidth domain under a TT. An xhci_tt_info structure
1220 * will never be created for the HS root hub.
1221 */
1222 if (!udev->tt || !udev->tt->hub->parent) {
1223 dev->bw_table = &xhci->rh_bw[port_num - 1].bw_table;
1224 } else {
1225 struct xhci_root_port_bw_info *rh_bw;
1226 struct xhci_tt_bw_info *tt_bw;
1227
1228 rh_bw = &xhci->rh_bw[port_num - 1];
1229 /* Find the right TT. */
1230 list_for_each_entry(tt_bw, &rh_bw->tts, tt_list) {
1231 if (tt_bw->slot_id != udev->tt->hub->slot_id)
1232 continue;
1233
1234 if (!dev->udev->tt->multi ||
1235 (udev->tt->multi &&
1236 tt_bw->ttport == dev->udev->ttport)) {
1237 dev->bw_table = &tt_bw->bw_table;
1238 dev->tt_info = tt_bw;
1239 break;
1240 }
1241 }
1242 if (!dev->tt_info)
1243 xhci_warn(xhci, "WARN: Didn't find a matching TT\n");
1244 }
1245
Sarah Sharpaa1b13e2011-03-03 05:40:51 -08001246 /* Is this a LS/FS device under an external HS hub? */
1247 if (udev->tt && udev->tt->hub->parent) {
Matt Evans28ccd292011-03-29 13:40:46 +11001248 slot_ctx->tt_info = cpu_to_le32(udev->tt->hub->slot_id |
1249 (udev->ttport << 8));
Sarah Sharp07b6de12009-09-04 10:53:19 -07001250 if (udev->tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11001251 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001252 }
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001253 xhci_dbg(xhci, "udev->tt = %p\n", udev->tt);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001254 xhci_dbg(xhci, "udev->ttport = 0x%x\n", udev->ttport);
1255
1256 /* Step 4 - ring already allocated */
1257 /* Step 5 */
Matt Evans28ccd292011-03-29 13:40:46 +11001258 ep0_ctx->ep_info2 = cpu_to_le32(EP_TYPE(CTRL_EP));
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001259
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001260 /* EP 0 can handle "burst" sizes of 1, so Max Burst Size field is 0 */
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001261 ep0_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(0) | ERROR_COUNT(3) |
1262 max_packets);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001263
Matt Evans28ccd292011-03-29 13:40:46 +11001264 ep0_ctx->deq = cpu_to_le64(dev->eps[0].ring->first_seg->dma |
1265 dev->eps[0].ring->cycle_state);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001266
1267 /* Steps 7 and 8 were done in xhci_alloc_virt_device() */
1268
1269 return 0;
1270}
1271
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001272/*
1273 * Convert interval expressed as 2^(bInterval - 1) == interval into
1274 * straight exponent value 2^n == interval.
1275 *
1276 */
1277static unsigned int xhci_parse_exponent_interval(struct usb_device *udev,
1278 struct usb_host_endpoint *ep)
1279{
1280 unsigned int interval;
1281
1282 interval = clamp_val(ep->desc.bInterval, 1, 16) - 1;
1283 if (interval != ep->desc.bInterval - 1)
1284 dev_warn(&udev->dev,
Dmitry Torokhovcd3c18b2011-05-31 14:37:23 -07001285 "ep %#x - rounding interval to %d %sframes\n",
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001286 ep->desc.bEndpointAddress,
Dmitry Torokhovcd3c18b2011-05-31 14:37:23 -07001287 1 << interval,
1288 udev->speed == USB_SPEED_FULL ? "" : "micro");
1289
1290 if (udev->speed == USB_SPEED_FULL) {
1291 /*
1292 * Full speed isoc endpoints specify interval in frames,
1293 * not microframes. We are using microframes everywhere,
1294 * so adjust accordingly.
1295 */
1296 interval += 3; /* 1 frame = 2^3 uframes */
1297 }
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001298
1299 return interval;
1300}
1301
1302/*
Sarah Sharp340a3502012-02-13 14:42:11 -08001303 * Convert bInterval expressed in microframes (in 1-255 range) to exponent of
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001304 * microframes, rounded down to nearest power of 2.
1305 */
Sarah Sharp340a3502012-02-13 14:42:11 -08001306static unsigned int xhci_microframes_to_exponent(struct usb_device *udev,
1307 struct usb_host_endpoint *ep, unsigned int desc_interval,
1308 unsigned int min_exponent, unsigned int max_exponent)
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001309{
1310 unsigned int interval;
1311
Sarah Sharp340a3502012-02-13 14:42:11 -08001312 interval = fls(desc_interval) - 1;
1313 interval = clamp_val(interval, min_exponent, max_exponent);
1314 if ((1 << interval) != desc_interval)
Mathias Nymana5da9562015-11-24 13:09:57 +02001315 dev_dbg(&udev->dev,
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001316 "ep %#x - rounding interval to %d microframes, ep desc says %d microframes\n",
1317 ep->desc.bEndpointAddress,
1318 1 << interval,
Sarah Sharp340a3502012-02-13 14:42:11 -08001319 desc_interval);
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001320
1321 return interval;
1322}
1323
Sarah Sharp340a3502012-02-13 14:42:11 -08001324static unsigned int xhci_parse_microframe_interval(struct usb_device *udev,
1325 struct usb_host_endpoint *ep)
1326{
Sarah Sharp55c19452012-12-17 14:12:35 -08001327 if (ep->desc.bInterval == 0)
1328 return 0;
Sarah Sharp340a3502012-02-13 14:42:11 -08001329 return xhci_microframes_to_exponent(udev, ep,
1330 ep->desc.bInterval, 0, 15);
1331}
1332
1333
1334static unsigned int xhci_parse_frame_interval(struct usb_device *udev,
1335 struct usb_host_endpoint *ep)
1336{
1337 return xhci_microframes_to_exponent(udev, ep,
1338 ep->desc.bInterval * 8, 3, 10);
1339}
1340
Sarah Sharpf94e01862009-04-27 19:58:38 -07001341/* Return the polling or NAK interval.
1342 *
1343 * The polling interval is expressed in "microframes". If xHCI's Interval field
1344 * is set to N, it will service the endpoint every 2^(Interval)*125us.
1345 *
1346 * The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
1347 * is set to 0.
1348 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -07001349static unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001350 struct usb_host_endpoint *ep)
1351{
1352 unsigned int interval = 0;
1353
1354 switch (udev->speed) {
1355 case USB_SPEED_HIGH:
1356 /* Max NAK rate */
1357 if (usb_endpoint_xfer_control(&ep->desc) ||
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001358 usb_endpoint_xfer_bulk(&ep->desc)) {
Sarah Sharp340a3502012-02-13 14:42:11 -08001359 interval = xhci_parse_microframe_interval(udev, ep);
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001360 break;
1361 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001362 /* Fall through - SS and HS isoc/int have same decoding */
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001363
Mathias Nyman0caf6b32016-01-25 15:30:44 +02001364 case USB_SPEED_SUPER_PLUS:
Sarah Sharpf94e01862009-04-27 19:58:38 -07001365 case USB_SPEED_SUPER:
1366 if (usb_endpoint_xfer_int(&ep->desc) ||
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001367 usb_endpoint_xfer_isoc(&ep->desc)) {
1368 interval = xhci_parse_exponent_interval(udev, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001369 }
1370 break;
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001371
Sarah Sharpf94e01862009-04-27 19:58:38 -07001372 case USB_SPEED_FULL:
Sarah Sharpb513d442011-05-13 13:10:01 -07001373 if (usb_endpoint_xfer_isoc(&ep->desc)) {
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001374 interval = xhci_parse_exponent_interval(udev, ep);
1375 break;
1376 }
1377 /*
Sarah Sharpb513d442011-05-13 13:10:01 -07001378 * Fall through for interrupt endpoint interval decoding
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001379 * since it uses the same rules as low speed interrupt
1380 * endpoints.
1381 */
1382
Sarah Sharpf94e01862009-04-27 19:58:38 -07001383 case USB_SPEED_LOW:
1384 if (usb_endpoint_xfer_int(&ep->desc) ||
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001385 usb_endpoint_xfer_isoc(&ep->desc)) {
1386
1387 interval = xhci_parse_frame_interval(udev, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001388 }
1389 break;
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001390
Sarah Sharpf94e01862009-04-27 19:58:38 -07001391 default:
1392 BUG();
1393 }
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001394 return interval;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001395}
1396
Sarah Sharpc30c7912010-07-10 15:48:01 +02001397/* The "Mult" field in the endpoint context is only set for SuperSpeed isoc eps.
Sarah Sharp1cf62242010-04-16 08:07:04 -07001398 * High speed endpoint descriptors can define "the number of additional
1399 * transaction opportunities per microframe", but that goes in the Max Burst
1400 * endpoint context field.
1401 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -07001402static u32 xhci_get_endpoint_mult(struct usb_device *udev,
Sarah Sharp1cf62242010-04-16 08:07:04 -07001403 struct usb_host_endpoint *ep)
1404{
Mathias Nyman0caf6b32016-01-25 15:30:44 +02001405 if (udev->speed < USB_SPEED_SUPER ||
Sarah Sharpc30c7912010-07-10 15:48:01 +02001406 !usb_endpoint_xfer_isoc(&ep->desc))
Sarah Sharp1cf62242010-04-16 08:07:04 -07001407 return 0;
Alan Stern842f1692010-04-30 12:44:46 -04001408 return ep->ss_ep_comp.bmAttributes;
Sarah Sharp1cf62242010-04-16 08:07:04 -07001409}
1410
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001411static u32 xhci_get_endpoint_max_burst(struct usb_device *udev,
1412 struct usb_host_endpoint *ep)
1413{
1414 /* Super speed and Plus have max burst in ep companion desc */
1415 if (udev->speed >= USB_SPEED_SUPER)
1416 return ep->ss_ep_comp.bMaxBurst;
1417
1418 if (udev->speed == USB_SPEED_HIGH &&
1419 (usb_endpoint_xfer_isoc(&ep->desc) ||
1420 usb_endpoint_xfer_int(&ep->desc)))
1421 return (usb_endpoint_maxp(&ep->desc) & 0x1800) >> 11;
1422
1423 return 0;
1424}
1425
Lin Wang4daf9df2015-01-09 16:06:31 +02001426static u32 xhci_get_endpoint_type(struct usb_host_endpoint *ep)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001427{
1428 int in;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001429
1430 in = usb_endpoint_dir_in(&ep->desc);
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001431
1432 if (usb_endpoint_xfer_control(&ep->desc))
1433 return CTRL_EP;
1434 if (usb_endpoint_xfer_bulk(&ep->desc))
1435 return in ? BULK_IN_EP : BULK_OUT_EP;
1436 if (usb_endpoint_xfer_isoc(&ep->desc))
1437 return in ? ISOC_IN_EP : ISOC_OUT_EP;
1438 if (usb_endpoint_xfer_int(&ep->desc))
1439 return in ? INT_IN_EP : INT_OUT_EP;
1440 return 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001441}
1442
Sarah Sharp9238f252010-04-16 08:07:27 -07001443/* Return the maximum endpoint service interval time (ESIT) payload.
1444 * Basically, this is the maxpacket size, multiplied by the burst size
1445 * and mult size.
1446 */
Lin Wang4daf9df2015-01-09 16:06:31 +02001447static u32 xhci_get_max_esit_payload(struct usb_device *udev,
Sarah Sharp9238f252010-04-16 08:07:27 -07001448 struct usb_host_endpoint *ep)
1449{
1450 int max_burst;
1451 int max_packet;
1452
1453 /* Only applies for interrupt or isochronous endpoints */
1454 if (usb_endpoint_xfer_control(&ep->desc) ||
1455 usb_endpoint_xfer_bulk(&ep->desc))
1456 return 0;
1457
Mathias Nyman8ef8a9f2016-02-12 16:40:16 +02001458 /* SuperSpeedPlus Isoc ep sending over 48k per esit */
1459 if ((udev->speed >= USB_SPEED_SUPER_PLUS) &&
1460 USB_SS_SSP_ISOC_COMP(ep->ss_ep_comp.bmAttributes))
1461 return le32_to_cpu(ep->ssp_isoc_ep_comp.dwBytesPerInterval);
1462 /* SuperSpeed or SuperSpeedPlus Isoc ep with less than 48k per esit */
1463 else if (udev->speed >= USB_SPEED_SUPER)
Sebastian Andrzej Siewior64b3c302011-04-11 20:19:12 +02001464 return le16_to_cpu(ep->ss_ep_comp.wBytesPerInterval);
Sarah Sharp9238f252010-04-16 08:07:27 -07001465
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001466 max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
1467 max_burst = (usb_endpoint_maxp(&ep->desc) & 0x1800) >> 11;
Sarah Sharp9238f252010-04-16 08:07:27 -07001468 /* A 0 in max burst means 1 transfer per ESIT */
1469 return max_packet * (max_burst + 1);
1470}
1471
Sarah Sharp8df75f42010-04-02 15:34:16 -07001472/* Set up an endpoint with one ring segment. Do not allocate stream rings.
1473 * Drivers will have to call usb_alloc_streams() to do that.
1474 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07001475int xhci_endpoint_init(struct xhci_hcd *xhci,
1476 struct xhci_virt_device *virt_dev,
1477 struct usb_device *udev,
Sarah Sharpf88ba782009-05-14 11:44:22 -07001478 struct usb_host_endpoint *ep,
1479 gfp_t mem_flags)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001480{
1481 unsigned int ep_index;
1482 struct xhci_ep_ctx *ep_ctx;
1483 struct xhci_ring *ep_ring;
1484 unsigned int max_packet;
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001485 enum xhci_ring_type ring_type;
Sarah Sharp9238f252010-04-16 08:07:27 -07001486 u32 max_esit_payload;
Mathias Nyman17d655542013-04-24 17:24:58 +03001487 u32 endpoint_type;
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001488 unsigned int max_burst;
1489 unsigned int interval;
1490 unsigned int mult;
1491 unsigned int avg_trb_len;
1492 unsigned int err_count = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001493
1494 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001495 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001496
Lin Wang4daf9df2015-01-09 16:06:31 +02001497 endpoint_type = xhci_get_endpoint_type(ep);
Mathias Nyman17d655542013-04-24 17:24:58 +03001498 if (!endpoint_type)
1499 return -EINVAL;
Mathias Nyman17d655542013-04-24 17:24:58 +03001500
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001501 ring_type = usb_endpoint_type(&ep->desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001502
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001503 /*
1504 * Get values to fill the endpoint context, mostly from ep descriptor.
1505 * The average TRB buffer lengt for bulk endpoints is unclear as we
1506 * have no clue on scatter gather list entry size. For Isoc and Int,
1507 * set it to max available. See xHCI 1.1 spec 4.14.1.1 for details.
1508 */
1509 max_esit_payload = xhci_get_max_esit_payload(udev, ep);
1510 interval = xhci_get_endpoint_interval(udev, ep);
Roger Quadros853469d2017-04-07 17:57:12 +03001511
1512 /* Periodic endpoint bInterval limit quirk */
1513 if (usb_endpoint_xfer_int(&ep->desc) ||
1514 usb_endpoint_xfer_isoc(&ep->desc)) {
1515 if ((xhci->quirks & XHCI_LIMIT_ENDPOINT_INTERVAL_7) &&
1516 udev->speed >= USB_SPEED_HIGH &&
1517 interval >= 7) {
1518 interval = 6;
1519 }
1520 }
1521
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001522 mult = xhci_get_endpoint_mult(udev, ep);
1523 max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
1524 max_burst = xhci_get_endpoint_max_burst(udev, ep);
1525 avg_trb_len = max_esit_payload;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001526
1527 /* FIXME dig Mult and streams info out of ep companion desc */
1528
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001529 /* Allow 3 retries for everything but isoc, set CErr = 3 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07001530 if (!usb_endpoint_xfer_isoc(&ep->desc))
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001531 err_count = 3;
1532 /* Some devices get this wrong */
1533 if (usb_endpoint_xfer_bulk(&ep->desc) && udev->speed == USB_SPEED_HIGH)
1534 max_packet = 512;
1535 /* xHCI 1.0 and 1.1 indicates that ctrl ep avg TRB Length should be 8 */
Mathias Nymandca77942015-09-21 17:46:16 +03001536 if (usb_endpoint_xfer_control(&ep->desc) && xhci->hci_version >= 0x100)
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001537 avg_trb_len = 8;
Mathias Nyman8ef8a9f2016-02-12 16:40:16 +02001538 /* xhci 1.1 with LEC support doesn't use mult field, use RsvdZ */
1539 if ((xhci->hci_version > 0x100) && HCC2_LEC(xhci->hcc_params2))
1540 mult = 0;
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001541
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001542 /* Set up the endpoint ring */
1543 virt_dev->eps[ep_index].new_ring =
1544 xhci_ring_alloc(xhci, 2, 1, ring_type, max_packet, mem_flags);
1545 if (!virt_dev->eps[ep_index].new_ring) {
1546 /* Attempt to use the ring cache */
1547 if (virt_dev->num_rings_cached == 0)
1548 return -ENOMEM;
1549 virt_dev->num_rings_cached--;
1550 virt_dev->eps[ep_index].new_ring =
1551 virt_dev->ring_cache[virt_dev->num_rings_cached];
1552 virt_dev->ring_cache[virt_dev->num_rings_cached] = NULL;
1553 xhci_reinit_cached_ring(xhci, virt_dev->eps[ep_index].new_ring,
1554 1, ring_type);
1555 }
1556 virt_dev->eps[ep_index].skip = false;
1557 ep_ring = virt_dev->eps[ep_index].new_ring;
1558
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001559 /* Fill the endpoint context */
Mathias Nyman8ef8a9f2016-02-12 16:40:16 +02001560 ep_ctx->ep_info = cpu_to_le32(EP_MAX_ESIT_PAYLOAD_HI(max_esit_payload) |
1561 EP_INTERVAL(interval) |
Mathias Nymandef4e6f2016-02-12 16:40:15 +02001562 EP_MULT(mult));
1563 ep_ctx->ep_info2 = cpu_to_le32(EP_TYPE(endpoint_type) |
1564 MAX_PACKET(max_packet) |
1565 MAX_BURST(max_burst) |
1566 ERROR_COUNT(err_count));
1567 ep_ctx->deq = cpu_to_le64(ep_ring->first_seg->dma |
1568 ep_ring->cycle_state);
1569
1570 ep_ctx->tx_info = cpu_to_le32(EP_MAX_ESIT_PAYLOAD_LO(max_esit_payload) |
1571 EP_AVG_TRB_LENGTH(avg_trb_len));
Sarah Sharp9238f252010-04-16 08:07:27 -07001572
Sarah Sharpf94e01862009-04-27 19:58:38 -07001573 /* FIXME Debug endpoint context */
1574 return 0;
1575}
1576
1577void xhci_endpoint_zero(struct xhci_hcd *xhci,
1578 struct xhci_virt_device *virt_dev,
1579 struct usb_host_endpoint *ep)
1580{
1581 unsigned int ep_index;
1582 struct xhci_ep_ctx *ep_ctx;
1583
1584 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001585 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001586
1587 ep_ctx->ep_info = 0;
1588 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001589 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001590 ep_ctx->tx_info = 0;
1591 /* Don't free the endpoint ring until the set interface or configuration
1592 * request succeeds.
1593 */
1594}
1595
Sarah Sharp9af5d712011-09-02 11:05:48 -07001596void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info)
1597{
1598 bw_info->ep_interval = 0;
1599 bw_info->mult = 0;
1600 bw_info->num_packets = 0;
1601 bw_info->max_packet_size = 0;
1602 bw_info->type = 0;
1603 bw_info->max_esit_payload = 0;
1604}
1605
1606void xhci_update_bw_info(struct xhci_hcd *xhci,
1607 struct xhci_container_ctx *in_ctx,
1608 struct xhci_input_control_ctx *ctrl_ctx,
1609 struct xhci_virt_device *virt_dev)
1610{
1611 struct xhci_bw_info *bw_info;
1612 struct xhci_ep_ctx *ep_ctx;
1613 unsigned int ep_type;
1614 int i;
1615
1616 for (i = 1; i < 31; ++i) {
1617 bw_info = &virt_dev->eps[i].bw_info;
1618
1619 /* We can't tell what endpoint type is being dropped, but
1620 * unconditionally clearing the bandwidth info for non-periodic
1621 * endpoints should be harmless because the info will never be
1622 * set in the first place.
1623 */
1624 if (!EP_IS_ADDED(ctrl_ctx, i) && EP_IS_DROPPED(ctrl_ctx, i)) {
1625 /* Dropped endpoint */
1626 xhci_clear_endpoint_bw_info(bw_info);
1627 continue;
1628 }
1629
1630 if (EP_IS_ADDED(ctrl_ctx, i)) {
1631 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, i);
1632 ep_type = CTX_TO_EP_TYPE(le32_to_cpu(ep_ctx->ep_info2));
1633
1634 /* Ignore non-periodic endpoints */
1635 if (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
1636 ep_type != ISOC_IN_EP &&
1637 ep_type != INT_IN_EP)
1638 continue;
1639
1640 /* Added or changed endpoint */
1641 bw_info->ep_interval = CTX_TO_EP_INTERVAL(
1642 le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp170c0262011-09-13 16:41:12 -07001643 /* Number of packets and mult are zero-based in the
1644 * input context, but we want one-based for the
1645 * interval table.
Sarah Sharp9af5d712011-09-02 11:05:48 -07001646 */
Sarah Sharp170c0262011-09-13 16:41:12 -07001647 bw_info->mult = CTX_TO_EP_MULT(
1648 le32_to_cpu(ep_ctx->ep_info)) + 1;
Sarah Sharp9af5d712011-09-02 11:05:48 -07001649 bw_info->num_packets = CTX_TO_MAX_BURST(
1650 le32_to_cpu(ep_ctx->ep_info2)) + 1;
1651 bw_info->max_packet_size = MAX_PACKET_DECODED(
1652 le32_to_cpu(ep_ctx->ep_info2));
1653 bw_info->type = ep_type;
1654 bw_info->max_esit_payload = CTX_TO_MAX_ESIT_PAYLOAD(
1655 le32_to_cpu(ep_ctx->tx_info));
1656 }
1657 }
1658}
1659
Sarah Sharpf2217e82009-08-07 14:04:43 -07001660/* Copy output xhci_ep_ctx to the input xhci_ep_ctx copy.
1661 * Useful when you want to change one particular aspect of the endpoint and then
1662 * issue a configure endpoint command.
1663 */
1664void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001665 struct xhci_container_ctx *in_ctx,
1666 struct xhci_container_ctx *out_ctx,
1667 unsigned int ep_index)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001668{
1669 struct xhci_ep_ctx *out_ep_ctx;
1670 struct xhci_ep_ctx *in_ep_ctx;
1671
Sarah Sharp913a8a32009-09-04 10:53:13 -07001672 out_ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1673 in_ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001674
1675 in_ep_ctx->ep_info = out_ep_ctx->ep_info;
1676 in_ep_ctx->ep_info2 = out_ep_ctx->ep_info2;
1677 in_ep_ctx->deq = out_ep_ctx->deq;
1678 in_ep_ctx->tx_info = out_ep_ctx->tx_info;
1679}
1680
1681/* Copy output xhci_slot_ctx to the input xhci_slot_ctx.
1682 * Useful when you want to change one particular aspect of the endpoint and then
1683 * issue a configure endpoint command. Only the context entries field matters,
1684 * but we'll copy the whole thing anyway.
1685 */
Sarah Sharp913a8a32009-09-04 10:53:13 -07001686void xhci_slot_copy(struct xhci_hcd *xhci,
1687 struct xhci_container_ctx *in_ctx,
1688 struct xhci_container_ctx *out_ctx)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001689{
1690 struct xhci_slot_ctx *in_slot_ctx;
1691 struct xhci_slot_ctx *out_slot_ctx;
1692
Sarah Sharp913a8a32009-09-04 10:53:13 -07001693 in_slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
1694 out_slot_ctx = xhci_get_slot_ctx(xhci, out_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001695
1696 in_slot_ctx->dev_info = out_slot_ctx->dev_info;
1697 in_slot_ctx->dev_info2 = out_slot_ctx->dev_info2;
1698 in_slot_ctx->tt_info = out_slot_ctx->tt_info;
1699 in_slot_ctx->dev_state = out_slot_ctx->dev_state;
1700}
1701
John Youn254c80a2009-07-27 12:05:03 -07001702/* Set up the scratchpad buffer array and scratchpad buffers, if needed. */
1703static int scratchpad_alloc(struct xhci_hcd *xhci, gfp_t flags)
1704{
1705 int i;
1706 struct device *dev = xhci_to_hcd(xhci)->self.controller;
1707 int num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
1708
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03001709 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
1710 "Allocating %d scratchpad buffers", num_sp);
John Youn254c80a2009-07-27 12:05:03 -07001711
1712 if (!num_sp)
1713 return 0;
1714
1715 xhci->scratchpad = kzalloc(sizeof(*xhci->scratchpad), flags);
1716 if (!xhci->scratchpad)
1717 goto fail_sp;
1718
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001719 xhci->scratchpad->sp_array = dma_alloc_coherent(dev,
John Youn254c80a2009-07-27 12:05:03 -07001720 num_sp * sizeof(u64),
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001721 &xhci->scratchpad->sp_dma, flags);
John Youn254c80a2009-07-27 12:05:03 -07001722 if (!xhci->scratchpad->sp_array)
1723 goto fail_sp2;
1724
1725 xhci->scratchpad->sp_buffers = kzalloc(sizeof(void *) * num_sp, flags);
1726 if (!xhci->scratchpad->sp_buffers)
1727 goto fail_sp3;
1728
1729 xhci->scratchpad->sp_dma_buffers =
1730 kzalloc(sizeof(dma_addr_t) * num_sp, flags);
1731
1732 if (!xhci->scratchpad->sp_dma_buffers)
1733 goto fail_sp4;
1734
Matt Evans28ccd292011-03-29 13:40:46 +11001735 xhci->dcbaa->dev_context_ptrs[0] = cpu_to_le64(xhci->scratchpad->sp_dma);
John Youn254c80a2009-07-27 12:05:03 -07001736 for (i = 0; i < num_sp; i++) {
1737 dma_addr_t dma;
Peter Chen1046d6a2017-05-17 18:32:01 +03001738 void *buf = dma_zalloc_coherent(dev, xhci->page_size, &dma,
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001739 flags);
John Youn254c80a2009-07-27 12:05:03 -07001740 if (!buf)
1741 goto fail_sp5;
1742
1743 xhci->scratchpad->sp_array[i] = dma;
1744 xhci->scratchpad->sp_buffers[i] = buf;
1745 xhci->scratchpad->sp_dma_buffers[i] = dma;
1746 }
1747
1748 return 0;
1749
1750 fail_sp5:
1751 for (i = i - 1; i >= 0; i--) {
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001752 dma_free_coherent(dev, xhci->page_size,
John Youn254c80a2009-07-27 12:05:03 -07001753 xhci->scratchpad->sp_buffers[i],
1754 xhci->scratchpad->sp_dma_buffers[i]);
1755 }
1756 kfree(xhci->scratchpad->sp_dma_buffers);
1757
1758 fail_sp4:
1759 kfree(xhci->scratchpad->sp_buffers);
1760
1761 fail_sp3:
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001762 dma_free_coherent(dev, num_sp * sizeof(u64),
John Youn254c80a2009-07-27 12:05:03 -07001763 xhci->scratchpad->sp_array,
1764 xhci->scratchpad->sp_dma);
1765
1766 fail_sp2:
1767 kfree(xhci->scratchpad);
1768 xhci->scratchpad = NULL;
1769
1770 fail_sp:
1771 return -ENOMEM;
1772}
1773
1774static void scratchpad_free(struct xhci_hcd *xhci)
1775{
1776 int num_sp;
1777 int i;
Xenia Ragiadakou2a100042013-11-15 03:18:08 +02001778 struct device *dev = xhci_to_hcd(xhci)->self.controller;
John Youn254c80a2009-07-27 12:05:03 -07001779
1780 if (!xhci->scratchpad)
1781 return;
1782
1783 num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
1784
1785 for (i = 0; i < num_sp; i++) {
Xenia Ragiadakou2a100042013-11-15 03:18:08 +02001786 dma_free_coherent(dev, xhci->page_size,
John Youn254c80a2009-07-27 12:05:03 -07001787 xhci->scratchpad->sp_buffers[i],
1788 xhci->scratchpad->sp_dma_buffers[i]);
1789 }
1790 kfree(xhci->scratchpad->sp_dma_buffers);
1791 kfree(xhci->scratchpad->sp_buffers);
Xenia Ragiadakou2a100042013-11-15 03:18:08 +02001792 dma_free_coherent(dev, num_sp * sizeof(u64),
John Youn254c80a2009-07-27 12:05:03 -07001793 xhci->scratchpad->sp_array,
1794 xhci->scratchpad->sp_dma);
1795 kfree(xhci->scratchpad);
1796 xhci->scratchpad = NULL;
1797}
1798
Sarah Sharp913a8a32009-09-04 10:53:13 -07001799struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001800 bool allocate_in_ctx, bool allocate_completion,
1801 gfp_t mem_flags)
Sarah Sharp913a8a32009-09-04 10:53:13 -07001802{
1803 struct xhci_command *command;
1804
1805 command = kzalloc(sizeof(*command), mem_flags);
1806 if (!command)
1807 return NULL;
1808
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001809 if (allocate_in_ctx) {
1810 command->in_ctx =
1811 xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT,
1812 mem_flags);
1813 if (!command->in_ctx) {
1814 kfree(command);
1815 return NULL;
1816 }
Julia Lawall06e18292009-11-21 12:51:47 +01001817 }
Sarah Sharp913a8a32009-09-04 10:53:13 -07001818
1819 if (allocate_completion) {
1820 command->completion =
1821 kzalloc(sizeof(struct completion), mem_flags);
1822 if (!command->completion) {
1823 xhci_free_container_ctx(xhci, command->in_ctx);
Julia Lawall06e18292009-11-21 12:51:47 +01001824 kfree(command);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001825 return NULL;
1826 }
1827 init_completion(command->completion);
1828 }
1829
1830 command->status = 0;
1831 INIT_LIST_HEAD(&command->cmd_list);
1832 return command;
1833}
1834
Lin Wang4daf9df2015-01-09 16:06:31 +02001835void xhci_urb_free_priv(struct urb_priv *urb_priv)
Andiry Xu8e51adc2010-07-22 15:23:31 -07001836{
Andiry Xu2ffdea22011-09-02 11:05:57 -07001837 if (urb_priv) {
1838 kfree(urb_priv->td[0]);
1839 kfree(urb_priv);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001840 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001841}
1842
Sarah Sharp913a8a32009-09-04 10:53:13 -07001843void xhci_free_command(struct xhci_hcd *xhci,
1844 struct xhci_command *command)
1845{
1846 xhci_free_container_ctx(xhci,
1847 command->in_ctx);
1848 kfree(command->completion);
1849 kfree(command);
1850}
1851
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001852void xhci_mem_cleanup(struct xhci_hcd *xhci)
1853{
Xenia Ragiadakou2a100042013-11-15 03:18:08 +02001854 struct device *dev = xhci_to_hcd(xhci)->self.controller;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001855 int size;
Takashi Iwai32f1d2c2012-06-01 10:06:24 +02001856 int i, j, num_ports;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001857
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02001858 cancel_delayed_work_sync(&xhci->cmd_timer);
Mathias Nymanc311e392014-05-08 19:26:03 +03001859
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001860 /* Free the Event Ring Segment Table and the actual Event Ring */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001861 size = sizeof(struct xhci_erst_entry)*(xhci->erst.num_entries);
1862 if (xhci->erst.entries)
Xenia Ragiadakou2a100042013-11-15 03:18:08 +02001863 dma_free_coherent(dev, size,
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001864 xhci->erst.entries, xhci->erst.erst_dma_addr);
1865 xhci->erst.entries = NULL;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03001866 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed ERST");
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001867 if (xhci->event_ring)
1868 xhci_ring_free(xhci, xhci->event_ring);
1869 xhci->event_ring = NULL;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03001870 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed event ring");
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001871
Sarah Sharpdbc33302012-05-08 07:32:03 -07001872 if (xhci->lpm_command)
1873 xhci_free_command(xhci, xhci->lpm_command);
Al Cooper0eda06c2014-09-11 13:55:49 +03001874 xhci->lpm_command = NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001875 if (xhci->cmd_ring)
1876 xhci_ring_free(xhci, xhci->cmd_ring);
1877 xhci->cmd_ring = NULL;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03001878 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed command ring");
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001879 xhci_cleanup_command_queue(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001880
Mathias Nyman5dc28082014-05-28 23:51:13 +03001881 num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
Mathias Nymanc207e7c2014-09-11 13:55:48 +03001882 for (i = 0; i < num_ports && xhci->rh_bw; i++) {
Mathias Nyman5dc28082014-05-28 23:51:13 +03001883 struct xhci_interval_bw_table *bwt = &xhci->rh_bw[i].bw_table;
1884 for (j = 0; j < XHCI_MAX_INTERVAL; j++) {
1885 struct list_head *ep = &bwt->interval_bw[j].endpoints;
1886 while (!list_empty(ep))
1887 list_del_init(ep->next);
1888 }
1889 }
1890
Mathias Nyman3bf5e742017-01-03 18:28:43 +02001891 for (i = HCS_MAX_SLOTS(xhci->hcs_params1); i > 0; i--)
1892 xhci_free_virt_devices_depth_first(xhci, i);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001893
Julia Lawallc7360b32015-09-13 14:14:58 +02001894 dma_pool_destroy(xhci->segment_pool);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001895 xhci->segment_pool = NULL;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03001896 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed segment pool");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001897
Julia Lawallc7360b32015-09-13 14:14:58 +02001898 dma_pool_destroy(xhci->device_pool);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001899 xhci->device_pool = NULL;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03001900 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed device context pool");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001901
Julia Lawallc7360b32015-09-13 14:14:58 +02001902 dma_pool_destroy(xhci->small_streams_pool);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001903 xhci->small_streams_pool = NULL;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03001904 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
1905 "Freed small stream array pool");
Sarah Sharp8df75f42010-04-02 15:34:16 -07001906
Julia Lawallc7360b32015-09-13 14:14:58 +02001907 dma_pool_destroy(xhci->medium_streams_pool);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001908 xhci->medium_streams_pool = NULL;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03001909 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
1910 "Freed medium stream array pool");
Sarah Sharp8df75f42010-04-02 15:34:16 -07001911
Sarah Sharpa74588f2009-04-27 19:53:42 -07001912 if (xhci->dcbaa)
Xenia Ragiadakou2a100042013-11-15 03:18:08 +02001913 dma_free_coherent(dev, sizeof(*xhci->dcbaa),
Sarah Sharpa74588f2009-04-27 19:53:42 -07001914 xhci->dcbaa, xhci->dcbaa->dma);
1915 xhci->dcbaa = NULL;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001916
Sarah Sharp5294bea2009-11-04 11:22:19 -08001917 scratchpad_free(xhci);
Sarah Sharpda6699c2010-10-26 16:47:13 -07001918
Vladimir Murzin88696ae2013-04-09 22:33:31 +04001919 if (!xhci->rh_bw)
1920 goto no_bw;
1921
Takashi Iwai32f1d2c2012-06-01 10:06:24 +02001922 for (i = 0; i < num_ports; i++) {
1923 struct xhci_tt_bw_info *tt, *n;
1924 list_for_each_entry_safe(tt, n, &xhci->rh_bw[i].tts, tt_list) {
1925 list_del(&tt->tt_list);
1926 kfree(tt);
1927 }
Oliver Neukumf8a9e722012-05-10 10:19:21 +02001928 }
1929
Vladimir Murzin88696ae2013-04-09 22:33:31 +04001930no_bw:
Hans de Goede127329d2013-11-07 08:19:45 +01001931 xhci->cmd_ring_reserved_trbs = 0;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001932 xhci->num_usb2_ports = 0;
1933 xhci->num_usb3_ports = 0;
Oliver Neukumf8a9e722012-05-10 10:19:21 +02001934 xhci->num_active_eps = 0;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001935 kfree(xhci->usb2_ports);
1936 kfree(xhci->usb3_ports);
1937 kfree(xhci->port_array);
Sarah Sharp839c8172011-09-02 11:05:47 -07001938 kfree(xhci->rh_bw);
Mathias Nymanb630d4b2013-05-23 17:14:28 +03001939 kfree(xhci->ext_caps);
Sarah Sharpda6699c2010-10-26 16:47:13 -07001940
Lu Baolu71504062016-04-08 16:25:09 +03001941 xhci->usb2_ports = NULL;
1942 xhci->usb3_ports = NULL;
1943 xhci->port_array = NULL;
1944 xhci->rh_bw = NULL;
1945 xhci->ext_caps = NULL;
1946
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001947 xhci->page_size = 0;
1948 xhci->page_shift = 0;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001949 xhci->bus_state[0].bus_suspended = 0;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001950 xhci->bus_state[1].bus_suspended = 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001951}
1952
Sarah Sharp6648f292009-11-09 13:35:23 -08001953static int xhci_test_trb_in_td(struct xhci_hcd *xhci,
1954 struct xhci_segment *input_seg,
1955 union xhci_trb *start_trb,
1956 union xhci_trb *end_trb,
1957 dma_addr_t input_dma,
1958 struct xhci_segment *result_seg,
1959 char *test_name, int test_number)
1960{
1961 unsigned long long start_dma;
1962 unsigned long long end_dma;
1963 struct xhci_segment *seg;
1964
1965 start_dma = xhci_trb_virt_to_dma(input_seg, start_trb);
1966 end_dma = xhci_trb_virt_to_dma(input_seg, end_trb);
1967
Hans de Goedecffb9be2014-08-20 16:41:51 +03001968 seg = trb_in_td(xhci, input_seg, start_trb, end_trb, input_dma, false);
Sarah Sharp6648f292009-11-09 13:35:23 -08001969 if (seg != result_seg) {
1970 xhci_warn(xhci, "WARN: %s TRB math test %d failed!\n",
1971 test_name, test_number);
1972 xhci_warn(xhci, "Tested TRB math w/ seg %p and "
1973 "input DMA 0x%llx\n",
1974 input_seg,
1975 (unsigned long long) input_dma);
1976 xhci_warn(xhci, "starting TRB %p (0x%llx DMA), "
1977 "ending TRB %p (0x%llx DMA)\n",
1978 start_trb, start_dma,
1979 end_trb, end_dma);
1980 xhci_warn(xhci, "Expected seg %p, got seg %p\n",
1981 result_seg, seg);
Hans de Goedecffb9be2014-08-20 16:41:51 +03001982 trb_in_td(xhci, input_seg, start_trb, end_trb, input_dma,
1983 true);
Sarah Sharp6648f292009-11-09 13:35:23 -08001984 return -1;
1985 }
1986 return 0;
1987}
1988
1989/* TRB math checks for xhci_trb_in_td(), using the command and event rings. */
Lin Wang4daf9df2015-01-09 16:06:31 +02001990static int xhci_check_trb_in_td_math(struct xhci_hcd *xhci)
Sarah Sharp6648f292009-11-09 13:35:23 -08001991{
1992 struct {
1993 dma_addr_t input_dma;
1994 struct xhci_segment *result_seg;
1995 } simple_test_vector [] = {
1996 /* A zeroed DMA field should fail */
1997 { 0, NULL },
1998 /* One TRB before the ring start should fail */
1999 { xhci->event_ring->first_seg->dma - 16, NULL },
2000 /* One byte before the ring start should fail */
2001 { xhci->event_ring->first_seg->dma - 1, NULL },
2002 /* Starting TRB should succeed */
2003 { xhci->event_ring->first_seg->dma, xhci->event_ring->first_seg },
2004 /* Ending TRB should succeed */
2005 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16,
2006 xhci->event_ring->first_seg },
2007 /* One byte after the ring end should fail */
2008 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16 + 1, NULL },
2009 /* One TRB after the ring end should fail */
2010 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT)*16, NULL },
2011 /* An address of all ones should fail */
2012 { (dma_addr_t) (~0), NULL },
2013 };
2014 struct {
2015 struct xhci_segment *input_seg;
2016 union xhci_trb *start_trb;
2017 union xhci_trb *end_trb;
2018 dma_addr_t input_dma;
2019 struct xhci_segment *result_seg;
2020 } complex_test_vector [] = {
2021 /* Test feeding a valid DMA address from a different ring */
2022 { .input_seg = xhci->event_ring->first_seg,
2023 .start_trb = xhci->event_ring->first_seg->trbs,
2024 .end_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
2025 .input_dma = xhci->cmd_ring->first_seg->dma,
2026 .result_seg = NULL,
2027 },
2028 /* Test feeding a valid end TRB from a different ring */
2029 { .input_seg = xhci->event_ring->first_seg,
2030 .start_trb = xhci->event_ring->first_seg->trbs,
2031 .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
2032 .input_dma = xhci->cmd_ring->first_seg->dma,
2033 .result_seg = NULL,
2034 },
2035 /* Test feeding a valid start and end TRB from a different ring */
2036 { .input_seg = xhci->event_ring->first_seg,
2037 .start_trb = xhci->cmd_ring->first_seg->trbs,
2038 .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
2039 .input_dma = xhci->cmd_ring->first_seg->dma,
2040 .result_seg = NULL,
2041 },
2042 /* TRB in this ring, but after this TD */
2043 { .input_seg = xhci->event_ring->first_seg,
2044 .start_trb = &xhci->event_ring->first_seg->trbs[0],
2045 .end_trb = &xhci->event_ring->first_seg->trbs[3],
2046 .input_dma = xhci->event_ring->first_seg->dma + 4*16,
2047 .result_seg = NULL,
2048 },
2049 /* TRB in this ring, but before this TD */
2050 { .input_seg = xhci->event_ring->first_seg,
2051 .start_trb = &xhci->event_ring->first_seg->trbs[3],
2052 .end_trb = &xhci->event_ring->first_seg->trbs[6],
2053 .input_dma = xhci->event_ring->first_seg->dma + 2*16,
2054 .result_seg = NULL,
2055 },
2056 /* TRB in this ring, but after this wrapped TD */
2057 { .input_seg = xhci->event_ring->first_seg,
2058 .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
2059 .end_trb = &xhci->event_ring->first_seg->trbs[1],
2060 .input_dma = xhci->event_ring->first_seg->dma + 2*16,
2061 .result_seg = NULL,
2062 },
2063 /* TRB in this ring, but before this wrapped TD */
2064 { .input_seg = xhci->event_ring->first_seg,
2065 .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
2066 .end_trb = &xhci->event_ring->first_seg->trbs[1],
2067 .input_dma = xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 4)*16,
2068 .result_seg = NULL,
2069 },
2070 /* TRB not in this ring, and we have a wrapped TD */
2071 { .input_seg = xhci->event_ring->first_seg,
2072 .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
2073 .end_trb = &xhci->event_ring->first_seg->trbs[1],
2074 .input_dma = xhci->cmd_ring->first_seg->dma + 2*16,
2075 .result_seg = NULL,
2076 },
2077 };
2078
2079 unsigned int num_tests;
2080 int i, ret;
2081
Kulikov Vasiliye10fa472010-06-28 15:55:46 +04002082 num_tests = ARRAY_SIZE(simple_test_vector);
Sarah Sharp6648f292009-11-09 13:35:23 -08002083 for (i = 0; i < num_tests; i++) {
2084 ret = xhci_test_trb_in_td(xhci,
2085 xhci->event_ring->first_seg,
2086 xhci->event_ring->first_seg->trbs,
2087 &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
2088 simple_test_vector[i].input_dma,
2089 simple_test_vector[i].result_seg,
2090 "Simple", i);
2091 if (ret < 0)
2092 return ret;
2093 }
2094
Kulikov Vasiliye10fa472010-06-28 15:55:46 +04002095 num_tests = ARRAY_SIZE(complex_test_vector);
Sarah Sharp6648f292009-11-09 13:35:23 -08002096 for (i = 0; i < num_tests; i++) {
2097 ret = xhci_test_trb_in_td(xhci,
2098 complex_test_vector[i].input_seg,
2099 complex_test_vector[i].start_trb,
2100 complex_test_vector[i].end_trb,
2101 complex_test_vector[i].input_dma,
2102 complex_test_vector[i].result_seg,
2103 "Complex", i);
2104 if (ret < 0)
2105 return ret;
2106 }
2107 xhci_dbg(xhci, "TRB math tests passed.\n");
2108 return 0;
2109}
2110
Sarah Sharp257d5852010-07-29 22:12:56 -07002111static void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
2112{
2113 u64 temp;
2114 dma_addr_t deq;
2115
2116 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2117 xhci->event_ring->dequeue);
2118 if (deq == 0 && !in_interrupt())
2119 xhci_warn(xhci, "WARN something wrong with SW event ring "
2120 "dequeue ptr.\n");
2121 /* Update HC event ring dequeue pointer */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002122 temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp257d5852010-07-29 22:12:56 -07002123 temp &= ERST_PTR_MASK;
2124 /* Don't clear the EHB bit (which is RW1C) because
2125 * there might be more events to service.
2126 */
2127 temp &= ~ERST_EHB;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002128 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2129 "// Write event ring dequeue pointer, "
2130 "preserving EHB bit");
Sarah Sharp477632d2014-01-29 14:02:00 -08002131 xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
Sarah Sharp257d5852010-07-29 22:12:56 -07002132 &xhci->ir_set->erst_dequeue);
2133}
2134
Sarah Sharpda6699c2010-10-26 16:47:13 -07002135static void xhci_add_in_port(struct xhci_hcd *xhci, unsigned int num_ports,
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002136 __le32 __iomem *addr, int max_caps)
Sarah Sharpda6699c2010-10-26 16:47:13 -07002137{
2138 u32 temp, port_offset, port_count;
2139 int i;
YD Tseng4581d7d2017-06-09 14:48:40 +03002140 u8 major_revision, minor_revision;
Mathias Nyman47189092015-10-01 18:40:34 +03002141 struct xhci_hub *rhub;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002142
Mathias Nyman47189092015-10-01 18:40:34 +03002143 temp = readl(addr);
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002144 major_revision = XHCI_EXT_PORT_MAJOR(temp);
YD Tseng4581d7d2017-06-09 14:48:40 +03002145 minor_revision = XHCI_EXT_PORT_MINOR(temp);
Mathias Nyman47189092015-10-01 18:40:34 +03002146
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002147 if (major_revision == 0x03) {
Mathias Nyman47189092015-10-01 18:40:34 +03002148 rhub = &xhci->usb3_rhub;
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002149 } else if (major_revision <= 0x02) {
Mathias Nyman47189092015-10-01 18:40:34 +03002150 rhub = &xhci->usb2_rhub;
2151 } else {
Sarah Sharpda6699c2010-10-26 16:47:13 -07002152 xhci_warn(xhci, "Ignoring unknown port speed, "
2153 "Ext Cap %p, revision = 0x%x\n",
2154 addr, major_revision);
2155 /* Ignoring port protocol we can't understand. FIXME */
2156 return;
2157 }
Mathias Nyman47189092015-10-01 18:40:34 +03002158 rhub->maj_rev = XHCI_EXT_PORT_MAJOR(temp);
YD Tseng4581d7d2017-06-09 14:48:40 +03002159
2160 if (rhub->min_rev < minor_revision)
2161 rhub->min_rev = minor_revision;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002162
2163 /* Port offset and count in the third dword, see section 7.2 */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002164 temp = readl(addr + 2);
Sarah Sharpda6699c2010-10-26 16:47:13 -07002165 port_offset = XHCI_EXT_PORT_OFF(temp);
2166 port_count = XHCI_EXT_PORT_COUNT(temp);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002167 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2168 "Ext Cap %p, port offset = %u, "
2169 "count = %u, revision = 0x%x",
Sarah Sharpda6699c2010-10-26 16:47:13 -07002170 addr, port_offset, port_count, major_revision);
2171 /* Port count includes the current port offset */
2172 if (port_offset == 0 || (port_offset + port_count - 1) > num_ports)
2173 /* WTF? "Valid values are ‘1’ to MaxPorts" */
2174 return;
Andiry Xufc71ff72011-09-23 14:19:51 -07002175
Mathias Nyman47189092015-10-01 18:40:34 +03002176 rhub->psi_count = XHCI_EXT_PORT_PSIC(temp);
2177 if (rhub->psi_count) {
2178 rhub->psi = kcalloc(rhub->psi_count, sizeof(*rhub->psi),
2179 GFP_KERNEL);
2180 if (!rhub->psi)
2181 rhub->psi_count = 0;
2182
2183 rhub->psi_uid_count++;
2184 for (i = 0; i < rhub->psi_count; i++) {
2185 rhub->psi[i] = readl(addr + 4 + i);
2186
2187 /* count unique ID values, two consecutive entries can
2188 * have the same ID if link is assymetric
2189 */
2190 if (i && (XHCI_EXT_PORT_PSIV(rhub->psi[i]) !=
2191 XHCI_EXT_PORT_PSIV(rhub->psi[i - 1])))
2192 rhub->psi_uid_count++;
2193
2194 xhci_dbg(xhci, "PSIV:%d PSIE:%d PLT:%d PFD:%d LP:%d PSIM:%d\n",
2195 XHCI_EXT_PORT_PSIV(rhub->psi[i]),
2196 XHCI_EXT_PORT_PSIE(rhub->psi[i]),
2197 XHCI_EXT_PORT_PLT(rhub->psi[i]),
2198 XHCI_EXT_PORT_PFD(rhub->psi[i]),
2199 XHCI_EXT_PORT_LP(rhub->psi[i]),
2200 XHCI_EXT_PORT_PSIM(rhub->psi[i]));
2201 }
2202 }
Mathias Nymanb630d4b2013-05-23 17:14:28 +03002203 /* cache usb2 port capabilities */
2204 if (major_revision < 0x03 && xhci->num_ext_caps < max_caps)
2205 xhci->ext_caps[xhci->num_ext_caps++] = temp;
2206
Andiry Xufc71ff72011-09-23 14:19:51 -07002207 /* Check the host's USB2 LPM capability */
2208 if ((xhci->hci_version == 0x96) && (major_revision != 0x03) &&
2209 (temp & XHCI_L1C)) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002210 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2211 "xHCI 0.96: support USB2 software lpm");
Andiry Xufc71ff72011-09-23 14:19:51 -07002212 xhci->sw_lpm_support = 1;
2213 }
2214
2215 if ((xhci->hci_version >= 0x100) && (major_revision != 0x03)) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002216 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2217 "xHCI 1.0: support USB2 software lpm");
Andiry Xufc71ff72011-09-23 14:19:51 -07002218 xhci->sw_lpm_support = 1;
2219 if (temp & XHCI_HLC) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002220 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2221 "xHCI 1.0: support USB2 hardware lpm");
Andiry Xufc71ff72011-09-23 14:19:51 -07002222 xhci->hw_lpm_support = 1;
2223 }
2224 }
2225
Sarah Sharpda6699c2010-10-26 16:47:13 -07002226 port_offset--;
2227 for (i = port_offset; i < (port_offset + port_count); i++) {
2228 /* Duplicate entry. Ignore the port if the revisions differ. */
2229 if (xhci->port_array[i] != 0) {
2230 xhci_warn(xhci, "Duplicate port entry, Ext Cap %p,"
2231 " port %u\n", addr, i);
2232 xhci_warn(xhci, "Port was marked as USB %u, "
2233 "duplicated as USB %u\n",
2234 xhci->port_array[i], major_revision);
2235 /* Only adjust the roothub port counts if we haven't
2236 * found a similar duplicate.
2237 */
2238 if (xhci->port_array[i] != major_revision &&
Dan Carpenter22e04872011-03-17 22:39:49 +03002239 xhci->port_array[i] != DUPLICATE_ENTRY) {
Sarah Sharpda6699c2010-10-26 16:47:13 -07002240 if (xhci->port_array[i] == 0x03)
2241 xhci->num_usb3_ports--;
2242 else
2243 xhci->num_usb2_ports--;
Dan Carpenter22e04872011-03-17 22:39:49 +03002244 xhci->port_array[i] = DUPLICATE_ENTRY;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002245 }
2246 /* FIXME: Should we disable the port? */
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002247 continue;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002248 }
2249 xhci->port_array[i] = major_revision;
2250 if (major_revision == 0x03)
2251 xhci->num_usb3_ports++;
2252 else
2253 xhci->num_usb2_ports++;
2254 }
2255 /* FIXME: Should we disable ports not in the Extended Capabilities? */
2256}
2257
2258/*
2259 * Scan the Extended Capabilities for the "Supported Protocol Capabilities" that
2260 * specify what speeds each port is supposed to be. We can't count on the port
2261 * speed bits in the PORTSC register being correct until a device is connected,
2262 * but we need to set up the two fake roothubs with the correct number of USB
2263 * 3.0 and USB 2.0 ports at host controller initialization time.
2264 */
2265static int xhci_setup_port_arrays(struct xhci_hcd *xhci, gfp_t flags)
2266{
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002267 void __iomem *base;
2268 u32 offset;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002269 unsigned int num_ports;
Sarah Sharp2e279802011-09-02 11:05:50 -07002270 int i, j, port_index;
Mathias Nymanb630d4b2013-05-23 17:14:28 +03002271 int cap_count = 0;
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002272 u32 cap_start;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002273
2274 num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
2275 xhci->port_array = kzalloc(sizeof(*xhci->port_array)*num_ports, flags);
2276 if (!xhci->port_array)
2277 return -ENOMEM;
2278
Sarah Sharp839c8172011-09-02 11:05:47 -07002279 xhci->rh_bw = kzalloc(sizeof(*xhci->rh_bw)*num_ports, flags);
2280 if (!xhci->rh_bw)
2281 return -ENOMEM;
Sarah Sharp2e279802011-09-02 11:05:50 -07002282 for (i = 0; i < num_ports; i++) {
2283 struct xhci_interval_bw_table *bw_table;
2284
Sarah Sharp839c8172011-09-02 11:05:47 -07002285 INIT_LIST_HEAD(&xhci->rh_bw[i].tts);
Sarah Sharp2e279802011-09-02 11:05:50 -07002286 bw_table = &xhci->rh_bw[i].bw_table;
2287 for (j = 0; j < XHCI_MAX_INTERVAL; j++)
2288 INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
2289 }
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002290 base = &xhci->cap_regs->hc_capbase;
Sarah Sharp839c8172011-09-02 11:05:47 -07002291
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002292 cap_start = xhci_find_next_ext_cap(base, 0, XHCI_EXT_CAPS_PROTOCOL);
2293 if (!cap_start) {
2294 xhci_err(xhci, "No Extended Capability registers, unable to set up roothub\n");
2295 return -ENODEV;
2296 }
Mathias Nymanb630d4b2013-05-23 17:14:28 +03002297
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002298 offset = cap_start;
Mathias Nymanb630d4b2013-05-23 17:14:28 +03002299 /* count extended protocol capability entries for later caching */
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002300 while (offset) {
2301 cap_count++;
2302 offset = xhci_find_next_ext_cap(base, offset,
2303 XHCI_EXT_CAPS_PROTOCOL);
2304 }
Mathias Nymanb630d4b2013-05-23 17:14:28 +03002305
2306 xhci->ext_caps = kzalloc(sizeof(*xhci->ext_caps) * cap_count, flags);
2307 if (!xhci->ext_caps)
2308 return -ENOMEM;
2309
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002310 offset = cap_start;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002311
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002312 while (offset) {
2313 xhci_add_in_port(xhci, num_ports, base + offset, cap_count);
2314 if (xhci->num_usb2_ports + xhci->num_usb3_ports == num_ports)
Sarah Sharpda6699c2010-10-26 16:47:13 -07002315 break;
Mathias Nymand5ddcdf2015-11-24 13:09:58 +02002316 offset = xhci_find_next_ext_cap(base, offset,
2317 XHCI_EXT_CAPS_PROTOCOL);
Sarah Sharpda6699c2010-10-26 16:47:13 -07002318 }
2319
2320 if (xhci->num_usb2_ports == 0 && xhci->num_usb3_ports == 0) {
2321 xhci_warn(xhci, "No ports on the roothubs?\n");
2322 return -ENODEV;
2323 }
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002324 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2325 "Found %u USB 2.0 ports and %u USB 3.0 ports.",
Sarah Sharpda6699c2010-10-26 16:47:13 -07002326 xhci->num_usb2_ports, xhci->num_usb3_ports);
Sarah Sharpd30b2a22010-11-23 10:42:22 -08002327
2328 /* Place limits on the number of roothub ports so that the hub
2329 * descriptors aren't longer than the USB core will allocate.
2330 */
2331 if (xhci->num_usb3_ports > 15) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002332 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2333 "Limiting USB 3.0 roothub ports to 15.");
Sarah Sharpd30b2a22010-11-23 10:42:22 -08002334 xhci->num_usb3_ports = 15;
2335 }
2336 if (xhci->num_usb2_ports > USB_MAXCHILDREN) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002337 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2338 "Limiting USB 2.0 roothub ports to %u.",
Sarah Sharpd30b2a22010-11-23 10:42:22 -08002339 USB_MAXCHILDREN);
2340 xhci->num_usb2_ports = USB_MAXCHILDREN;
2341 }
2342
Sarah Sharpda6699c2010-10-26 16:47:13 -07002343 /*
2344 * Note we could have all USB 3.0 ports, or all USB 2.0 ports.
2345 * Not sure how the USB core will handle a hub with no ports...
2346 */
2347 if (xhci->num_usb2_ports) {
2348 xhci->usb2_ports = kmalloc(sizeof(*xhci->usb2_ports)*
2349 xhci->num_usb2_ports, flags);
2350 if (!xhci->usb2_ports)
2351 return -ENOMEM;
2352
2353 port_index = 0;
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002354 for (i = 0; i < num_ports; i++) {
2355 if (xhci->port_array[i] == 0x03 ||
2356 xhci->port_array[i] == 0 ||
Dan Carpenter22e04872011-03-17 22:39:49 +03002357 xhci->port_array[i] == DUPLICATE_ENTRY)
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002358 continue;
2359
2360 xhci->usb2_ports[port_index] =
2361 &xhci->op_regs->port_status_base +
2362 NUM_PORT_REGS*i;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002363 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2364 "USB 2.0 port at index %u, "
2365 "addr = %p", i,
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002366 xhci->usb2_ports[port_index]);
2367 port_index++;
Sarah Sharpd30b2a22010-11-23 10:42:22 -08002368 if (port_index == xhci->num_usb2_ports)
2369 break;
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002370 }
Sarah Sharpda6699c2010-10-26 16:47:13 -07002371 }
2372 if (xhci->num_usb3_ports) {
2373 xhci->usb3_ports = kmalloc(sizeof(*xhci->usb3_ports)*
2374 xhci->num_usb3_ports, flags);
2375 if (!xhci->usb3_ports)
2376 return -ENOMEM;
2377
2378 port_index = 0;
2379 for (i = 0; i < num_ports; i++)
2380 if (xhci->port_array[i] == 0x03) {
2381 xhci->usb3_ports[port_index] =
2382 &xhci->op_regs->port_status_base +
2383 NUM_PORT_REGS*i;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002384 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2385 "USB 3.0 port at index %u, "
2386 "addr = %p", i,
Sarah Sharpda6699c2010-10-26 16:47:13 -07002387 xhci->usb3_ports[port_index]);
2388 port_index++;
Sarah Sharpd30b2a22010-11-23 10:42:22 -08002389 if (port_index == xhci->num_usb3_ports)
2390 break;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002391 }
2392 }
2393 return 0;
2394}
Sarah Sharp6648f292009-11-09 13:35:23 -08002395
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002396int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags)
2397{
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002398 dma_addr_t dma;
2399 struct device *dev = xhci_to_hcd(xhci)->self.controller;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002400 unsigned int val, val2;
Sarah Sharp8e595a52009-07-27 12:03:31 -07002401 u64 val_64;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002402 struct xhci_segment *seg;
Sarah Sharp623bef92011-11-11 14:57:33 -08002403 u32 page_size, temp;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002404 int i;
2405
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03002406 INIT_LIST_HEAD(&xhci->cmd_list);
Sergio Aguirre331de002013-04-04 10:32:13 -07002407
OGAWA Hirofumi799dfde2017-01-03 18:28:50 +02002408 /* init command timeout work */
2409 INIT_DELAYED_WORK(&xhci->cmd_timer, xhci_handle_command_timeout);
OGAWA Hirofumi63d92d12017-01-03 18:28:51 +02002410 init_completion(&xhci->cmd_ring_stop_completion);
Mathias Nymancc8e4fc2015-09-21 17:46:17 +03002411
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002412 page_size = readl(&xhci->op_regs->page_size);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002413 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2414 "Supported page size register = 0x%x", page_size);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002415 for (i = 0; i < 16; i++) {
2416 if ((0x1 & page_size) != 0)
2417 break;
2418 page_size = page_size >> 1;
2419 }
2420 if (i < 16)
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002421 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2422 "Supported page size of %iK", (1 << (i+12)) / 1024);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002423 else
2424 xhci_warn(xhci, "WARN: no supported page size\n");
2425 /* Use 4K pages, since that's common and the minimum the HC supports */
2426 xhci->page_shift = 12;
2427 xhci->page_size = 1 << xhci->page_shift;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002428 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2429 "HCD page size set to %iK", xhci->page_size / 1024);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002430
2431 /*
2432 * Program the Number of Device Slots Enabled field in the CONFIG
2433 * register with the max value of slots the HC can handle.
2434 */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002435 val = HCS_MAX_SLOTS(readl(&xhci->cap_regs->hcs_params1));
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002436 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2437 "// xHC can handle at most %d device slots.", val);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002438 val2 = readl(&xhci->op_regs->config_reg);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002439 val |= (val2 & ~HCS_SLOTS_MASK);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002440 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2441 "// Setting Max device slots reg = 0x%x.", val);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002442 writel(val, &xhci->op_regs->config_reg);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002443
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002444 /*
Sarah Sharpa74588f2009-04-27 19:53:42 -07002445 * Section 5.4.8 - doorbell array must be
2446 * "physically contiguous and 64-byte (cache line) aligned".
2447 */
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07002448 xhci->dcbaa = dma_alloc_coherent(dev, sizeof(*xhci->dcbaa), &dma,
Dan Carpenter6db52152016-11-10 22:33:17 +03002449 flags);
Sarah Sharpa74588f2009-04-27 19:53:42 -07002450 if (!xhci->dcbaa)
2451 goto fail;
2452 memset(xhci->dcbaa, 0, sizeof *(xhci->dcbaa));
2453 xhci->dcbaa->dma = dma;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002454 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2455 "// Device context base array address = 0x%llx (DMA), %p (virt)",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002456 (unsigned long long)xhci->dcbaa->dma, xhci->dcbaa);
Sarah Sharp477632d2014-01-29 14:02:00 -08002457 xhci_write_64(xhci, dma, &xhci->op_regs->dcbaa_ptr);
Sarah Sharpa74588f2009-04-27 19:53:42 -07002458
2459 /*
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002460 * Initialize the ring segment pool. The ring must be a contiguous
2461 * structure comprised of TRBs. The TRBs must be 16 byte aligned,
Hans de Goede84c1e402013-11-05 15:50:03 +01002462 * however, the command ring segment needs 64-byte aligned segments
2463 * and our use of dma addresses in the trb_address_map radix tree needs
2464 * TRB_SEGMENT_SIZE alignment, so we pick the greater alignment need.
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002465 */
2466 xhci->segment_pool = dma_pool_create("xHCI ring segments", dev,
Hans de Goede84c1e402013-11-05 15:50:03 +01002467 TRB_SEGMENT_SIZE, TRB_SEGMENT_SIZE, xhci->page_size);
John Yound115b042009-07-27 12:05:15 -07002468
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002469 /* See Table 46 and Note on Figure 55 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002470 xhci->device_pool = dma_pool_create("xHCI input/output contexts", dev,
John Yound115b042009-07-27 12:05:15 -07002471 2112, 64, xhci->page_size);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002472 if (!xhci->segment_pool || !xhci->device_pool)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002473 goto fail;
2474
Sarah Sharp8df75f42010-04-02 15:34:16 -07002475 /* Linear stream context arrays don't have any boundary restrictions,
2476 * and only need to be 16-byte aligned.
2477 */
2478 xhci->small_streams_pool =
2479 dma_pool_create("xHCI 256 byte stream ctx arrays",
2480 dev, SMALL_STREAM_ARRAY_SIZE, 16, 0);
2481 xhci->medium_streams_pool =
2482 dma_pool_create("xHCI 1KB stream ctx arrays",
2483 dev, MEDIUM_STREAM_ARRAY_SIZE, 16, 0);
2484 /* Any stream context array bigger than MEDIUM_STREAM_ARRAY_SIZE
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07002485 * will be allocated with dma_alloc_coherent()
Sarah Sharp8df75f42010-04-02 15:34:16 -07002486 */
2487
2488 if (!xhci->small_streams_pool || !xhci->medium_streams_pool)
2489 goto fail;
2490
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002491 /* Set up the command ring to have one segments for now. */
Mathias Nymanf9c589e2016-06-21 10:58:02 +03002492 xhci->cmd_ring = xhci_ring_alloc(xhci, 1, 1, TYPE_COMMAND, 0, flags);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002493 if (!xhci->cmd_ring)
2494 goto fail;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002495 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2496 "Allocated command ring at %p", xhci->cmd_ring);
2497 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "First segment DMA is 0x%llx",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002498 (unsigned long long)xhci->cmd_ring->first_seg->dma);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002499
2500 /* Set the address in the Command Ring Control register */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002501 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp8e595a52009-07-27 12:03:31 -07002502 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
2503 (xhci->cmd_ring->first_seg->dma & (u64) ~CMD_RING_RSVD_BITS) |
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002504 xhci->cmd_ring->cycle_state;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002505 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
Peter Chen91cd8f92017-04-19 16:55:52 +03002506 "// Setting command ring address to 0x%016llx", val_64);
Sarah Sharp477632d2014-01-29 14:02:00 -08002507 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002508 xhci_dbg_cmd_ptrs(xhci);
2509
Sarah Sharpdbc33302012-05-08 07:32:03 -07002510 xhci->lpm_command = xhci_alloc_command(xhci, true, true, flags);
2511 if (!xhci->lpm_command)
2512 goto fail;
2513
2514 /* Reserve one command ring TRB for disabling LPM.
2515 * Since the USB core grabs the shared usb_bus bandwidth mutex before
2516 * disabling LPM, we only need to reserve one TRB for all devices.
2517 */
2518 xhci->cmd_ring_reserved_trbs++;
2519
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002520 val = readl(&xhci->cap_regs->db_off);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002521 val &= DBOFF_MASK;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002522 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2523 "// Doorbell array is located at offset 0x%x"
2524 " from cap regs base addr", val);
Dmitry Torokhovc50a00f2011-02-08 16:29:34 -08002525 xhci->dba = (void __iomem *) xhci->cap_regs + val;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002526 xhci_dbg_regs(xhci);
2527 xhci_print_run_regs(xhci);
2528 /* Set ir_set to interrupt register set 0 */
Dmitry Torokhovc50a00f2011-02-08 16:29:34 -08002529 xhci->ir_set = &xhci->run_regs->ir_set[0];
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002530
2531 /*
2532 * Event ring setup: Allocate a normal ring, but also setup
2533 * the event ring segment table (ERST). Section 4.9.3.
2534 */
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002535 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Allocating event ring");
Andiry Xu186a7ef2012-03-05 17:49:36 +08002536 xhci->event_ring = xhci_ring_alloc(xhci, ERST_NUM_SEGS, 1, TYPE_EVENT,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03002537 0, flags);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002538 if (!xhci->event_ring)
2539 goto fail;
Lin Wang4daf9df2015-01-09 16:06:31 +02002540 if (xhci_check_trb_in_td_math(xhci) < 0)
Sarah Sharp6648f292009-11-09 13:35:23 -08002541 goto fail;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002542
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07002543 xhci->erst.entries = dma_alloc_coherent(dev,
2544 sizeof(struct xhci_erst_entry) * ERST_NUM_SEGS, &dma,
Dan Carpenter6db52152016-11-10 22:33:17 +03002545 flags);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002546 if (!xhci->erst.entries)
2547 goto fail;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002548 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2549 "// Allocated event ring segment table at 0x%llx",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002550 (unsigned long long)dma);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002551
2552 memset(xhci->erst.entries, 0, sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS);
2553 xhci->erst.num_entries = ERST_NUM_SEGS;
2554 xhci->erst.erst_dma_addr = dma;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002555 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2556 "Set ERST to 0; private num segs = %i, virt addr = %p, dma addr = 0x%llx",
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002557 xhci->erst.num_entries,
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002558 xhci->erst.entries,
2559 (unsigned long long)xhci->erst.erst_dma_addr);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002560
2561 /* set ring base address and size for each segment table entry */
2562 for (val = 0, seg = xhci->event_ring->first_seg; val < ERST_NUM_SEGS; val++) {
2563 struct xhci_erst_entry *entry = &xhci->erst.entries[val];
Matt Evans28ccd292011-03-29 13:40:46 +11002564 entry->seg_addr = cpu_to_le64(seg->dma);
2565 entry->seg_size = cpu_to_le32(TRBS_PER_SEGMENT);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002566 entry->rsvd = 0;
2567 seg = seg->next;
2568 }
2569
2570 /* set ERST count with the number of entries in the segment table */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002571 val = readl(&xhci->ir_set->erst_size);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002572 val &= ERST_SIZE_MASK;
2573 val |= ERST_NUM_SEGS;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002574 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2575 "// Write ERST size = %i to ir_set 0 (some bits preserved)",
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002576 val);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002577 writel(val, &xhci->ir_set->erst_size);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002578
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002579 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2580 "// Set ERST entries to point to event ring.");
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002581 /* set the segment table base address */
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002582 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2583 "// Set ERST base address for ir_set 0 = 0x%llx",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002584 (unsigned long long)xhci->erst.erst_dma_addr);
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002585 val_64 = xhci_read_64(xhci, &xhci->ir_set->erst_base);
Sarah Sharp8e595a52009-07-27 12:03:31 -07002586 val_64 &= ERST_PTR_MASK;
2587 val_64 |= (xhci->erst.erst_dma_addr & (u64) ~ERST_PTR_MASK);
Sarah Sharp477632d2014-01-29 14:02:00 -08002588 xhci_write_64(xhci, val_64, &xhci->ir_set->erst_base);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002589
2590 /* Set the event ring dequeue address */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002591 xhci_set_hc_event_deq(xhci);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +03002592 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2593 "Wrote ERST address to ir_set 0.");
Dmitry Torokhov09ece302011-02-08 16:29:33 -08002594 xhci_print_ir_set(xhci, 0);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002595
2596 /*
2597 * XXX: Might need to set the Interrupter Moderation Register to
2598 * something other than the default (~1ms minimum between interrupts).
2599 * See section 5.5.1.2.
2600 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002601 init_completion(&xhci->addr_dev);
2602 for (i = 0; i < MAX_HC_SLOTS; ++i)
Randy Dunlap326b4812010-04-19 08:53:50 -07002603 xhci->devs[i] = NULL;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08002604 for (i = 0; i < USB_MAXCHILDREN; ++i) {
Sarah Sharp20b67cf2010-12-15 12:47:14 -08002605 xhci->bus_state[0].resume_done[i] = 0;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08002606 xhci->bus_state[1].resume_done[i] = 0;
Sarah Sharp8b3d4572013-08-20 08:12:12 -07002607 /* Only the USB 2.0 completions will ever be used. */
2608 init_completion(&xhci->bus_state[1].rexit_done[i]);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08002609 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002610
John Youn254c80a2009-07-27 12:05:03 -07002611 if (scratchpad_alloc(xhci, flags))
2612 goto fail;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002613 if (xhci_setup_port_arrays(xhci, flags))
2614 goto fail;
John Youn254c80a2009-07-27 12:05:03 -07002615
Sarah Sharp623bef92011-11-11 14:57:33 -08002616 /* Enable USB 3.0 device notifications for function remote wake, which
2617 * is necessary for allowing USB 3.0 devices to do remote wakeup from
2618 * U3 (device suspend).
2619 */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002620 temp = readl(&xhci->op_regs->dev_notification);
Sarah Sharp623bef92011-11-11 14:57:33 -08002621 temp &= ~DEV_NOTE_MASK;
2622 temp |= DEV_NOTE_FWAKE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002623 writel(temp, &xhci->op_regs->dev_notification);
Sarah Sharp623bef92011-11-11 14:57:33 -08002624
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002625 return 0;
John Youn254c80a2009-07-27 12:05:03 -07002626
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002627fail:
2628 xhci_warn(xhci, "Couldn't initialize memory\n");
Sarah Sharp159e1fc2012-03-16 13:09:39 -07002629 xhci_halt(xhci);
2630 xhci_reset(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002631 xhci_mem_cleanup(xhci);
2632 return -ENOMEM;
2633}