blob: 8aa9d9065e8edb7b61f20c1e3eecd18d590fb3ba [file] [log] [blame]
Shawn Guo13eed982011-09-06 15:05:25 +08001/*
Anson Huange95dddb2013-03-20 19:39:42 -04002 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Shawn Guo13eed982011-09-06 15:05:25 +08003 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Richard Zhaoa2585612012-04-24 14:19:13 +080013#include <linux/clk.h>
14#include <linux/clkdev.h>
Shawn Guo96574a62013-01-08 14:25:14 +080015#include <linux/cpu.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010016#include <linux/delay.h>
Robert Leeb9d18dc2012-05-21 17:50:30 -050017#include <linux/export.h>
Shawn Guo13eed982011-09-06 15:05:25 +080018#include <linux/init.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010019#include <linux/io.h>
Shawn Guo13eed982011-09-06 15:05:25 +080020#include <linux/irq.h>
Rob Herring0529e3152012-11-05 16:18:28 -060021#include <linux/irqchip.h>
Shawn Guo13eed982011-09-06 15:05:25 +080022#include <linux/of.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010023#include <linux/of_address.h>
Shawn Guo13eed982011-09-06 15:05:25 +080024#include <linux/of_irq.h>
25#include <linux/of_platform.h>
Shawn Guo96574a62013-01-08 14:25:14 +080026#include <linux/opp.h>
Richard Zhao477fce42011-12-14 09:26:47 +080027#include <linux/phy.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080028#include <linux/regmap.h>
Richard Zhao477fce42011-12-14 09:26:47 +080029#include <linux/micrel_phy.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080030#include <linux/mfd/syscon.h>
Marc Zyngier58458e02012-01-10 19:44:19 +000031#include <asm/smp_twd.h>
Shawn Guo13eed982011-09-06 15:05:25 +080032#include <asm/hardware/cache-l2x0.h>
Shawn Guo13eed982011-09-06 15:05:25 +080033#include <asm/mach/arch.h>
Shawn Guo3e549a62013-01-17 16:37:42 +080034#include <asm/mach/map.h>
Shawn Guo13eed982011-09-06 15:05:25 +080035#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010036#include <asm/system_misc.h>
Shawn Guo13eed982011-09-06 15:05:25 +080037
Shawn Guoe3372472012-09-13 21:01:00 +080038#include "common.h"
Shawn Guoe29248c2012-09-13 21:12:50 +080039#include "cpuidle.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080040#include "hardware.h"
Robert Leeb9d18dc2012-05-21 17:50:30 -050041
Shawn Guo3c03a2f2013-04-01 22:13:32 +080042static u32 chip_revision;
43
Philipp Zabelb1a35822013-03-27 18:30:37 +010044int imx6q_revision(void)
Shawn Guob29b3e62012-10-23 19:00:39 +080045{
Shawn Guo3c03a2f2013-04-01 22:13:32 +080046 return chip_revision;
47}
Shawn Guob29b3e62012-10-23 19:00:39 +080048
Shawn Guo3c03a2f2013-04-01 22:13:32 +080049static void __init imx6q_init_revision(void)
50{
51 u32 rev = imx_anatop_get_digprog();
Shawn Guob29b3e62012-10-23 19:00:39 +080052
53 switch (rev & 0xff) {
54 case 0:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080055 chip_revision = IMX_CHIP_REVISION_1_0;
56 break;
Shawn Guob29b3e62012-10-23 19:00:39 +080057 case 1:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080058 chip_revision = IMX_CHIP_REVISION_1_1;
59 break;
Shawn Guob29b3e62012-10-23 19:00:39 +080060 case 2:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080061 chip_revision = IMX_CHIP_REVISION_1_2;
62 break;
Shawn Guob29b3e62012-10-23 19:00:39 +080063 default:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080064 chip_revision = IMX_CHIP_REVISION_UNKNOWN;
Shawn Guob29b3e62012-10-23 19:00:39 +080065 }
Shawn Guo3c03a2f2013-04-01 22:13:32 +080066
67 mxc_set_cpu_type(rev >> 16 & 0xff);
Shawn Guob29b3e62012-10-23 19:00:39 +080068}
69
Shawn Guo0575fb72011-12-09 00:51:26 +010070void imx6q_restart(char mode, const char *cmd)
71{
72 struct device_node *np;
73 void __iomem *wdog_base;
74
75 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
76 wdog_base = of_iomap(np, 0);
77 if (!wdog_base)
78 goto soft;
79
80 imx_src_prepare_restart();
81
82 /* enable wdog */
83 writew_relaxed(1 << 2, wdog_base);
84 /* write twice to ensure the request will not get ignored */
85 writew_relaxed(1 << 2, wdog_base);
86
87 /* wait for reset to assert ... */
88 mdelay(500);
89
90 pr_err("Watchdog reset failed to assert reset\n");
91
92 /* delay to allow the serial port to show the message */
93 mdelay(50);
94
95soft:
96 /* we'll take a jump through zero as a poor second */
97 soft_restart(0);
98}
99
Richard Zhao477fce42011-12-14 09:26:47 +0800100/* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
101static int ksz9021rn_phy_fixup(struct phy_device *phydev)
102{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +0000103 if (IS_BUILTIN(CONFIG_PHYLIB)) {
Shawn Guoef441802012-05-08 21:39:33 +0800104 /* min rx data delay */
105 phy_write(phydev, 0x0b, 0x8105);
106 phy_write(phydev, 0x0c, 0x0000);
Richard Zhao477fce42011-12-14 09:26:47 +0800107
Shawn Guoef441802012-05-08 21:39:33 +0800108 /* max rx/tx clock delay, min rx/tx control delay */
109 phy_write(phydev, 0x0b, 0x8104);
110 phy_write(phydev, 0x0c, 0xf0f0);
111 phy_write(phydev, 0x0b, 0x104);
112 }
Richard Zhao477fce42011-12-14 09:26:47 +0800113
114 return 0;
115}
116
Richard Zhaoa2585612012-04-24 14:19:13 +0800117static void __init imx6q_sabrelite_cko1_setup(void)
118{
119 struct clk *cko1_sel, *ahb, *cko1;
120 unsigned long rate;
121
122 cko1_sel = clk_get_sys(NULL, "cko1_sel");
123 ahb = clk_get_sys(NULL, "ahb");
124 cko1 = clk_get_sys(NULL, "cko1");
125 if (IS_ERR(cko1_sel) || IS_ERR(ahb) || IS_ERR(cko1)) {
126 pr_err("cko1 setup failed!\n");
127 goto put_clk;
128 }
129 clk_set_parent(cko1_sel, ahb);
130 rate = clk_round_rate(cko1, 16000000);
131 clk_set_rate(cko1, rate);
Richard Zhaoa2585612012-04-24 14:19:13 +0800132put_clk:
133 if (!IS_ERR(cko1_sel))
134 clk_put(cko1_sel);
135 if (!IS_ERR(ahb))
136 clk_put(ahb);
137 if (!IS_ERR(cko1))
138 clk_put(cko1);
139}
140
Richard Zhao071dea52012-04-27 15:02:59 +0800141static void __init imx6q_sabrelite_init(void)
142{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +0000143 if (IS_BUILTIN(CONFIG_PHYLIB))
Shawn Guoef441802012-05-08 21:39:33 +0800144 phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
Richard Zhao071dea52012-04-27 15:02:59 +0800145 ksz9021rn_phy_fixup);
Richard Zhaoa2585612012-04-24 14:19:13 +0800146 imx6q_sabrelite_cko1_setup();
Richard Zhao071dea52012-04-27 15:02:59 +0800147}
148
Frank Lid6e0d9f2012-10-30 18:25:22 +0000149static void __init imx6q_1588_init(void)
150{
151 struct regmap *gpr;
152
153 gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
154 if (!IS_ERR(gpr))
155 regmap_update_bits(gpr, 0x4, 1 << 21, 1 << 21);
156 else
157 pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");
158
159}
Richard Zhao396bf1c2012-07-12 10:25:24 +0800160static void __init imx6q_usb_init(void)
161{
Anson Huange95dddb2013-03-20 19:39:42 -0400162 imx_anatop_usb_chrg_detect_disable();
Richard Zhao396bf1c2012-07-12 10:25:24 +0800163}
164
Shawn Guo13eed982011-09-06 15:05:25 +0800165static void __init imx6q_init_machine(void)
166{
Richard Zhao477fce42011-12-14 09:26:47 +0800167 if (of_machine_is_compatible("fsl,imx6q-sabrelite"))
Richard Zhao071dea52012-04-27 15:02:59 +0800168 imx6q_sabrelite_init();
Richard Zhao477fce42011-12-14 09:26:47 +0800169
Shawn Guo13eed982011-09-06 15:05:25 +0800170 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
171
Anson Huange95dddb2013-03-20 19:39:42 -0400172 imx_anatop_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800173 imx6q_pm_init();
Richard Zhao396bf1c2012-07-12 10:25:24 +0800174 imx6q_usb_init();
Frank Lid6e0d9f2012-10-30 18:25:22 +0000175 imx6q_1588_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800176}
177
Shawn Guo96574a62013-01-08 14:25:14 +0800178#define OCOTP_CFG3 0x440
179#define OCOTP_CFG3_SPEED_SHIFT 16
180#define OCOTP_CFG3_SPEED_1P2GHZ 0x3
181
182static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
183{
184 struct device_node *np;
185 void __iomem *base;
186 u32 val;
187
188 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
189 if (!np) {
190 pr_warn("failed to find ocotp node\n");
191 return;
192 }
193
194 base = of_iomap(np, 0);
195 if (!base) {
196 pr_warn("failed to map ocotp\n");
197 goto put_node;
198 }
199
200 val = readl_relaxed(base + OCOTP_CFG3);
201 val >>= OCOTP_CFG3_SPEED_SHIFT;
202 if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
203 if (opp_disable(cpu_dev, 1200000000))
204 pr_warn("failed to disable 1.2 GHz OPP\n");
205
206put_node:
207 of_node_put(np);
208}
209
210static void __init imx6q_opp_init(struct device *cpu_dev)
211{
212 struct device_node *np;
213
214 np = of_find_node_by_path("/cpus/cpu@0");
215 if (!np) {
216 pr_warn("failed to find cpu0 node\n");
217 return;
218 }
219
220 cpu_dev->of_node = np;
221 if (of_init_opp_table(cpu_dev)) {
222 pr_warn("failed to init OPP table\n");
223 goto put_node;
224 }
225
226 imx6q_opp_check_1p2ghz(cpu_dev);
227
228put_node:
229 of_node_put(np);
230}
231
232struct platform_device imx6q_cpufreq_pdev = {
233 .name = "imx6q-cpufreq",
234};
235
Robert Leeb9d18dc2012-05-21 17:50:30 -0500236static void __init imx6q_init_late(void)
237{
Shawn Guoe5f9dec2012-12-04 22:55:15 +0800238 /*
239 * WAIT mode is broken on TO 1.0 and 1.1, so there is no point
240 * to run cpuidle on them.
241 */
242 if (imx6q_revision() > IMX_CHIP_REVISION_1_1)
243 imx6q_cpuidle_init();
Shawn Guo96574a62013-01-08 14:25:14 +0800244
245 if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
246 imx6q_opp_init(&imx6q_cpufreq_pdev.dev);
247 platform_device_register(&imx6q_cpufreq_pdev);
248 }
Robert Leeb9d18dc2012-05-21 17:50:30 -0500249}
250
Shawn Guo13eed982011-09-06 15:05:25 +0800251static void __init imx6q_map_io(void)
252{
Shawn Guo3e549a62013-01-17 16:37:42 +0800253 debug_ll_io_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800254 imx_scu_map_io();
Shawn Guo13eed982011-09-06 15:05:25 +0800255}
256
Shawn Guo13eed982011-09-06 15:05:25 +0800257static void __init imx6q_init_irq(void)
258{
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800259 imx6q_init_revision();
Shawn Guo13eed982011-09-06 15:05:25 +0800260 l2x0_of_init(0, ~0UL);
261 imx_src_init();
262 imx_gpc_init();
Rob Herring0529e3152012-11-05 16:18:28 -0600263 irqchip_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800264}
265
266static void __init imx6q_timer_init(void)
267{
268 mx6q_clocks_init();
Marc Zyngier58458e02012-01-10 19:44:19 +0000269 twd_local_timer_of_register();
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800270 imx_print_silicon_rev(cpu_is_imx6dl() ? "i.MX6DL" : "i.MX6Q",
271 imx6q_revision());
Shawn Guo13eed982011-09-06 15:05:25 +0800272}
273
Shawn Guo13eed982011-09-06 15:05:25 +0800274static const char *imx6q_dt_compat[] __initdata = {
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800275 "fsl,imx6dl",
Sascha Hauer3f8976d2012-02-17 12:07:00 +0100276 "fsl,imx6q",
Shawn Guo13eed982011-09-06 15:05:25 +0800277 NULL,
278};
279
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800280DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad/DualLite (Device Tree)")
Marc Zyngiere4f2d972011-09-08 13:15:22 +0100281 .smp = smp_ops(imx_smp_ops),
Shawn Guo13eed982011-09-06 15:05:25 +0800282 .map_io = imx6q_map_io,
283 .init_irq = imx6q_init_irq,
Stephen Warren6bb27d72012-11-08 12:40:59 -0700284 .init_time = imx6q_timer_init,
Shawn Guo13eed982011-09-06 15:05:25 +0800285 .init_machine = imx6q_init_machine,
Robert Leeb9d18dc2012-05-21 17:50:30 -0500286 .init_late = imx6q_init_late,
Shawn Guo13eed982011-09-06 15:05:25 +0800287 .dt_compat = imx6q_dt_compat,
Shawn Guo0575fb72011-12-09 00:51:26 +0100288 .restart = imx6q_restart,
Shawn Guo13eed982011-09-06 15:05:25 +0800289MACHINE_END