blob: 72041f002b7ea46447a3b060e4e3c96b6b6f8c85 [file] [log] [blame]
Kevin Hilmana4768d22009-04-14 07:18:14 -05001/*
2 * EDMA3 support for DaVinci
3 *
4 * Copyright (C) 2006-2009 Texas Instruments.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
Lad, Prabhakare7eff702013-06-17 20:27:58 +053020#include <linux/err.h>
Kevin Hilmana4768d22009-04-14 07:18:14 -050021#include <linux/kernel.h>
Kevin Hilmana4768d22009-04-14 07:18:14 -050022#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/interrupt.h>
25#include <linux/platform_device.h>
Kevin Hilmana4768d22009-04-14 07:18:14 -050026#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Matt Porter6cba4352013-06-20 16:06:38 -050028#include <linux/edma.h>
Arnd Bergmann5305e4d2014-10-24 18:14:01 +020029#include <linux/dma-mapping.h>
Matt Porter6cba4352013-06-20 16:06:38 -050030#include <linux/of_address.h>
31#include <linux/of_device.h>
32#include <linux/of_dma.h>
33#include <linux/of_irq.h>
34#include <linux/pm_runtime.h>
Kevin Hilmana4768d22009-04-14 07:18:14 -050035
Matt Porter3ad7a422013-03-06 11:15:31 -050036#include <linux/platform_data/edma.h>
Kevin Hilmana4768d22009-04-14 07:18:14 -050037
38/* Offsets matching "struct edmacc_param" */
39#define PARM_OPT 0x00
40#define PARM_SRC 0x04
41#define PARM_A_B_CNT 0x08
42#define PARM_DST 0x0c
43#define PARM_SRC_DST_BIDX 0x10
44#define PARM_LINK_BCNTRLD 0x14
45#define PARM_SRC_DST_CIDX 0x18
46#define PARM_CCNT 0x1c
47
48#define PARM_SIZE 0x20
49
50/* Offsets for EDMA CC global channel registers and their shadows */
51#define SH_ER 0x00 /* 64 bits */
52#define SH_ECR 0x08 /* 64 bits */
53#define SH_ESR 0x10 /* 64 bits */
54#define SH_CER 0x18 /* 64 bits */
55#define SH_EER 0x20 /* 64 bits */
56#define SH_EECR 0x28 /* 64 bits */
57#define SH_EESR 0x30 /* 64 bits */
58#define SH_SER 0x38 /* 64 bits */
59#define SH_SECR 0x40 /* 64 bits */
60#define SH_IER 0x50 /* 64 bits */
61#define SH_IECR 0x58 /* 64 bits */
62#define SH_IESR 0x60 /* 64 bits */
63#define SH_IPR 0x68 /* 64 bits */
64#define SH_ICR 0x70 /* 64 bits */
65#define SH_IEVAL 0x78
66#define SH_QER 0x80
67#define SH_QEER 0x84
68#define SH_QEECR 0x88
69#define SH_QEESR 0x8c
70#define SH_QSER 0x90
71#define SH_QSECR 0x94
72#define SH_SIZE 0x200
73
74/* Offsets for EDMA CC global registers */
75#define EDMA_REV 0x0000
76#define EDMA_CCCFG 0x0004
77#define EDMA_QCHMAP 0x0200 /* 8 registers */
78#define EDMA_DMAQNUM 0x0240 /* 8 registers (4 on OMAP-L1xx) */
79#define EDMA_QDMAQNUM 0x0260
80#define EDMA_QUETCMAP 0x0280
81#define EDMA_QUEPRI 0x0284
82#define EDMA_EMR 0x0300 /* 64 bits */
83#define EDMA_EMCR 0x0308 /* 64 bits */
84#define EDMA_QEMR 0x0310
85#define EDMA_QEMCR 0x0314
86#define EDMA_CCERR 0x0318
87#define EDMA_CCERRCLR 0x031c
88#define EDMA_EEVAL 0x0320
89#define EDMA_DRAE 0x0340 /* 4 x 64 bits*/
90#define EDMA_QRAE 0x0380 /* 4 registers */
91#define EDMA_QUEEVTENTRY 0x0400 /* 2 x 16 registers */
92#define EDMA_QSTAT 0x0600 /* 2 registers */
93#define EDMA_QWMTHRA 0x0620
94#define EDMA_QWMTHRB 0x0624
95#define EDMA_CCSTAT 0x0640
96
97#define EDMA_M 0x1000 /* global channel registers */
98#define EDMA_ECR 0x1008
99#define EDMA_ECRH 0x100C
100#define EDMA_SHADOW0 0x2000 /* 4 regions shadowing global channels */
101#define EDMA_PARM 0x4000 /* 128 param entries */
102
Kevin Hilmana4768d22009-04-14 07:18:14 -0500103#define PARM_OFFSET(param_no) (EDMA_PARM + ((param_no) << 5))
104
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400105#define EDMA_DCHMAP 0x0100 /* 64 registers */
Peter Ujfalusi6d10c392014-05-16 15:17:15 +0300106
107/* CCCFG register */
108#define GET_NUM_DMACH(x) (x & 0x7) /* bits 0-2 */
109#define GET_NUM_PAENTRY(x) ((x & 0x7000) >> 12) /* bits 12-14 */
110#define GET_NUM_EVQUE(x) ((x & 0x70000) >> 16) /* bits 16-18 */
111#define GET_NUM_REGN(x) ((x & 0x300000) >> 20) /* bits 20-21 */
112#define CHMAP_EXIST BIT(24)
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400113
Kevin Hilmana4768d22009-04-14 07:18:14 -0500114#define EDMA_MAX_DMACH 64
115#define EDMA_MAX_PARAMENTRY 512
Kevin Hilmana4768d22009-04-14 07:18:14 -0500116
117/*****************************************************************************/
118
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400119static void __iomem *edmacc_regs_base[EDMA_MAX_CC];
Kevin Hilmana4768d22009-04-14 07:18:14 -0500120
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400121static inline unsigned int edma_read(unsigned ctlr, int offset)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500122{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400123 return (unsigned int)__raw_readl(edmacc_regs_base[ctlr] + offset);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500124}
125
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400126static inline void edma_write(unsigned ctlr, int offset, int val)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500127{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400128 __raw_writel(val, edmacc_regs_base[ctlr] + offset);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500129}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400130static inline void edma_modify(unsigned ctlr, int offset, unsigned and,
131 unsigned or)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500132{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400133 unsigned val = edma_read(ctlr, offset);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500134 val &= and;
135 val |= or;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400136 edma_write(ctlr, offset, val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500137}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400138static inline void edma_and(unsigned ctlr, int offset, unsigned and)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500139{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400140 unsigned val = edma_read(ctlr, offset);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500141 val &= and;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400142 edma_write(ctlr, offset, val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500143}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400144static inline void edma_or(unsigned ctlr, int offset, unsigned or)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500145{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400146 unsigned val = edma_read(ctlr, offset);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500147 val |= or;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400148 edma_write(ctlr, offset, val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500149}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400150static inline unsigned int edma_read_array(unsigned ctlr, int offset, int i)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500151{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400152 return edma_read(ctlr, offset + (i << 2));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500153}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400154static inline void edma_write_array(unsigned ctlr, int offset, int i,
155 unsigned val)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500156{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400157 edma_write(ctlr, offset + (i << 2), val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500158}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400159static inline void edma_modify_array(unsigned ctlr, int offset, int i,
Kevin Hilmana4768d22009-04-14 07:18:14 -0500160 unsigned and, unsigned or)
161{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400162 edma_modify(ctlr, offset + (i << 2), and, or);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500163}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400164static inline void edma_or_array(unsigned ctlr, int offset, int i, unsigned or)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500165{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400166 edma_or(ctlr, offset + (i << 2), or);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500167}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400168static inline void edma_or_array2(unsigned ctlr, int offset, int i, int j,
169 unsigned or)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500170{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400171 edma_or(ctlr, offset + ((i*2 + j) << 2), or);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500172}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400173static inline void edma_write_array2(unsigned ctlr, int offset, int i, int j,
174 unsigned val)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500175{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400176 edma_write(ctlr, offset + ((i*2 + j) << 2), val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500177}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400178static inline unsigned int edma_shadow0_read(unsigned ctlr, int offset)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500179{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400180 return edma_read(ctlr, EDMA_SHADOW0 + offset);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500181}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400182static inline unsigned int edma_shadow0_read_array(unsigned ctlr, int offset,
183 int i)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500184{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400185 return edma_read(ctlr, EDMA_SHADOW0 + offset + (i << 2));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500186}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400187static inline void edma_shadow0_write(unsigned ctlr, int offset, unsigned val)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500188{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400189 edma_write(ctlr, EDMA_SHADOW0 + offset, val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500190}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400191static inline void edma_shadow0_write_array(unsigned ctlr, int offset, int i,
192 unsigned val)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500193{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400194 edma_write(ctlr, EDMA_SHADOW0 + offset + (i << 2), val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500195}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400196static inline unsigned int edma_parm_read(unsigned ctlr, int offset,
197 int param_no)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500198{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400199 return edma_read(ctlr, EDMA_PARM + offset + (param_no << 5));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500200}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400201static inline void edma_parm_write(unsigned ctlr, int offset, int param_no,
202 unsigned val)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500203{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400204 edma_write(ctlr, EDMA_PARM + offset + (param_no << 5), val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500205}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400206static inline void edma_parm_modify(unsigned ctlr, int offset, int param_no,
Kevin Hilmana4768d22009-04-14 07:18:14 -0500207 unsigned and, unsigned or)
208{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400209 edma_modify(ctlr, EDMA_PARM + offset + (param_no << 5), and, or);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500210}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400211static inline void edma_parm_and(unsigned ctlr, int offset, int param_no,
212 unsigned and)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500213{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400214 edma_and(ctlr, EDMA_PARM + offset + (param_no << 5), and);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500215}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400216static inline void edma_parm_or(unsigned ctlr, int offset, int param_no,
217 unsigned or)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500218{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400219 edma_or(ctlr, EDMA_PARM + offset + (param_no << 5), or);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500220}
221
Rajashekhara, Sudhakar90bd4e62010-06-29 11:35:13 +0530222static inline void set_bits(int offset, int len, unsigned long *p)
223{
224 for (; len > 0; len--)
225 set_bit(offset + (len - 1), p);
226}
227
228static inline void clear_bits(int offset, int len, unsigned long *p)
229{
230 for (; len > 0; len--)
231 clear_bit(offset + (len - 1), p);
232}
233
Kevin Hilmana4768d22009-04-14 07:18:14 -0500234/*****************************************************************************/
235
236/* actual number of DMA channels and slots on this silicon */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400237struct edma {
238 /* how many dma resources of each type */
239 unsigned num_channels;
240 unsigned num_region;
241 unsigned num_slots;
242 unsigned num_tc;
Sandeep Paulraja0f02022009-07-27 09:57:07 -0400243 enum dma_event_q default_queue;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500244
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400245 /* list of channels with no even trigger; terminated by "-1" */
246 const s8 *noevent;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500247
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400248 /* The edma_inuse bit for each PaRAM slot is clear unless the
249 * channel is in use ... by ARM or DSP, for QDMA, or whatever.
250 */
251 DECLARE_BITMAP(edma_inuse, EDMA_MAX_PARAMENTRY);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500252
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530253 /* The edma_unused bit for each channel is clear unless
254 * it is not being used on this platform. It uses a bit
255 * of SOC-specific initialization code.
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400256 */
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530257 DECLARE_BITMAP(edma_unused, EDMA_MAX_DMACH);
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400258
259 unsigned irq_res_start;
260 unsigned irq_res_end;
261
262 struct dma_interrupt_data {
263 void (*callback)(unsigned channel, unsigned short ch_status,
264 void *data);
265 void *data;
266 } intr_data[EDMA_MAX_DMACH];
267};
268
Sekhar Nori3f68b982010-05-04 14:11:35 +0530269static struct edma *edma_cc[EDMA_MAX_CC];
Sudhakar Rajashekhara2d517502010-01-06 17:28:44 +0530270static int arch_num_cc;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500271
272/* dummy param set used to (re)initialize parameter RAM slots */
273static const struct edmacc_param dummy_paramset = {
274 .link_bcntrld = 0xffff,
275 .ccnt = 1,
276};
277
Joel Fernandes6cdaca42013-09-26 16:55:46 -0500278static const struct of_device_id edma_of_ids[] = {
279 { .compatible = "ti,edma3", },
280 {}
281};
282
Kevin Hilmana4768d22009-04-14 07:18:14 -0500283/*****************************************************************************/
284
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400285static void map_dmach_queue(unsigned ctlr, unsigned ch_no,
286 enum dma_event_q queue_no)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500287{
288 int bit = (ch_no & 0x7) * 4;
289
290 /* default to low priority queue */
291 if (queue_no == EVENTQ_DEFAULT)
Sekhar Nori3f68b982010-05-04 14:11:35 +0530292 queue_no = edma_cc[ctlr]->default_queue;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500293
294 queue_no &= 7;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400295 edma_modify_array(ctlr, EDMA_DMAQNUM, (ch_no >> 3),
Kevin Hilmana4768d22009-04-14 07:18:14 -0500296 ~(0x7 << bit), queue_no << bit);
297}
298
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400299static void __init assign_priority_to_queue(unsigned ctlr, int queue_no,
300 int priority)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500301{
302 int bit = queue_no * 4;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400303 edma_modify(ctlr, EDMA_QUEPRI, ~(0x7 << bit),
304 ((priority & 0x7) << bit));
305}
306
307/**
308 * map_dmach_param - Maps channel number to param entry number
309 *
310 * This maps the dma channel number to param entry numberter. In
311 * other words using the DMA channel mapping registers a param entry
312 * can be mapped to any channel
313 *
314 * Callers are responsible for ensuring the channel mapping logic is
315 * included in that particular EDMA variant (Eg : dm646x)
316 *
317 */
318static void __init map_dmach_param(unsigned ctlr)
319{
320 int i;
321 for (i = 0; i < EDMA_MAX_DMACH; i++)
322 edma_write_array(ctlr, EDMA_DCHMAP , i , (i << 5));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500323}
324
325static inline void
326setup_dma_interrupt(unsigned lch,
327 void (*callback)(unsigned channel, u16 ch_status, void *data),
328 void *data)
329{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400330 unsigned ctlr;
331
332 ctlr = EDMA_CTLR(lch);
333 lch = EDMA_CHAN_SLOT(lch);
334
Sekhar Nori243bc652010-05-04 14:11:36 +0530335 if (!callback)
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400336 edma_shadow0_write_array(ctlr, SH_IECR, lch >> 5,
Sekhar Norid78a9492010-05-10 12:41:18 +0530337 BIT(lch & 0x1f));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500338
Sekhar Nori3f68b982010-05-04 14:11:35 +0530339 edma_cc[ctlr]->intr_data[lch].callback = callback;
340 edma_cc[ctlr]->intr_data[lch].data = data;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500341
342 if (callback) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400343 edma_shadow0_write_array(ctlr, SH_ICR, lch >> 5,
Sekhar Norid78a9492010-05-10 12:41:18 +0530344 BIT(lch & 0x1f));
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400345 edma_shadow0_write_array(ctlr, SH_IESR, lch >> 5,
Sekhar Norid78a9492010-05-10 12:41:18 +0530346 BIT(lch & 0x1f));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500347 }
348}
349
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400350static int irq2ctlr(int irq)
351{
Sekhar Nori3f68b982010-05-04 14:11:35 +0530352 if (irq >= edma_cc[0]->irq_res_start && irq <= edma_cc[0]->irq_res_end)
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400353 return 0;
Sekhar Nori3f68b982010-05-04 14:11:35 +0530354 else if (irq >= edma_cc[1]->irq_res_start &&
355 irq <= edma_cc[1]->irq_res_end)
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400356 return 1;
357
358 return -1;
359}
360
Kevin Hilmana4768d22009-04-14 07:18:14 -0500361/******************************************************************************
362 *
363 * DMA interrupt handler
364 *
365 *****************************************************************************/
366static irqreturn_t dma_irq_handler(int irq, void *data)
367{
Kulikov Vasiliy93fe23d2010-07-17 19:19:07 +0400368 int ctlr;
Sebastian Andrzej Siewiorbcd59b02012-02-09 13:28:26 +0100369 u32 sh_ier;
370 u32 sh_ipr;
371 u32 bank;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500372
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400373 ctlr = irq2ctlr(irq);
Kulikov Vasiliy93fe23d2010-07-17 19:19:07 +0400374 if (ctlr < 0)
375 return IRQ_NONE;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400376
Kevin Hilmana4768d22009-04-14 07:18:14 -0500377 dev_dbg(data, "dma_irq_handler\n");
378
Sebastian Andrzej Siewiorbcd59b02012-02-09 13:28:26 +0100379 sh_ipr = edma_shadow0_read_array(ctlr, SH_IPR, 0);
380 if (!sh_ipr) {
381 sh_ipr = edma_shadow0_read_array(ctlr, SH_IPR, 1);
382 if (!sh_ipr)
383 return IRQ_NONE;
384 sh_ier = edma_shadow0_read_array(ctlr, SH_IER, 1);
385 bank = 1;
386 } else {
387 sh_ier = edma_shadow0_read_array(ctlr, SH_IER, 0);
388 bank = 0;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500389 }
Sebastian Andrzej Siewiorbcd59b02012-02-09 13:28:26 +0100390
391 do {
392 u32 slot;
393 u32 channel;
394
395 dev_dbg(data, "IPR%d %08x\n", bank, sh_ipr);
396
397 slot = __ffs(sh_ipr);
398 sh_ipr &= ~(BIT(slot));
399
400 if (sh_ier & BIT(slot)) {
401 channel = (bank << 5) | slot;
402 /* Clear the corresponding IPR bits */
403 edma_shadow0_write_array(ctlr, SH_ICR, bank,
404 BIT(slot));
405 if (edma_cc[ctlr]->intr_data[channel].callback)
406 edma_cc[ctlr]->intr_data[channel].callback(
Vinod Kouldb60d8d2013-10-30 18:22:30 +0530407 channel, EDMA_DMA_COMPLETE,
Sebastian Andrzej Siewiorbcd59b02012-02-09 13:28:26 +0100408 edma_cc[ctlr]->intr_data[channel].data);
409 }
410 } while (sh_ipr);
411
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400412 edma_shadow0_write(ctlr, SH_IEVAL, 1);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500413 return IRQ_HANDLED;
414}
415
416/******************************************************************************
417 *
418 * DMA error interrupt handler
419 *
420 *****************************************************************************/
421static irqreturn_t dma_ccerr_handler(int irq, void *data)
422{
423 int i;
Kulikov Vasiliy93fe23d2010-07-17 19:19:07 +0400424 int ctlr;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500425 unsigned int cnt = 0;
426
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400427 ctlr = irq2ctlr(irq);
Kulikov Vasiliy93fe23d2010-07-17 19:19:07 +0400428 if (ctlr < 0)
429 return IRQ_NONE;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400430
Kevin Hilmana4768d22009-04-14 07:18:14 -0500431 dev_dbg(data, "dma_ccerr_handler\n");
432
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400433 if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
434 (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
435 (edma_read(ctlr, EDMA_QEMR) == 0) &&
436 (edma_read(ctlr, EDMA_CCERR) == 0))
Kevin Hilmana4768d22009-04-14 07:18:14 -0500437 return IRQ_NONE;
438
439 while (1) {
440 int j = -1;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400441 if (edma_read_array(ctlr, EDMA_EMR, 0))
Kevin Hilmana4768d22009-04-14 07:18:14 -0500442 j = 0;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400443 else if (edma_read_array(ctlr, EDMA_EMR, 1))
Kevin Hilmana4768d22009-04-14 07:18:14 -0500444 j = 1;
445 if (j >= 0) {
446 dev_dbg(data, "EMR%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400447 edma_read_array(ctlr, EDMA_EMR, j));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500448 for (i = 0; i < 32; i++) {
449 int k = (j << 5) + i;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400450 if (edma_read_array(ctlr, EDMA_EMR, j) &
Sekhar Norid78a9492010-05-10 12:41:18 +0530451 BIT(i)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500452 /* Clear the corresponding EMR bits */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400453 edma_write_array(ctlr, EDMA_EMCR, j,
Sekhar Norid78a9492010-05-10 12:41:18 +0530454 BIT(i));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500455 /* Clear any SER */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400456 edma_shadow0_write_array(ctlr, SH_SECR,
Sekhar Norid78a9492010-05-10 12:41:18 +0530457 j, BIT(i));
Sekhar Nori3f68b982010-05-04 14:11:35 +0530458 if (edma_cc[ctlr]->intr_data[k].
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400459 callback) {
Sekhar Nori3f68b982010-05-04 14:11:35 +0530460 edma_cc[ctlr]->intr_data[k].
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400461 callback(k,
Vinod Kouldb60d8d2013-10-30 18:22:30 +0530462 EDMA_DMA_CC_ERROR,
Sekhar Nori3f68b982010-05-04 14:11:35 +0530463 edma_cc[ctlr]->intr_data
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400464 [k].data);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500465 }
466 }
467 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400468 } else if (edma_read(ctlr, EDMA_QEMR)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500469 dev_dbg(data, "QEMR %02x\n",
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400470 edma_read(ctlr, EDMA_QEMR));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500471 for (i = 0; i < 8; i++) {
Sekhar Norid78a9492010-05-10 12:41:18 +0530472 if (edma_read(ctlr, EDMA_QEMR) & BIT(i)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500473 /* Clear the corresponding IPR bits */
Sekhar Norid78a9492010-05-10 12:41:18 +0530474 edma_write(ctlr, EDMA_QEMCR, BIT(i));
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400475 edma_shadow0_write(ctlr, SH_QSECR,
Sekhar Norid78a9492010-05-10 12:41:18 +0530476 BIT(i));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500477
478 /* NOTE: not reported!! */
479 }
480 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400481 } else if (edma_read(ctlr, EDMA_CCERR)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500482 dev_dbg(data, "CCERR %08x\n",
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400483 edma_read(ctlr, EDMA_CCERR));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500484 /* FIXME: CCERR.BIT(16) ignored! much better
485 * to just write CCERRCLR with CCERR value...
486 */
487 for (i = 0; i < 8; i++) {
Sekhar Norid78a9492010-05-10 12:41:18 +0530488 if (edma_read(ctlr, EDMA_CCERR) & BIT(i)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500489 /* Clear the corresponding IPR bits */
Sekhar Norid78a9492010-05-10 12:41:18 +0530490 edma_write(ctlr, EDMA_CCERRCLR, BIT(i));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500491
492 /* NOTE: not reported!! */
493 }
494 }
495 }
Sekhar Noria6374f52010-05-10 12:41:19 +0530496 if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
497 (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
498 (edma_read(ctlr, EDMA_QEMR) == 0) &&
499 (edma_read(ctlr, EDMA_CCERR) == 0))
Kevin Hilmana4768d22009-04-14 07:18:14 -0500500 break;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500501 cnt++;
502 if (cnt > 10)
503 break;
504 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400505 edma_write(ctlr, EDMA_EEVAL, 1);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500506 return IRQ_HANDLED;
507}
508
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400509static int reserve_contiguous_slots(int ctlr, unsigned int id,
510 unsigned int num_slots,
511 unsigned int start_slot)
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400512{
513 int i, j;
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400514 unsigned int count = num_slots;
515 int stop_slot = start_slot;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400516 DECLARE_BITMAP(tmp_inuse, EDMA_MAX_PARAMENTRY);
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400517
Sekhar Nori3f68b982010-05-04 14:11:35 +0530518 for (i = start_slot; i < edma_cc[ctlr]->num_slots; ++i) {
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400519 j = EDMA_CHAN_SLOT(i);
Sekhar Nori3f68b982010-05-04 14:11:35 +0530520 if (!test_and_set_bit(j, edma_cc[ctlr]->edma_inuse)) {
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400521 /* Record our current beginning slot */
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400522 if (count == num_slots)
523 stop_slot = i;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400524
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400525 count--;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400526 set_bit(j, tmp_inuse);
527
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400528 if (count == 0)
529 break;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400530 } else {
531 clear_bit(j, tmp_inuse);
532
533 if (id == EDMA_CONT_PARAMS_FIXED_EXACT) {
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400534 stop_slot = i;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400535 break;
Sekhar Nori243bc652010-05-04 14:11:36 +0530536 } else {
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400537 count = num_slots;
Sekhar Nori243bc652010-05-04 14:11:36 +0530538 }
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400539 }
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400540 }
541
542 /*
543 * We have to clear any bits that we set
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400544 * if we run out parameter RAM slots, i.e we do find a set
545 * of contiguous parameter RAM slots but do not find the exact number
546 * requested as we may reach the total number of parameter RAM slots
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400547 */
Sekhar Nori3f68b982010-05-04 14:11:35 +0530548 if (i == edma_cc[ctlr]->num_slots)
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400549 stop_slot = i;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400550
Akinobu Mita98e3b332012-04-11 20:36:53 +0900551 j = start_slot;
552 for_each_set_bit_from(j, tmp_inuse, stop_slot)
553 clear_bit(j, edma_cc[ctlr]->edma_inuse);
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400554
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400555 if (count)
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400556 return -EBUSY;
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400557
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400558 for (j = i - num_slots + 1; j <= i; ++j)
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400559 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(j),
560 &dummy_paramset, PARM_SIZE);
561
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400562 return EDMA_CTLR_CHAN(ctlr, i - num_slots + 1);
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400563}
564
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530565static int prepare_unused_channel_list(struct device *dev, void *data)
566{
567 struct platform_device *pdev = to_platform_device(dev);
Joel Fernandes6cdaca42013-09-26 16:55:46 -0500568 int i, count, ctlr;
569 struct of_phandle_args dma_spec;
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530570
Joel Fernandes6cdaca42013-09-26 16:55:46 -0500571 if (dev->of_node) {
572 count = of_property_count_strings(dev->of_node, "dma-names");
573 if (count < 0)
574 return 0;
575 for (i = 0; i < count; i++) {
576 if (of_parse_phandle_with_args(dev->of_node, "dmas",
577 "#dma-cells", i,
578 &dma_spec))
579 continue;
580
581 if (!of_match_node(edma_of_ids, dma_spec.np)) {
582 of_node_put(dma_spec.np);
583 continue;
584 }
585
586 clear_bit(EDMA_CHAN_SLOT(dma_spec.args[0]),
587 edma_cc[0]->edma_unused);
588 of_node_put(dma_spec.np);
589 }
590 return 0;
591 }
592
593 /* For non-OF case */
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530594 for (i = 0; i < pdev->num_resources; i++) {
595 if ((pdev->resource[i].flags & IORESOURCE_DMA) &&
596 (int)pdev->resource[i].start >= 0) {
597 ctlr = EDMA_CTLR(pdev->resource[i].start);
598 clear_bit(EDMA_CHAN_SLOT(pdev->resource[i].start),
Joel Fernandes6cdaca42013-09-26 16:55:46 -0500599 edma_cc[ctlr]->edma_unused);
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530600 }
601 }
602
603 return 0;
604}
605
Kevin Hilmana4768d22009-04-14 07:18:14 -0500606/*-----------------------------------------------------------------------*/
607
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530608static bool unused_chan_list_done;
609
Kevin Hilmana4768d22009-04-14 07:18:14 -0500610/* Resource alloc/free: dma channels, parameter RAM slots */
611
612/**
613 * edma_alloc_channel - allocate DMA channel and paired parameter RAM
614 * @channel: specific channel to allocate; negative for "any unmapped channel"
615 * @callback: optional; to be issued on DMA completion or errors
616 * @data: passed to callback
617 * @eventq_no: an EVENTQ_* constant, used to choose which Transfer
618 * Controller (TC) executes requests using this channel. Use
619 * EVENTQ_DEFAULT unless you really need a high priority queue.
620 *
621 * This allocates a DMA channel and its associated parameter RAM slot.
622 * The parameter RAM is initialized to hold a dummy transfer.
623 *
624 * Normal use is to pass a specific channel number as @channel, to make
625 * use of hardware events mapped to that channel. When the channel will
626 * be used only for software triggering or event chaining, channels not
627 * mapped to hardware events (or mapped to unused events) are preferable.
628 *
629 * DMA transfers start from a channel using edma_start(), or by
630 * chaining. When the transfer described in that channel's parameter RAM
631 * slot completes, that slot's data may be reloaded through a link.
632 *
633 * DMA errors are only reported to the @callback associated with the
634 * channel driving that transfer, but transfer completion callbacks can
635 * be sent to another channel under control of the TCC field in
636 * the option word of the transfer's parameter RAM set. Drivers must not
637 * use DMA transfer completion callbacks for channels they did not allocate.
638 * (The same applies to TCC codes used in transfer chaining.)
639 *
640 * Returns the number of the channel, else negative errno.
641 */
642int edma_alloc_channel(int channel,
643 void (*callback)(unsigned channel, u16 ch_status, void *data),
644 void *data,
645 enum dma_event_q eventq_no)
646{
Sudhakar Rajashekhara447f18f2010-01-06 17:29:11 +0530647 unsigned i, done = 0, ctlr = 0;
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530648 int ret = 0;
649
650 if (!unused_chan_list_done) {
651 /*
652 * Scan all the platform devices to find out the EDMA channels
653 * used and clear them in the unused list, making the rest
654 * available for ARM usage.
655 */
656 ret = bus_for_each_dev(&platform_bus_type, NULL, NULL,
657 prepare_unused_channel_list);
658 if (ret < 0)
659 return ret;
660
661 unused_chan_list_done = true;
662 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400663
664 if (channel >= 0) {
665 ctlr = EDMA_CTLR(channel);
666 channel = EDMA_CHAN_SLOT(channel);
667 }
668
Kevin Hilmana4768d22009-04-14 07:18:14 -0500669 if (channel < 0) {
Sudhakar Rajashekhara2d517502010-01-06 17:28:44 +0530670 for (i = 0; i < arch_num_cc; i++) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400671 channel = 0;
672 for (;;) {
Sekhar Nori3f68b982010-05-04 14:11:35 +0530673 channel = find_next_bit(edma_cc[i]->edma_unused,
674 edma_cc[i]->num_channels,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400675 channel);
Sekhar Nori3f68b982010-05-04 14:11:35 +0530676 if (channel == edma_cc[i]->num_channels)
Sudhakar Rajashekhara447f18f2010-01-06 17:29:11 +0530677 break;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400678 if (!test_and_set_bit(channel,
Sekhar Nori3f68b982010-05-04 14:11:35 +0530679 edma_cc[i]->edma_inuse)) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400680 done = 1;
681 ctlr = i;
682 break;
683 }
684 channel++;
685 }
686 if (done)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500687 break;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500688 }
Sudhakar Rajashekhara447f18f2010-01-06 17:29:11 +0530689 if (!done)
690 return -ENOMEM;
Sekhar Nori3f68b982010-05-04 14:11:35 +0530691 } else if (channel >= edma_cc[ctlr]->num_channels) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500692 return -EINVAL;
Sekhar Nori3f68b982010-05-04 14:11:35 +0530693 } else if (test_and_set_bit(channel, edma_cc[ctlr]->edma_inuse)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500694 return -EBUSY;
695 }
696
697 /* ensure access through shadow region 0 */
Sekhar Norid78a9492010-05-10 12:41:18 +0530698 edma_or_array2(ctlr, EDMA_DRAE, 0, channel >> 5, BIT(channel & 0x1f));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500699
700 /* ensure no events are pending */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400701 edma_stop(EDMA_CTLR_CHAN(ctlr, channel));
702 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
Kevin Hilmana4768d22009-04-14 07:18:14 -0500703 &dummy_paramset, PARM_SIZE);
704
705 if (callback)
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400706 setup_dma_interrupt(EDMA_CTLR_CHAN(ctlr, channel),
707 callback, data);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500708
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400709 map_dmach_queue(ctlr, channel, eventq_no);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500710
Sudhakar Rajashekhara0e6cb8d2010-01-06 17:28:36 +0530711 return EDMA_CTLR_CHAN(ctlr, channel);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500712}
713EXPORT_SYMBOL(edma_alloc_channel);
714
715
716/**
717 * edma_free_channel - deallocate DMA channel
718 * @channel: dma channel returned from edma_alloc_channel()
719 *
720 * This deallocates the DMA channel and associated parameter RAM slot
721 * allocated by edma_alloc_channel().
722 *
723 * Callers are responsible for ensuring the channel is inactive, and
724 * will not be reactivated by linking, chaining, or software calls to
725 * edma_start().
726 */
727void edma_free_channel(unsigned channel)
728{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400729 unsigned ctlr;
730
731 ctlr = EDMA_CTLR(channel);
732 channel = EDMA_CHAN_SLOT(channel);
733
Sekhar Nori3f68b982010-05-04 14:11:35 +0530734 if (channel >= edma_cc[ctlr]->num_channels)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500735 return;
736
737 setup_dma_interrupt(channel, NULL, NULL);
738 /* REVISIT should probably take out of shadow region 0 */
739
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400740 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
Kevin Hilmana4768d22009-04-14 07:18:14 -0500741 &dummy_paramset, PARM_SIZE);
Sekhar Nori3f68b982010-05-04 14:11:35 +0530742 clear_bit(channel, edma_cc[ctlr]->edma_inuse);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500743}
744EXPORT_SYMBOL(edma_free_channel);
745
746/**
747 * edma_alloc_slot - allocate DMA parameter RAM
748 * @slot: specific slot to allocate; negative for "any unused slot"
749 *
750 * This allocates a parameter RAM slot, initializing it to hold a
751 * dummy transfer. Slots allocated using this routine have not been
752 * mapped to a hardware DMA channel, and will normally be used by
753 * linking to them from a slot associated with a DMA channel.
754 *
755 * Normal use is to pass EDMA_SLOT_ANY as the @slot, but specific
756 * slots may be allocated on behalf of DSP firmware.
757 *
758 * Returns the number of the slot, else negative errno.
759 */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400760int edma_alloc_slot(unsigned ctlr, int slot)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500761{
Matt Porter06955272013-03-05 10:58:22 -0500762 if (!edma_cc[ctlr])
763 return -EINVAL;
764
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400765 if (slot >= 0)
766 slot = EDMA_CHAN_SLOT(slot);
767
Kevin Hilmana4768d22009-04-14 07:18:14 -0500768 if (slot < 0) {
Sekhar Nori3f68b982010-05-04 14:11:35 +0530769 slot = edma_cc[ctlr]->num_channels;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500770 for (;;) {
Sekhar Nori3f68b982010-05-04 14:11:35 +0530771 slot = find_next_zero_bit(edma_cc[ctlr]->edma_inuse,
772 edma_cc[ctlr]->num_slots, slot);
773 if (slot == edma_cc[ctlr]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500774 return -ENOMEM;
Sekhar Nori3f68b982010-05-04 14:11:35 +0530775 if (!test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse))
Kevin Hilmana4768d22009-04-14 07:18:14 -0500776 break;
777 }
Sekhar Nori3f68b982010-05-04 14:11:35 +0530778 } else if (slot < edma_cc[ctlr]->num_channels ||
779 slot >= edma_cc[ctlr]->num_slots) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500780 return -EINVAL;
Sekhar Nori3f68b982010-05-04 14:11:35 +0530781 } else if (test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500782 return -EBUSY;
783 }
784
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400785 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
Kevin Hilmana4768d22009-04-14 07:18:14 -0500786 &dummy_paramset, PARM_SIZE);
787
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400788 return EDMA_CTLR_CHAN(ctlr, slot);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500789}
790EXPORT_SYMBOL(edma_alloc_slot);
791
792/**
793 * edma_free_slot - deallocate DMA parameter RAM
794 * @slot: parameter RAM slot returned from edma_alloc_slot()
795 *
796 * This deallocates the parameter RAM slot allocated by edma_alloc_slot().
797 * Callers are responsible for ensuring the slot is inactive, and will
798 * not be activated.
799 */
800void edma_free_slot(unsigned slot)
801{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400802 unsigned ctlr;
803
804 ctlr = EDMA_CTLR(slot);
805 slot = EDMA_CHAN_SLOT(slot);
806
Sekhar Nori3f68b982010-05-04 14:11:35 +0530807 if (slot < edma_cc[ctlr]->num_channels ||
808 slot >= edma_cc[ctlr]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500809 return;
810
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400811 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
Kevin Hilmana4768d22009-04-14 07:18:14 -0500812 &dummy_paramset, PARM_SIZE);
Sekhar Nori3f68b982010-05-04 14:11:35 +0530813 clear_bit(slot, edma_cc[ctlr]->edma_inuse);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500814}
815EXPORT_SYMBOL(edma_free_slot);
816
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400817
818/**
819 * edma_alloc_cont_slots- alloc contiguous parameter RAM slots
820 * The API will return the starting point of a set of
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400821 * contiguous parameter RAM slots that have been requested
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400822 *
823 * @id: can only be EDMA_CONT_PARAMS_ANY or EDMA_CONT_PARAMS_FIXED_EXACT
824 * or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400825 * @count: number of contiguous Paramter RAM slots
826 * @slot - the start value of Parameter RAM slot that should be passed if id
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400827 * is EDMA_CONT_PARAMS_FIXED_EXACT or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
828 *
829 * If id is EDMA_CONT_PARAMS_ANY then the API starts looking for a set of
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400830 * contiguous Parameter RAM slots from parameter RAM 64 in the case of
831 * DaVinci SOCs and 32 in the case of DA8xx SOCs.
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400832 *
833 * If id is EDMA_CONT_PARAMS_FIXED_EXACT then the API starts looking for a
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400834 * set of contiguous parameter RAM slots from the "slot" that is passed as an
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400835 * argument to the API.
836 *
837 * If id is EDMA_CONT_PARAMS_FIXED_NOT_EXACT then the API initially tries
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400838 * starts looking for a set of contiguous parameter RAMs from the "slot"
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400839 * that is passed as an argument to the API. On failure the API will try to
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400840 * find a set of contiguous Parameter RAM slots from the remaining Parameter
841 * RAM slots
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400842 */
843int edma_alloc_cont_slots(unsigned ctlr, unsigned int id, int slot, int count)
844{
845 /*
846 * The start slot requested should be greater than
847 * the number of channels and lesser than the total number
848 * of slots
849 */
Sandeep Paulraj6b0cf4e2009-09-16 18:17:43 -0400850 if ((id != EDMA_CONT_PARAMS_ANY) &&
Sekhar Nori3f68b982010-05-04 14:11:35 +0530851 (slot < edma_cc[ctlr]->num_channels ||
852 slot >= edma_cc[ctlr]->num_slots))
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400853 return -EINVAL;
854
855 /*
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400856 * The number of parameter RAM slots requested cannot be less than 1
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400857 * and cannot be more than the number of slots minus the number of
858 * channels
859 */
860 if (count < 1 || count >
Sekhar Nori3f68b982010-05-04 14:11:35 +0530861 (edma_cc[ctlr]->num_slots - edma_cc[ctlr]->num_channels))
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400862 return -EINVAL;
863
864 switch (id) {
865 case EDMA_CONT_PARAMS_ANY:
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400866 return reserve_contiguous_slots(ctlr, id, count,
Sekhar Nori3f68b982010-05-04 14:11:35 +0530867 edma_cc[ctlr]->num_channels);
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400868 case EDMA_CONT_PARAMS_FIXED_EXACT:
869 case EDMA_CONT_PARAMS_FIXED_NOT_EXACT:
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400870 return reserve_contiguous_slots(ctlr, id, count, slot);
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400871 default:
872 return -EINVAL;
873 }
874
875}
876EXPORT_SYMBOL(edma_alloc_cont_slots);
877
878/**
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400879 * edma_free_cont_slots - deallocate DMA parameter RAM slots
880 * @slot: first parameter RAM of a set of parameter RAM slots to be freed
881 * @count: the number of contiguous parameter RAM slots to be freed
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400882 *
883 * This deallocates the parameter RAM slots allocated by
884 * edma_alloc_cont_slots.
885 * Callers/applications need to keep track of sets of contiguous
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400886 * parameter RAM slots that have been allocated using the edma_alloc_cont_slots
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400887 * API.
888 * Callers are responsible for ensuring the slots are inactive, and will
889 * not be activated.
890 */
891int edma_free_cont_slots(unsigned slot, int count)
892{
Sandeep Paulraj51c99e02009-09-16 18:09:59 -0400893 unsigned ctlr, slot_to_free;
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400894 int i;
895
896 ctlr = EDMA_CTLR(slot);
897 slot = EDMA_CHAN_SLOT(slot);
898
Sekhar Nori3f68b982010-05-04 14:11:35 +0530899 if (slot < edma_cc[ctlr]->num_channels ||
900 slot >= edma_cc[ctlr]->num_slots ||
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400901 count < 1)
902 return -EINVAL;
903
904 for (i = slot; i < slot + count; ++i) {
905 ctlr = EDMA_CTLR(i);
Sandeep Paulraj51c99e02009-09-16 18:09:59 -0400906 slot_to_free = EDMA_CHAN_SLOT(i);
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400907
Sandeep Paulraj51c99e02009-09-16 18:09:59 -0400908 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot_to_free),
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400909 &dummy_paramset, PARM_SIZE);
Sekhar Nori3f68b982010-05-04 14:11:35 +0530910 clear_bit(slot_to_free, edma_cc[ctlr]->edma_inuse);
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400911 }
912
913 return 0;
914}
915EXPORT_SYMBOL(edma_free_cont_slots);
916
Kevin Hilmana4768d22009-04-14 07:18:14 -0500917/*-----------------------------------------------------------------------*/
918
919/* Parameter RAM operations (i) -- read/write partial slots */
920
921/**
922 * edma_set_src - set initial DMA source address in parameter RAM slot
923 * @slot: parameter RAM slot being configured
924 * @src_port: physical address of source (memory, controller FIFO, etc)
925 * @addressMode: INCR, except in very rare cases
926 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
927 * width to use when addressing the fifo (e.g. W8BIT, W32BIT)
928 *
929 * Note that the source address is modified during the DMA transfer
930 * according to edma_set_src_index().
931 */
932void edma_set_src(unsigned slot, dma_addr_t src_port,
933 enum address_mode mode, enum fifo_width width)
934{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400935 unsigned ctlr;
936
937 ctlr = EDMA_CTLR(slot);
938 slot = EDMA_CHAN_SLOT(slot);
939
Sekhar Nori3f68b982010-05-04 14:11:35 +0530940 if (slot < edma_cc[ctlr]->num_slots) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400941 unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500942
943 if (mode) {
944 /* set SAM and program FWID */
945 i = (i & ~(EDMA_FWID)) | (SAM | ((width & 0x7) << 8));
946 } else {
947 /* clear SAM */
948 i &= ~SAM;
949 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400950 edma_parm_write(ctlr, PARM_OPT, slot, i);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500951
952 /* set the source port address
953 in source register of param structure */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400954 edma_parm_write(ctlr, PARM_SRC, slot, src_port);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500955 }
956}
957EXPORT_SYMBOL(edma_set_src);
958
959/**
960 * edma_set_dest - set initial DMA destination address in parameter RAM slot
961 * @slot: parameter RAM slot being configured
962 * @dest_port: physical address of destination (memory, controller FIFO, etc)
963 * @addressMode: INCR, except in very rare cases
964 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
965 * width to use when addressing the fifo (e.g. W8BIT, W32BIT)
966 *
967 * Note that the destination address is modified during the DMA transfer
968 * according to edma_set_dest_index().
969 */
970void edma_set_dest(unsigned slot, dma_addr_t dest_port,
971 enum address_mode mode, enum fifo_width width)
972{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400973 unsigned ctlr;
974
975 ctlr = EDMA_CTLR(slot);
976 slot = EDMA_CHAN_SLOT(slot);
977
Sekhar Nori3f68b982010-05-04 14:11:35 +0530978 if (slot < edma_cc[ctlr]->num_slots) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400979 unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500980
981 if (mode) {
982 /* set DAM and program FWID */
983 i = (i & ~(EDMA_FWID)) | (DAM | ((width & 0x7) << 8));
984 } else {
985 /* clear DAM */
986 i &= ~DAM;
987 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400988 edma_parm_write(ctlr, PARM_OPT, slot, i);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500989 /* set the destination port address
990 in dest register of param structure */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400991 edma_parm_write(ctlr, PARM_DST, slot, dest_port);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500992 }
993}
994EXPORT_SYMBOL(edma_set_dest);
995
996/**
Thomas Gleixnercdae05a2014-04-28 10:49:43 +0000997 * edma_get_position - returns the current transfer point
Kevin Hilmana4768d22009-04-14 07:18:14 -0500998 * @slot: parameter RAM slot being examined
Thomas Gleixnercdae05a2014-04-28 10:49:43 +0000999 * @dst: true selects the dest position, false the source
Kevin Hilmana4768d22009-04-14 07:18:14 -05001000 *
Thomas Gleixnercdae05a2014-04-28 10:49:43 +00001001 * Returns the position of the current active slot
Kevin Hilmana4768d22009-04-14 07:18:14 -05001002 */
Thomas Gleixnercdae05a2014-04-28 10:49:43 +00001003dma_addr_t edma_get_position(unsigned slot, bool dst)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001004{
Thomas Gleixnercdae05a2014-04-28 10:49:43 +00001005 u32 offs, ctlr = EDMA_CTLR(slot);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001006
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001007 slot = EDMA_CHAN_SLOT(slot);
1008
Thomas Gleixnercdae05a2014-04-28 10:49:43 +00001009 offs = PARM_OFFSET(slot);
1010 offs += dst ? PARM_DST : PARM_SRC;
1011
1012 return edma_read(ctlr, offs);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001013}
Kevin Hilmana4768d22009-04-14 07:18:14 -05001014
1015/**
1016 * edma_set_src_index - configure DMA source address indexing
1017 * @slot: parameter RAM slot being configured
1018 * @src_bidx: byte offset between source arrays in a frame
1019 * @src_cidx: byte offset between source frames in a block
1020 *
1021 * Offsets are specified to support either contiguous or discontiguous
1022 * memory transfers, or repeated access to a hardware register, as needed.
1023 * When accessing hardware registers, both offsets are normally zero.
1024 */
1025void edma_set_src_index(unsigned slot, s16 src_bidx, s16 src_cidx)
1026{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001027 unsigned ctlr;
1028
1029 ctlr = EDMA_CTLR(slot);
1030 slot = EDMA_CHAN_SLOT(slot);
1031
Sekhar Nori3f68b982010-05-04 14:11:35 +05301032 if (slot < edma_cc[ctlr]->num_slots) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001033 edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
Kevin Hilmana4768d22009-04-14 07:18:14 -05001034 0xffff0000, src_bidx);
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001035 edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
Kevin Hilmana4768d22009-04-14 07:18:14 -05001036 0xffff0000, src_cidx);
1037 }
1038}
1039EXPORT_SYMBOL(edma_set_src_index);
1040
1041/**
1042 * edma_set_dest_index - configure DMA destination address indexing
1043 * @slot: parameter RAM slot being configured
1044 * @dest_bidx: byte offset between destination arrays in a frame
1045 * @dest_cidx: byte offset between destination frames in a block
1046 *
1047 * Offsets are specified to support either contiguous or discontiguous
1048 * memory transfers, or repeated access to a hardware register, as needed.
1049 * When accessing hardware registers, both offsets are normally zero.
1050 */
1051void edma_set_dest_index(unsigned slot, s16 dest_bidx, s16 dest_cidx)
1052{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001053 unsigned ctlr;
1054
1055 ctlr = EDMA_CTLR(slot);
1056 slot = EDMA_CHAN_SLOT(slot);
1057
Sekhar Nori3f68b982010-05-04 14:11:35 +05301058 if (slot < edma_cc[ctlr]->num_slots) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001059 edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
Kevin Hilmana4768d22009-04-14 07:18:14 -05001060 0x0000ffff, dest_bidx << 16);
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001061 edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
Kevin Hilmana4768d22009-04-14 07:18:14 -05001062 0x0000ffff, dest_cidx << 16);
1063 }
1064}
1065EXPORT_SYMBOL(edma_set_dest_index);
1066
1067/**
1068 * edma_set_transfer_params - configure DMA transfer parameters
1069 * @slot: parameter RAM slot being configured
1070 * @acnt: how many bytes per array (at least one)
1071 * @bcnt: how many arrays per frame (at least one)
1072 * @ccnt: how many frames per block (at least one)
1073 * @bcnt_rld: used only for A-Synchronized transfers; this specifies
1074 * the value to reload into bcnt when it decrements to zero
1075 * @sync_mode: ASYNC or ABSYNC
1076 *
1077 * See the EDMA3 documentation to understand how to configure and link
1078 * transfers using the fields in PaRAM slots. If you are not doing it
1079 * all at once with edma_write_slot(), you will use this routine
1080 * plus two calls each for source and destination, setting the initial
1081 * address and saying how to index that address.
1082 *
1083 * An example of an A-Synchronized transfer is a serial link using a
1084 * single word shift register. In that case, @acnt would be equal to
1085 * that word size; the serial controller issues a DMA synchronization
1086 * event to transfer each word, and memory access by the DMA transfer
1087 * controller will be word-at-a-time.
1088 *
1089 * An example of an AB-Synchronized transfer is a device using a FIFO.
1090 * In that case, @acnt equals the FIFO width and @bcnt equals its depth.
1091 * The controller with the FIFO issues DMA synchronization events when
1092 * the FIFO threshold is reached, and the DMA transfer controller will
1093 * transfer one frame to (or from) the FIFO. It will probably use
1094 * efficient burst modes to access memory.
1095 */
1096void edma_set_transfer_params(unsigned slot,
1097 u16 acnt, u16 bcnt, u16 ccnt,
1098 u16 bcnt_rld, enum sync_dimension sync_mode)
1099{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001100 unsigned ctlr;
1101
1102 ctlr = EDMA_CTLR(slot);
1103 slot = EDMA_CHAN_SLOT(slot);
1104
Sekhar Nori3f68b982010-05-04 14:11:35 +05301105 if (slot < edma_cc[ctlr]->num_slots) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001106 edma_parm_modify(ctlr, PARM_LINK_BCNTRLD, slot,
Kevin Hilmana4768d22009-04-14 07:18:14 -05001107 0x0000ffff, bcnt_rld << 16);
1108 if (sync_mode == ASYNC)
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001109 edma_parm_and(ctlr, PARM_OPT, slot, ~SYNCDIM);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001110 else
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001111 edma_parm_or(ctlr, PARM_OPT, slot, SYNCDIM);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001112 /* Set the acount, bcount, ccount registers */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001113 edma_parm_write(ctlr, PARM_A_B_CNT, slot, (bcnt << 16) | acnt);
1114 edma_parm_write(ctlr, PARM_CCNT, slot, ccnt);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001115 }
1116}
1117EXPORT_SYMBOL(edma_set_transfer_params);
1118
1119/**
1120 * edma_link - link one parameter RAM slot to another
1121 * @from: parameter RAM slot originating the link
1122 * @to: parameter RAM slot which is the link target
1123 *
1124 * The originating slot should not be part of any active DMA transfer.
1125 */
1126void edma_link(unsigned from, unsigned to)
1127{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001128 unsigned ctlr_from, ctlr_to;
1129
1130 ctlr_from = EDMA_CTLR(from);
1131 from = EDMA_CHAN_SLOT(from);
1132 ctlr_to = EDMA_CTLR(to);
1133 to = EDMA_CHAN_SLOT(to);
1134
Sekhar Nori3f68b982010-05-04 14:11:35 +05301135 if (from >= edma_cc[ctlr_from]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001136 return;
Sekhar Nori3f68b982010-05-04 14:11:35 +05301137 if (to >= edma_cc[ctlr_to]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001138 return;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001139 edma_parm_modify(ctlr_from, PARM_LINK_BCNTRLD, from, 0xffff0000,
1140 PARM_OFFSET(to));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001141}
1142EXPORT_SYMBOL(edma_link);
1143
1144/**
1145 * edma_unlink - cut link from one parameter RAM slot
1146 * @from: parameter RAM slot originating the link
1147 *
1148 * The originating slot should not be part of any active DMA transfer.
1149 * Its link is set to 0xffff.
1150 */
1151void edma_unlink(unsigned from)
1152{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001153 unsigned ctlr;
1154
1155 ctlr = EDMA_CTLR(from);
1156 from = EDMA_CHAN_SLOT(from);
1157
Sekhar Nori3f68b982010-05-04 14:11:35 +05301158 if (from >= edma_cc[ctlr]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001159 return;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001160 edma_parm_or(ctlr, PARM_LINK_BCNTRLD, from, 0xffff);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001161}
1162EXPORT_SYMBOL(edma_unlink);
1163
1164/*-----------------------------------------------------------------------*/
1165
1166/* Parameter RAM operations (ii) -- read/write whole parameter sets */
1167
1168/**
1169 * edma_write_slot - write parameter RAM data for slot
1170 * @slot: number of parameter RAM slot being modified
1171 * @param: data to be written into parameter RAM slot
1172 *
1173 * Use this to assign all parameters of a transfer at once. This
1174 * allows more efficient setup of transfers than issuing multiple
1175 * calls to set up those parameters in small pieces, and provides
1176 * complete control over all transfer options.
1177 */
1178void edma_write_slot(unsigned slot, const struct edmacc_param *param)
1179{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001180 unsigned ctlr;
1181
1182 ctlr = EDMA_CTLR(slot);
1183 slot = EDMA_CHAN_SLOT(slot);
1184
Sekhar Nori3f68b982010-05-04 14:11:35 +05301185 if (slot >= edma_cc[ctlr]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001186 return;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001187 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot), param,
1188 PARM_SIZE);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001189}
1190EXPORT_SYMBOL(edma_write_slot);
1191
1192/**
1193 * edma_read_slot - read parameter RAM data from slot
1194 * @slot: number of parameter RAM slot being copied
1195 * @param: where to store copy of parameter RAM data
1196 *
1197 * Use this to read data from a parameter RAM slot, perhaps to
1198 * save them as a template for later reuse.
1199 */
1200void edma_read_slot(unsigned slot, struct edmacc_param *param)
1201{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001202 unsigned ctlr;
1203
1204 ctlr = EDMA_CTLR(slot);
1205 slot = EDMA_CHAN_SLOT(slot);
1206
Sekhar Nori3f68b982010-05-04 14:11:35 +05301207 if (slot >= edma_cc[ctlr]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001208 return;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001209 memcpy_fromio(param, edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
1210 PARM_SIZE);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001211}
1212EXPORT_SYMBOL(edma_read_slot);
1213
1214/*-----------------------------------------------------------------------*/
1215
1216/* Various EDMA channel control operations */
1217
1218/**
1219 * edma_pause - pause dma on a channel
1220 * @channel: on which edma_start() has been called
1221 *
1222 * This temporarily disables EDMA hardware events on the specified channel,
1223 * preventing them from triggering new transfers on its behalf
1224 */
1225void edma_pause(unsigned channel)
1226{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001227 unsigned ctlr;
1228
1229 ctlr = EDMA_CTLR(channel);
1230 channel = EDMA_CHAN_SLOT(channel);
1231
Sekhar Nori3f68b982010-05-04 14:11:35 +05301232 if (channel < edma_cc[ctlr]->num_channels) {
Sekhar Norid78a9492010-05-10 12:41:18 +05301233 unsigned int mask = BIT(channel & 0x1f);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001234
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001235 edma_shadow0_write_array(ctlr, SH_EECR, channel >> 5, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001236 }
1237}
1238EXPORT_SYMBOL(edma_pause);
1239
1240/**
1241 * edma_resume - resumes dma on a paused channel
1242 * @channel: on which edma_pause() has been called
1243 *
1244 * This re-enables EDMA hardware events on the specified channel.
1245 */
1246void edma_resume(unsigned channel)
1247{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001248 unsigned ctlr;
1249
1250 ctlr = EDMA_CTLR(channel);
1251 channel = EDMA_CHAN_SLOT(channel);
1252
Sekhar Nori3f68b982010-05-04 14:11:35 +05301253 if (channel < edma_cc[ctlr]->num_channels) {
Sekhar Norid78a9492010-05-10 12:41:18 +05301254 unsigned int mask = BIT(channel & 0x1f);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001255
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001256 edma_shadow0_write_array(ctlr, SH_EESR, channel >> 5, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001257 }
1258}
1259EXPORT_SYMBOL(edma_resume);
1260
Joel Fernandes96874b92013-08-29 18:05:42 -05001261int edma_trigger_channel(unsigned channel)
1262{
1263 unsigned ctlr;
1264 unsigned int mask;
1265
1266 ctlr = EDMA_CTLR(channel);
1267 channel = EDMA_CHAN_SLOT(channel);
1268 mask = BIT(channel & 0x1f);
1269
1270 edma_shadow0_write_array(ctlr, SH_ESR, (channel >> 5), mask);
1271
1272 pr_debug("EDMA: ESR%d %08x\n", (channel >> 5),
1273 edma_shadow0_read_array(ctlr, SH_ESR, (channel >> 5)));
1274 return 0;
1275}
1276EXPORT_SYMBOL(edma_trigger_channel);
1277
Kevin Hilmana4768d22009-04-14 07:18:14 -05001278/**
1279 * edma_start - start dma on a channel
1280 * @channel: channel being activated
1281 *
1282 * Channels with event associations will be triggered by their hardware
1283 * events, and channels without such associations will be triggered by
1284 * software. (At this writing there is no interface for using software
1285 * triggers except with channels that don't support hardware triggers.)
1286 *
1287 * Returns zero on success, else negative errno.
1288 */
1289int edma_start(unsigned channel)
1290{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001291 unsigned ctlr;
1292
1293 ctlr = EDMA_CTLR(channel);
1294 channel = EDMA_CHAN_SLOT(channel);
1295
Sekhar Nori3f68b982010-05-04 14:11:35 +05301296 if (channel < edma_cc[ctlr]->num_channels) {
Kevin Hilmana4768d22009-04-14 07:18:14 -05001297 int j = channel >> 5;
Sekhar Norid78a9492010-05-10 12:41:18 +05301298 unsigned int mask = BIT(channel & 0x1f);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001299
1300 /* EDMA channels without event association */
Sekhar Nori3f68b982010-05-04 14:11:35 +05301301 if (test_bit(channel, edma_cc[ctlr]->edma_unused)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -05001302 pr_debug("EDMA: ESR%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001303 edma_shadow0_read_array(ctlr, SH_ESR, j));
1304 edma_shadow0_write_array(ctlr, SH_ESR, j, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001305 return 0;
1306 }
1307
1308 /* EDMA channel with event association */
1309 pr_debug("EDMA: ER%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001310 edma_shadow0_read_array(ctlr, SH_ER, j));
Brian Niebuhrbb17ef12010-03-09 16:48:03 -06001311 /* Clear any pending event or error */
1312 edma_write_array(ctlr, EDMA_ECR, j, mask);
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001313 edma_write_array(ctlr, EDMA_EMCR, j, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001314 /* Clear any SER */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001315 edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
1316 edma_shadow0_write_array(ctlr, SH_EESR, j, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001317 pr_debug("EDMA: EER%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001318 edma_shadow0_read_array(ctlr, SH_EER, j));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001319 return 0;
1320 }
1321
1322 return -EINVAL;
1323}
1324EXPORT_SYMBOL(edma_start);
1325
1326/**
1327 * edma_stop - stops dma on the channel passed
1328 * @channel: channel being deactivated
1329 *
1330 * When @lch is a channel, any active transfer is paused and
1331 * all pending hardware events are cleared. The current transfer
1332 * may not be resumed, and the channel's Parameter RAM should be
1333 * reinitialized before being reused.
1334 */
1335void edma_stop(unsigned channel)
1336{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001337 unsigned ctlr;
1338
1339 ctlr = EDMA_CTLR(channel);
1340 channel = EDMA_CHAN_SLOT(channel);
1341
Sekhar Nori3f68b982010-05-04 14:11:35 +05301342 if (channel < edma_cc[ctlr]->num_channels) {
Kevin Hilmana4768d22009-04-14 07:18:14 -05001343 int j = channel >> 5;
Sekhar Norid78a9492010-05-10 12:41:18 +05301344 unsigned int mask = BIT(channel & 0x1f);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001345
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001346 edma_shadow0_write_array(ctlr, SH_EECR, j, mask);
1347 edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
1348 edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
1349 edma_write_array(ctlr, EDMA_EMCR, j, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001350
1351 pr_debug("EDMA: EER%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001352 edma_shadow0_read_array(ctlr, SH_EER, j));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001353
1354 /* REVISIT: consider guarding against inappropriate event
1355 * chaining by overwriting with dummy_paramset.
1356 */
1357 }
1358}
1359EXPORT_SYMBOL(edma_stop);
1360
1361/******************************************************************************
1362 *
1363 * It cleans ParamEntry qand bring back EDMA to initial state if media has
1364 * been removed before EDMA has finished.It is usedful for removable media.
1365 * Arguments:
1366 * ch_no - channel no
1367 *
1368 * Return: zero on success, or corresponding error no on failure
1369 *
1370 * FIXME this should not be needed ... edma_stop() should suffice.
1371 *
1372 *****************************************************************************/
1373
1374void edma_clean_channel(unsigned channel)
1375{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001376 unsigned ctlr;
1377
1378 ctlr = EDMA_CTLR(channel);
1379 channel = EDMA_CHAN_SLOT(channel);
1380
Sekhar Nori3f68b982010-05-04 14:11:35 +05301381 if (channel < edma_cc[ctlr]->num_channels) {
Kevin Hilmana4768d22009-04-14 07:18:14 -05001382 int j = (channel >> 5);
Sekhar Norid78a9492010-05-10 12:41:18 +05301383 unsigned int mask = BIT(channel & 0x1f);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001384
1385 pr_debug("EDMA: EMR%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001386 edma_read_array(ctlr, EDMA_EMR, j));
1387 edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001388 /* Clear the corresponding EMR bits */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001389 edma_write_array(ctlr, EDMA_EMCR, j, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001390 /* Clear any SER */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001391 edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
Sekhar Norid78a9492010-05-10 12:41:18 +05301392 edma_write(ctlr, EDMA_CCERRCLR, BIT(16) | BIT(1) | BIT(0));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001393 }
1394}
1395EXPORT_SYMBOL(edma_clean_channel);
1396
1397/*
1398 * edma_clear_event - clear an outstanding event on the DMA channel
1399 * Arguments:
1400 * channel - channel number
1401 */
1402void edma_clear_event(unsigned channel)
1403{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001404 unsigned ctlr;
1405
1406 ctlr = EDMA_CTLR(channel);
1407 channel = EDMA_CHAN_SLOT(channel);
1408
Sekhar Nori3f68b982010-05-04 14:11:35 +05301409 if (channel >= edma_cc[ctlr]->num_channels)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001410 return;
1411 if (channel < 32)
Sekhar Norid78a9492010-05-10 12:41:18 +05301412 edma_write(ctlr, EDMA_ECR, BIT(channel));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001413 else
Sekhar Norid78a9492010-05-10 12:41:18 +05301414 edma_write(ctlr, EDMA_ECRH, BIT(channel - 32));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001415}
1416EXPORT_SYMBOL(edma_clear_event);
1417
Peter Ujfalusieb3fe7d2014-07-08 13:46:37 +03001418/*
1419 * edma_assign_channel_eventq - move given channel to desired eventq
1420 * Arguments:
1421 * channel - channel number
1422 * eventq_no - queue to move the channel
1423 *
1424 * Can be used to move a channel to a selected event queue.
1425 */
1426void edma_assign_channel_eventq(unsigned channel, enum dma_event_q eventq_no)
1427{
1428 unsigned ctlr;
1429
1430 ctlr = EDMA_CTLR(channel);
1431 channel = EDMA_CHAN_SLOT(channel);
1432
1433 if (channel >= edma_cc[ctlr]->num_channels)
1434 return;
1435
1436 /* default to low priority queue */
1437 if (eventq_no == EVENTQ_DEFAULT)
1438 eventq_no = edma_cc[ctlr]->default_queue;
1439 if (eventq_no >= edma_cc[ctlr]->num_tc)
1440 return;
1441
1442 map_dmach_queue(ctlr, channel, eventq_no);
1443}
1444EXPORT_SYMBOL(edma_assign_channel_eventq);
1445
Peter Ujfalusi6d10c392014-05-16 15:17:15 +03001446static int edma_setup_from_hw(struct device *dev, struct edma_soc_info *pdata,
Peter Ujfalusi929a0152014-08-04 15:26:56 +03001447 struct edma *edma_cc, int cc_id)
Peter Ujfalusi6d10c392014-05-16 15:17:15 +03001448{
1449 int i;
1450 u32 value, cccfg;
1451 s8 (*queue_priority_map)[2];
1452
1453 /* Decode the eDMA3 configuration from CCCFG register */
Peter Ujfalusi929a0152014-08-04 15:26:56 +03001454 cccfg = edma_read(cc_id, EDMA_CCCFG);
Peter Ujfalusi6d10c392014-05-16 15:17:15 +03001455
1456 value = GET_NUM_REGN(cccfg);
1457 edma_cc->num_region = BIT(value);
1458
1459 value = GET_NUM_DMACH(cccfg);
1460 edma_cc->num_channels = BIT(value + 1);
1461
1462 value = GET_NUM_PAENTRY(cccfg);
1463 edma_cc->num_slots = BIT(value + 4);
1464
1465 value = GET_NUM_EVQUE(cccfg);
1466 edma_cc->num_tc = value + 1;
1467
Peter Ujfalusi929a0152014-08-04 15:26:56 +03001468 dev_dbg(dev, "eDMA3 CC%d HW configuration (cccfg: 0x%08x):\n", cc_id,
1469 cccfg);
Peter Ujfalusi6d10c392014-05-16 15:17:15 +03001470 dev_dbg(dev, "num_region: %u\n", edma_cc->num_region);
1471 dev_dbg(dev, "num_channel: %u\n", edma_cc->num_channels);
1472 dev_dbg(dev, "num_slot: %u\n", edma_cc->num_slots);
1473 dev_dbg(dev, "num_tc: %u\n", edma_cc->num_tc);
1474
1475 /* Nothing need to be done if queue priority is provided */
1476 if (pdata->queue_priority_mapping)
1477 return 0;
1478
1479 /*
1480 * Configure TC/queue priority as follows:
1481 * Q0 - priority 0
1482 * Q1 - priority 1
1483 * Q2 - priority 2
1484 * ...
1485 * The meaning of priority numbers: 0 highest priority, 7 lowest
1486 * priority. So Q0 is the highest priority queue and the last queue has
1487 * the lowest priority.
1488 */
1489 queue_priority_map = devm_kzalloc(dev,
1490 (edma_cc->num_tc + 1) * sizeof(s8),
1491 GFP_KERNEL);
1492 if (!queue_priority_map)
1493 return -ENOMEM;
1494
1495 for (i = 0; i < edma_cc->num_tc; i++) {
1496 queue_priority_map[i][0] = i;
1497 queue_priority_map[i][1] = i;
1498 }
1499 queue_priority_map[i][0] = -1;
1500 queue_priority_map[i][1] = -1;
1501
1502 pdata->queue_priority_mapping = queue_priority_map;
Peter Ujfalusi85a70762014-07-08 13:46:36 +03001503 /* Default queue has the lowest priority */
1504 pdata->default_queue = i - 1;
Peter Ujfalusi6d10c392014-05-16 15:17:15 +03001505
1506 return 0;
1507}
1508
Matt Porter6cba4352013-06-20 16:06:38 -05001509#if IS_ENABLED(CONFIG_OF) && IS_ENABLED(CONFIG_DMADEVICES)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001510
Thomas Gleixnercf7eb972014-04-13 20:44:46 +02001511static int edma_xbar_event_map(struct device *dev, struct device_node *node,
1512 struct edma_soc_info *pdata, size_t sz)
Matt Porter2646a0e2013-06-20 16:06:39 -05001513{
Thomas Gleixnercf7eb972014-04-13 20:44:46 +02001514 const char pname[] = "ti,edma-xbar-event-map";
Matt Porter2646a0e2013-06-20 16:06:39 -05001515 struct resource res;
1516 void __iomem *xbar;
Thomas Gleixnercf7eb972014-04-13 20:44:46 +02001517 s16 (*xbar_chans)[2];
1518 size_t nelm = sz / sizeof(s16);
Matt Porter2646a0e2013-06-20 16:06:39 -05001519 u32 shift, offset, mux;
Thomas Gleixnercf7eb972014-04-13 20:44:46 +02001520 int ret, i;
Matt Porter2646a0e2013-06-20 16:06:39 -05001521
Thomas Gleixnercf7eb972014-04-13 20:44:46 +02001522 xbar_chans = devm_kzalloc(dev, (nelm + 2) * sizeof(s16), GFP_KERNEL);
Matt Porter2646a0e2013-06-20 16:06:39 -05001523 if (!xbar_chans)
1524 return -ENOMEM;
1525
1526 ret = of_address_to_resource(node, 1, &res);
1527 if (ret)
Thomas Gleixnercf7eb972014-04-13 20:44:46 +02001528 return -ENOMEM;
Matt Porter2646a0e2013-06-20 16:06:39 -05001529
1530 xbar = devm_ioremap(dev, res.start, resource_size(&res));
1531 if (!xbar)
1532 return -ENOMEM;
1533
Thomas Gleixnercf7eb972014-04-13 20:44:46 +02001534 ret = of_property_read_u16_array(node, pname, (u16 *)xbar_chans, nelm);
Matt Porter2646a0e2013-06-20 16:06:39 -05001535 if (ret)
1536 return -EIO;
1537
Thomas Gleixnercf7eb972014-04-13 20:44:46 +02001538 /* Invalidate last entry for the other user of this mess */
1539 nelm >>= 1;
1540 xbar_chans[nelm][0] = xbar_chans[nelm][1] = -1;
1541
1542 for (i = 0; i < nelm; i++) {
Matt Porter2646a0e2013-06-20 16:06:39 -05001543 shift = (xbar_chans[i][1] & 0x03) << 3;
1544 offset = xbar_chans[i][1] & 0xfffffffc;
1545 mux = readl(xbar + offset);
1546 mux &= ~(0xff << shift);
1547 mux |= xbar_chans[i][0] << shift;
1548 writel(mux, (xbar + offset));
1549 }
1550
Thomas Gleixnercf7eb972014-04-13 20:44:46 +02001551 pdata->xbar_chans = (const s16 (*)[2]) xbar_chans;
Matt Porter2646a0e2013-06-20 16:06:39 -05001552 return 0;
1553}
1554
Matt Porter6cba4352013-06-20 16:06:38 -05001555static int edma_of_parse_dt(struct device *dev,
1556 struct device_node *node,
1557 struct edma_soc_info *pdata)
1558{
Peter Ujfalusi6d10c392014-05-16 15:17:15 +03001559 int ret = 0;
Matt Porter2646a0e2013-06-20 16:06:39 -05001560 struct property *prop;
1561 size_t sz;
Matt Porter6cba4352013-06-20 16:06:38 -05001562 struct edma_rsv_info *rsv_info;
Matt Porter6cba4352013-06-20 16:06:38 -05001563
1564 rsv_info = devm_kzalloc(dev, sizeof(struct edma_rsv_info), GFP_KERNEL);
1565 if (!rsv_info)
1566 return -ENOMEM;
1567 pdata->rsv = rsv_info;
1568
Matt Porter2646a0e2013-06-20 16:06:39 -05001569 prop = of_find_property(node, "ti,edma-xbar-event-map", &sz);
1570 if (prop)
1571 ret = edma_xbar_event_map(dev, node, pdata, sz);
1572
Matt Porter6cba4352013-06-20 16:06:38 -05001573 return ret;
1574}
1575
1576static struct of_dma_filter_info edma_filter_info = {
1577 .filter_fn = edma_filter_fn,
1578};
1579
1580static struct edma_soc_info *edma_setup_info_from_dt(struct device *dev,
1581 struct device_node *node)
1582{
1583 struct edma_soc_info *info;
1584 int ret;
1585
1586 info = devm_kzalloc(dev, sizeof(struct edma_soc_info), GFP_KERNEL);
1587 if (!info)
1588 return ERR_PTR(-ENOMEM);
1589
1590 ret = edma_of_parse_dt(dev, node, info);
1591 if (ret)
1592 return ERR_PTR(ret);
1593
1594 dma_cap_set(DMA_SLAVE, edma_filter_info.dma_cap);
Peter Ujfalusi232b223d2014-04-14 14:42:00 +03001595 dma_cap_set(DMA_CYCLIC, edma_filter_info.dma_cap);
Matt Porter6cba4352013-06-20 16:06:38 -05001596 of_dma_controller_register(dev->of_node, of_dma_simple_xlate,
1597 &edma_filter_info);
1598
1599 return info;
1600}
1601#else
1602static struct edma_soc_info *edma_setup_info_from_dt(struct device *dev,
1603 struct device_node *node)
1604{
1605 return ERR_PTR(-ENOSYS);
1606}
1607#endif
1608
1609static int edma_probe(struct platform_device *pdev)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001610{
Sekhar Noribc3ac9f2010-06-29 11:35:12 +05301611 struct edma_soc_info **info = pdev->dev.platform_data;
Matt Porter6cba4352013-06-20 16:06:38 -05001612 struct edma_soc_info *ninfo[EDMA_MAX_CC] = {NULL};
1613 s8 (*queue_priority_mapping)[2];
Rajashekhara, Sudhakar90bd4e62010-06-29 11:35:13 +05301614 int i, j, off, ln, found = 0;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001615 int status = -1;
Rajashekhara, Sudhakar90bd4e62010-06-29 11:35:13 +05301616 const s16 (*rsv_chans)[2];
1617 const s16 (*rsv_slots)[2];
Matt Porter2646a0e2013-06-20 16:06:39 -05001618 const s16 (*xbar_chans)[2];
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001619 int irq[EDMA_MAX_CC] = {0, 0};
1620 int err_irq[EDMA_MAX_CC] = {0, 0};
1621 struct resource *r[EDMA_MAX_CC] = {NULL};
Matt Porter6cba4352013-06-20 16:06:38 -05001622 struct resource res[EDMA_MAX_CC];
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001623 char res_name[10];
Matt Porter6cba4352013-06-20 16:06:38 -05001624 struct device_node *node = pdev->dev.of_node;
1625 struct device *dev = &pdev->dev;
1626 int ret;
Arnd Bergmann5305e4d2014-10-24 18:14:01 +02001627 struct platform_device_info edma_dev_info = {
1628 .name = "edma-dma-engine",
1629 .dma_mask = DMA_BIT_MASK(32),
1630 .parent = &pdev->dev,
1631 };
Matt Porter6cba4352013-06-20 16:06:38 -05001632
1633 if (node) {
1634 /* Check if this is a second instance registered */
1635 if (arch_num_cc) {
1636 dev_err(dev, "only one EDMA instance is supported via DT\n");
1637 return -ENODEV;
1638 }
1639
1640 ninfo[0] = edma_setup_info_from_dt(dev, node);
1641 if (IS_ERR(ninfo[0])) {
1642 dev_err(dev, "failed to get DT data\n");
1643 return PTR_ERR(ninfo[0]);
1644 }
1645
1646 info = ninfo;
1647 }
Kevin Hilmana4768d22009-04-14 07:18:14 -05001648
1649 if (!info)
1650 return -ENODEV;
1651
Matt Porter6cba4352013-06-20 16:06:38 -05001652 pm_runtime_enable(dev);
1653 ret = pm_runtime_get_sync(dev);
1654 if (ret < 0) {
1655 dev_err(dev, "pm_runtime_get_sync() failed\n");
1656 return ret;
1657 }
1658
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001659 for (j = 0; j < EDMA_MAX_CC; j++) {
Matt Porter6cba4352013-06-20 16:06:38 -05001660 if (!info[j]) {
1661 if (!found)
1662 return -ENODEV;
1663 break;
1664 }
1665 if (node) {
1666 ret = of_address_to_resource(node, j, &res[j]);
1667 if (!ret)
1668 r[j] = &res[j];
1669 } else {
1670 sprintf(res_name, "edma_cc%d", j);
1671 r[j] = platform_get_resource_byname(pdev,
1672 IORESOURCE_MEM,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001673 res_name);
Matt Porter6cba4352013-06-20 16:06:38 -05001674 }
1675 if (!r[j]) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001676 if (found)
1677 break;
1678 else
1679 return -ENODEV;
Sekhar Nori243bc652010-05-04 14:11:36 +05301680 } else {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001681 found = 1;
Sekhar Nori243bc652010-05-04 14:11:36 +05301682 }
Kevin Hilmana4768d22009-04-14 07:18:14 -05001683
Lad, Prabhakare7eff702013-06-17 20:27:58 +05301684 edmacc_regs_base[j] = devm_ioremap_resource(&pdev->dev, r[j]);
1685 if (IS_ERR(edmacc_regs_base[j]))
1686 return PTR_ERR(edmacc_regs_base[j]);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001687
Lad, Prabhakare7eff702013-06-17 20:27:58 +05301688 edma_cc[j] = devm_kzalloc(&pdev->dev, sizeof(struct edma),
1689 GFP_KERNEL);
1690 if (!edma_cc[j])
1691 return -ENOMEM;
Kevin Hilmana4768d22009-04-14 07:18:14 -05001692
Peter Ujfalusi6d10c392014-05-16 15:17:15 +03001693 /* Get eDMA3 configuration from IP */
Peter Ujfalusi929a0152014-08-04 15:26:56 +03001694 ret = edma_setup_from_hw(dev, info[j], edma_cc[j], j);
Peter Ujfalusi6d10c392014-05-16 15:17:15 +03001695 if (ret)
1696 return ret;
Kevin Hilmana4768d22009-04-14 07:18:14 -05001697
Sekhar Noribc3ac9f2010-06-29 11:35:12 +05301698 edma_cc[j]->default_queue = info[j]->default_queue;
Sandeep Paulraja0f02022009-07-27 09:57:07 -04001699
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001700 dev_dbg(&pdev->dev, "DMA REG BASE ADDR=%p\n",
1701 edmacc_regs_base[j]);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001702
Sekhar Nori3f68b982010-05-04 14:11:35 +05301703 for (i = 0; i < edma_cc[j]->num_slots; i++)
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001704 memcpy_toio(edmacc_regs_base[j] + PARM_OFFSET(i),
1705 &dummy_paramset, PARM_SIZE);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001706
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +05301707 /* Mark all channels as unused */
Sekhar Nori3f68b982010-05-04 14:11:35 +05301708 memset(edma_cc[j]->edma_unused, 0xff,
1709 sizeof(edma_cc[j]->edma_unused));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001710
Rajashekhara, Sudhakar90bd4e62010-06-29 11:35:13 +05301711 if (info[j]->rsv) {
1712
1713 /* Clear the reserved channels in unused list */
1714 rsv_chans = info[j]->rsv->rsv_chans;
1715 if (rsv_chans) {
1716 for (i = 0; rsv_chans[i][0] != -1; i++) {
1717 off = rsv_chans[i][0];
1718 ln = rsv_chans[i][1];
1719 clear_bits(off, ln,
Matt Porter6cba4352013-06-20 16:06:38 -05001720 edma_cc[j]->edma_unused);
Rajashekhara, Sudhakar90bd4e62010-06-29 11:35:13 +05301721 }
1722 }
1723
1724 /* Set the reserved slots in inuse list */
1725 rsv_slots = info[j]->rsv->rsv_slots;
1726 if (rsv_slots) {
1727 for (i = 0; rsv_slots[i][0] != -1; i++) {
1728 off = rsv_slots[i][0];
1729 ln = rsv_slots[i][1];
1730 set_bits(off, ln,
1731 edma_cc[j]->edma_inuse);
1732 }
1733 }
1734 }
1735
Matt Porter2646a0e2013-06-20 16:06:39 -05001736 /* Clear the xbar mapped channels in unused list */
1737 xbar_chans = info[j]->xbar_chans;
1738 if (xbar_chans) {
1739 for (i = 0; xbar_chans[i][1] != -1; i++) {
1740 off = xbar_chans[i][1];
1741 clear_bits(off, 1,
1742 edma_cc[j]->edma_unused);
1743 }
1744 }
Matt Porter6cba4352013-06-20 16:06:38 -05001745
1746 if (node) {
1747 irq[j] = irq_of_parse_and_map(node, 0);
Peter Ujfalusi44161762014-05-13 10:26:01 +03001748 err_irq[j] = irq_of_parse_and_map(node, 2);
Matt Porter6cba4352013-06-20 16:06:38 -05001749 } else {
Peter Ujfalusi44161762014-05-13 10:26:01 +03001750 char irq_name[10];
1751
Matt Porter6cba4352013-06-20 16:06:38 -05001752 sprintf(irq_name, "edma%d", j);
1753 irq[j] = platform_get_irq_byname(pdev, irq_name);
Peter Ujfalusi44161762014-05-13 10:26:01 +03001754
1755 sprintf(irq_name, "edma%d_err", j);
1756 err_irq[j] = platform_get_irq_byname(pdev, irq_name);
Matt Porter6cba4352013-06-20 16:06:38 -05001757 }
Sekhar Nori3f68b982010-05-04 14:11:35 +05301758 edma_cc[j]->irq_res_start = irq[j];
Peter Ujfalusi44161762014-05-13 10:26:01 +03001759 edma_cc[j]->irq_res_end = err_irq[j];
1760
1761 status = devm_request_irq(dev, irq[j], dma_irq_handler, 0,
1762 "edma", dev);
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001763 if (status < 0) {
Lad, Prabhakare7eff702013-06-17 20:27:58 +05301764 dev_dbg(&pdev->dev,
1765 "devm_request_irq %d failed --> %d\n",
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001766 irq[j], status);
Lad, Prabhakare7eff702013-06-17 20:27:58 +05301767 return status;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001768 }
1769
Peter Ujfalusi44161762014-05-13 10:26:01 +03001770 status = devm_request_irq(dev, err_irq[j], dma_ccerr_handler, 0,
1771 "edma_error", dev);
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001772 if (status < 0) {
Lad, Prabhakare7eff702013-06-17 20:27:58 +05301773 dev_dbg(&pdev->dev,
1774 "devm_request_irq %d failed --> %d\n",
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001775 err_irq[j], status);
Lad, Prabhakare7eff702013-06-17 20:27:58 +05301776 return status;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001777 }
1778
Sekhar Nori3f68b982010-05-04 14:11:35 +05301779 for (i = 0; i < edma_cc[j]->num_channels; i++)
Heiko Schocher0b7580b2012-01-19 08:05:21 +01001780 map_dmach_queue(j, i, info[j]->default_queue);
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001781
Sekhar Noribc3ac9f2010-06-29 11:35:12 +05301782 queue_priority_mapping = info[j]->queue_priority_mapping;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001783
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001784 /* Event queue priority mapping */
1785 for (i = 0; queue_priority_mapping[i][0] != -1; i++)
1786 assign_priority_to_queue(j,
1787 queue_priority_mapping[i][0],
1788 queue_priority_mapping[i][1]);
1789
1790 /* Map the channel to param entry if channel mapping logic
1791 * exist
1792 */
1793 if (edma_read(j, EDMA_CCCFG) & CHMAP_EXIST)
1794 map_dmach_param(j);
1795
Peter Ujfalusi643efcf2014-05-16 15:17:14 +03001796 for (i = 0; i < edma_cc[j]->num_region; i++) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001797 edma_write_array2(j, EDMA_DRAE, i, 0, 0x0);
1798 edma_write_array2(j, EDMA_DRAE, i, 1, 0x0);
1799 edma_write_array(j, EDMA_QRAE, i, 0x0);
1800 }
Sudhakar Rajashekhara2d517502010-01-06 17:28:44 +05301801 arch_num_cc++;
Arnd Bergmann5305e4d2014-10-24 18:14:01 +02001802
1803 edma_dev_info.id = j;
1804 platform_device_register_full(&edma_dev_info);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001805 }
1806
Kevin Hilmana4768d22009-04-14 07:18:14 -05001807 return 0;
Kevin Hilmana4768d22009-04-14 07:18:14 -05001808}
1809
Kevin Hilmana4768d22009-04-14 07:18:14 -05001810static struct platform_driver edma_driver = {
Matt Porter6cba4352013-06-20 16:06:38 -05001811 .driver = {
1812 .name = "edma",
1813 .of_match_table = edma_of_ids,
1814 },
1815 .probe = edma_probe,
Kevin Hilmana4768d22009-04-14 07:18:14 -05001816};
1817
1818static int __init edma_init(void)
1819{
1820 return platform_driver_probe(&edma_driver, edma_probe);
1821}
1822arch_initcall(edma_init);
1823