Ben Dooks | 96ce238 | 2006-06-18 23:06:41 +0100 | [diff] [blame] | 1 | /* linux/arch/arm/mach-s3c2410/s3c244x.c |
| 2 | * |
| 3 | * Copyright (c) 2004-2006 Simtec Electronics |
| 4 | * Ben Dooks <ben@simtec.co.uk> |
| 5 | * |
| 6 | * Samsung S3C2440 and S3C2442 Mobile CPU support |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #include <linux/kernel.h> |
| 14 | #include <linux/types.h> |
| 15 | #include <linux/interrupt.h> |
| 16 | #include <linux/list.h> |
| 17 | #include <linux/timer.h> |
| 18 | #include <linux/init.h> |
| 19 | #include <linux/platform_device.h> |
| 20 | #include <linux/sysdev.h> |
| 21 | #include <linux/clk.h> |
| 22 | |
| 23 | #include <asm/mach/arch.h> |
| 24 | #include <asm/mach/map.h> |
| 25 | #include <asm/mach/irq.h> |
| 26 | |
| 27 | #include <asm/hardware.h> |
| 28 | #include <asm/io.h> |
| 29 | #include <asm/irq.h> |
| 30 | |
| 31 | #include <asm/arch/regs-clock.h> |
| 32 | #include <asm/arch/regs-serial.h> |
| 33 | #include <asm/arch/regs-gpio.h> |
| 34 | #include <asm/arch/regs-gpioj.h> |
| 35 | #include <asm/arch/regs-dsc.h> |
| 36 | |
Ben Dooks | 99c1385 | 2006-06-22 22:18:20 +0100 | [diff] [blame] | 37 | #include "s3c2410.h" |
Ben Dooks | 96ce238 | 2006-06-18 23:06:41 +0100 | [diff] [blame] | 38 | #include "s3c2440.h" |
| 39 | #include "s3c244x.h" |
| 40 | #include "clock.h" |
| 41 | #include "devs.h" |
| 42 | #include "cpu.h" |
| 43 | #include "pm.h" |
| 44 | |
| 45 | static struct map_desc s3c244x_iodesc[] __initdata = { |
| 46 | IODESC_ENT(CLKPWR), |
| 47 | IODESC_ENT(TIMER), |
| 48 | IODESC_ENT(WATCHDOG), |
| 49 | IODESC_ENT(LCD), |
| 50 | IODESC_ENT(ADC), |
| 51 | IODESC_ENT(USBHOST), |
| 52 | }; |
| 53 | |
| 54 | /* uart initialisation */ |
| 55 | |
| 56 | void __init s3c244x_init_uarts(struct s3c2410_uartcfg *cfg, int no) |
| 57 | { |
| 58 | s3c24xx_init_uartdevs("s3c2440-uart", s3c2410_uart_resources, cfg, no); |
| 59 | } |
| 60 | |
| 61 | void __init s3c244x_map_io(struct map_desc *mach_desc, int size) |
| 62 | { |
| 63 | /* register our io-tables */ |
| 64 | |
| 65 | iotable_init(s3c244x_iodesc, ARRAY_SIZE(s3c244x_iodesc)); |
| 66 | iotable_init(mach_desc, size); |
| 67 | |
| 68 | /* rename any peripherals used differing from the s3c2410 */ |
| 69 | |
| 70 | s3c_device_i2c.name = "s3c2440-i2c"; |
| 71 | s3c_device_nand.name = "s3c2440-nand"; |
| 72 | } |
| 73 | |
| 74 | void __init s3c244x_init_clocks(int xtal) |
| 75 | { |
| 76 | unsigned long clkdiv; |
| 77 | unsigned long camdiv; |
| 78 | unsigned long hclk, fclk, pclk; |
| 79 | int hdiv = 1; |
| 80 | |
| 81 | /* now we've got our machine bits initialised, work out what |
| 82 | * clocks we've got */ |
| 83 | |
| 84 | fclk = s3c2410_get_pll(__raw_readl(S3C2410_MPLLCON), xtal) * 2; |
| 85 | |
| 86 | clkdiv = __raw_readl(S3C2410_CLKDIVN); |
| 87 | camdiv = __raw_readl(S3C2440_CAMDIVN); |
| 88 | |
| 89 | /* work out clock scalings */ |
| 90 | |
| 91 | switch (clkdiv & S3C2440_CLKDIVN_HDIVN_MASK) { |
| 92 | case S3C2440_CLKDIVN_HDIVN_1: |
| 93 | hdiv = 1; |
| 94 | break; |
| 95 | |
| 96 | case S3C2440_CLKDIVN_HDIVN_2: |
| 97 | hdiv = 2; |
| 98 | break; |
| 99 | |
| 100 | case S3C2440_CLKDIVN_HDIVN_4_8: |
| 101 | hdiv = (camdiv & S3C2440_CAMDIVN_HCLK4_HALF) ? 8 : 4; |
| 102 | break; |
| 103 | |
| 104 | case S3C2440_CLKDIVN_HDIVN_3_6: |
| 105 | hdiv = (camdiv & S3C2440_CAMDIVN_HCLK3_HALF) ? 6 : 3; |
| 106 | break; |
| 107 | } |
| 108 | |
| 109 | hclk = fclk / hdiv; |
| 110 | pclk = hclk / ((clkdiv & S3C2440_CLKDIVN_PDIVN)? 2:1); |
| 111 | |
| 112 | /* print brief summary of clocks, etc */ |
| 113 | |
| 114 | printk("S3C244X: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz\n", |
| 115 | print_mhz(fclk), print_mhz(hclk), print_mhz(pclk)); |
| 116 | |
| 117 | /* initialise the clocks here, to allow other things like the |
| 118 | * console to use them, and to add new ones after the initialisation |
| 119 | */ |
| 120 | |
| 121 | s3c24xx_setup_clocks(xtal, fclk, hclk, pclk); |
Ben Dooks | 99c1385 | 2006-06-22 22:18:20 +0100 | [diff] [blame] | 122 | s3c2410_baseclk_add(); |
Ben Dooks | 96ce238 | 2006-06-18 23:06:41 +0100 | [diff] [blame] | 123 | } |
| 124 | |
| 125 | #ifdef CONFIG_PM |
| 126 | |
| 127 | static struct sleep_save s3c244x_sleep[] = { |
| 128 | SAVE_ITEM(S3C2440_DSC0), |
| 129 | SAVE_ITEM(S3C2440_DSC1), |
| 130 | SAVE_ITEM(S3C2440_GPJDAT), |
| 131 | SAVE_ITEM(S3C2440_GPJCON), |
| 132 | SAVE_ITEM(S3C2440_GPJUP) |
| 133 | }; |
| 134 | |
| 135 | static int s3c244x_suspend(struct sys_device *dev, pm_message_t state) |
| 136 | { |
| 137 | s3c2410_pm_do_save(s3c244x_sleep, ARRAY_SIZE(s3c244x_sleep)); |
| 138 | return 0; |
| 139 | } |
| 140 | |
| 141 | static int s3c244x_resume(struct sys_device *dev) |
| 142 | { |
| 143 | s3c2410_pm_do_restore(s3c244x_sleep, ARRAY_SIZE(s3c244x_sleep)); |
| 144 | return 0; |
| 145 | } |
| 146 | |
| 147 | #else |
| 148 | #define s3c244x_suspend NULL |
| 149 | #define s3c244x_resume NULL |
| 150 | #endif |
| 151 | |
| 152 | /* Since the S3C2442 and S3C2440 share items, put both sysclasses here */ |
| 153 | |
| 154 | struct sysdev_class s3c2440_sysclass = { |
| 155 | set_kset_name("s3c2440-core"), |
| 156 | .suspend = s3c244x_suspend, |
| 157 | .resume = s3c244x_resume |
| 158 | }; |
| 159 | |
| 160 | struct sysdev_class s3c2442_sysclass = { |
| 161 | set_kset_name("s3c2442-core"), |
| 162 | .suspend = s3c244x_suspend, |
| 163 | .resume = s3c244x_resume |
| 164 | }; |
| 165 | |
| 166 | /* need to register class before we actually register the device, and |
| 167 | * we also need to ensure that it has been initialised before any of the |
| 168 | * drivers even try to use it (even if not on an s3c2440 based system) |
| 169 | * as a driver which may support both 2410 and 2440 may try and use it. |
| 170 | */ |
| 171 | |
| 172 | static int __init s3c2440_core_init(void) |
| 173 | { |
| 174 | return sysdev_class_register(&s3c2440_sysclass); |
| 175 | } |
| 176 | |
| 177 | core_initcall(s3c2440_core_init); |
| 178 | |
| 179 | static int __init s3c2442_core_init(void) |
| 180 | { |
| 181 | return sysdev_class_register(&s3c2442_sysclass); |
| 182 | } |
| 183 | |
| 184 | core_initcall(s3c2442_core_init); |