blob: 39e3fb3db80123b1f276f811f8b26921e77564ee [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/cache-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 * Copyright (C) 2005 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This is the "shell" of the ARMv7 processor support.
12 */
13#include <linux/linkage.h>
14#include <linux/init.h>
15#include <asm/assembler.h>
Will Deaconc5102f52012-04-27 13:08:53 +010016#include <asm/errno.h>
Catalin Marinas32cfb1b2009-10-06 17:57:09 +010017#include <asm/unwind.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010018
19#include "proc-macros.S"
20
21/*
Tony Lindgren81d11952010-09-21 17:16:40 +010022 * v7_flush_icache_all()
23 *
24 * Flush the whole I-cache.
25 *
26 * Registers:
27 * r0 - set to 0
28 */
29ENTRY(v7_flush_icache_all)
30 mov r0, #0
31 ALT_SMP(mcr p15, 0, r0, c7, c1, 0) @ invalidate I-cache inner shareable
32 ALT_UP(mcr p15, 0, r0, c7, c5, 0) @ I+BTB cache invalidate
33 mov pc, lr
34ENDPROC(v7_flush_icache_all)
35
36/*
Catalin Marinasbbe88882007-05-08 22:27:46 +010037 * v7_flush_dcache_all()
38 *
39 * Flush the whole D-cache.
40 *
Catalin Marinas347c8b72009-07-24 12:32:56 +010041 * Corrupted registers: r0-r7, r9-r11 (r6 only in Thumb mode)
Catalin Marinasbbe88882007-05-08 22:27:46 +010042 *
43 * - mm - mm_struct describing address space
44 */
45ENTRY(v7_flush_dcache_all)
Catalin Marinasc30c2f92008-11-06 13:23:07 +000046 dmb @ ensure ordering with previous memory accesses
Catalin Marinasbbe88882007-05-08 22:27:46 +010047 mrc p15, 1, r0, c0, c0, 1 @ read clidr
48 ands r3, r0, #0x7000000 @ extract loc from clidr
49 mov r3, r3, lsr #23 @ left align loc bit field
50 beq finished @ if loc is 0, then no need to clean
51 mov r10, #0 @ start clean at cache level 0
52loop1:
53 add r2, r10, r10, lsr #1 @ work out 3x current cache level
54 mov r1, r0, lsr r2 @ extract cache type bits from clidr
55 and r1, r1, #7 @ mask of the bits for current cache only
56 cmp r1, #2 @ see what cache we have at this level
57 blt skip @ skip if no cache, or just i-cache
Stephen Boydb46c0f72012-02-07 19:42:07 +010058#ifdef CONFIG_PREEMPT
Rabin Vincent8e43a902012-02-15 16:01:42 +010059 save_and_disable_irqs_notrace r9 @ make cssr&csidr read atomic
Stephen Boydb46c0f72012-02-07 19:42:07 +010060#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +010061 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
62 isb @ isb to sych the new cssr&csidr
63 mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
Stephen Boydb46c0f72012-02-07 19:42:07 +010064#ifdef CONFIG_PREEMPT
65 restore_irqs_notrace r9
66#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +010067 and r2, r1, #7 @ extract the length of the cache lines
68 add r2, r2, #4 @ add 4 (line length offset)
69 ldr r4, =0x3ff
70 ands r4, r4, r1, lsr #3 @ find maximum number on the way size
71 clz r5, r4 @ find bit position of way size increment
72 ldr r7, =0x7fff
73 ands r7, r7, r1, lsr #13 @ extract max number of the index size
74loop2:
75 mov r9, r4 @ create working copy of max way size
76loop3:
Catalin Marinas347c8b72009-07-24 12:32:56 +010077 ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
78 THUMB( lsl r6, r9, r5 )
79 THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
80 ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
81 THUMB( lsl r6, r7, r2 )
82 THUMB( orr r11, r11, r6 ) @ factor index number into r11
Catalin Marinasbbe88882007-05-08 22:27:46 +010083 mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
84 subs r9, r9, #1 @ decrement the way
85 bge loop3
86 subs r7, r7, #1 @ decrement the index
87 bge loop2
88skip:
89 add r10, r10, #2 @ increment cache number
90 cmp r3, r10
91 bgt loop1
92finished:
93 mov r10, #0 @ swith back to cache level 0
94 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
Catalin Marinasc30c2f92008-11-06 13:23:07 +000095 dsb
Catalin Marinasbbe88882007-05-08 22:27:46 +010096 isb
97 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010098ENDPROC(v7_flush_dcache_all)
Catalin Marinasbbe88882007-05-08 22:27:46 +010099
100/*
101 * v7_flush_cache_all()
102 *
103 * Flush the entire cache system.
104 * The data cache flush is now achieved using atomic clean / invalidates
105 * working outwards from L1 cache. This is done using Set/Way based cache
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300106 * maintenance instructions.
Catalin Marinasbbe88882007-05-08 22:27:46 +0100107 * The instruction cache can still be invalidated back to the point of
108 * unification in a single instruction.
109 *
110 */
111ENTRY(v7_flush_kern_cache_all)
Catalin Marinas347c8b72009-07-24 12:32:56 +0100112 ARM( stmfd sp!, {r4-r5, r7, r9-r11, lr} )
113 THUMB( stmfd sp!, {r4-r7, r9-r11, lr} )
Catalin Marinasbbe88882007-05-08 22:27:46 +0100114 bl v7_flush_dcache_all
115 mov r0, #0
Russell Kingf00ec482010-09-04 10:47:48 +0100116 ALT_SMP(mcr p15, 0, r0, c7, c1, 0) @ invalidate I-cache inner shareable
117 ALT_UP(mcr p15, 0, r0, c7, c5, 0) @ I+BTB cache invalidate
Catalin Marinas347c8b72009-07-24 12:32:56 +0100118 ARM( ldmfd sp!, {r4-r5, r7, r9-r11, lr} )
119 THUMB( ldmfd sp!, {r4-r7, r9-r11, lr} )
Catalin Marinasbbe88882007-05-08 22:27:46 +0100120 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100121ENDPROC(v7_flush_kern_cache_all)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100122
123/*
124 * v7_flush_cache_all()
125 *
126 * Flush all TLB entries in a particular address space
127 *
128 * - mm - mm_struct describing address space
129 */
130ENTRY(v7_flush_user_cache_all)
131 /*FALLTHROUGH*/
132
133/*
134 * v7_flush_cache_range(start, end, flags)
135 *
136 * Flush a range of TLB entries in the specified address space.
137 *
138 * - start - start address (may not be aligned)
139 * - end - end address (exclusive, may not be aligned)
140 * - flags - vm_area_struct flags describing address space
141 *
142 * It is assumed that:
143 * - we have a VIPT cache.
144 */
145ENTRY(v7_flush_user_cache_range)
146 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100147ENDPROC(v7_flush_user_cache_all)
148ENDPROC(v7_flush_user_cache_range)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100149
150/*
151 * v7_coherent_kern_range(start,end)
152 *
153 * Ensure that the I and D caches are coherent within specified
154 * region. This is typically used when code has been written to
155 * a memory region, and will be executed.
156 *
157 * - start - virtual start address of region
158 * - end - virtual end address of region
159 *
160 * It is assumed that:
161 * - the Icache does not read data from the write buffer
162 */
163ENTRY(v7_coherent_kern_range)
164 /* FALLTHROUGH */
165
166/*
167 * v7_coherent_user_range(start,end)
168 *
169 * Ensure that the I and D caches are coherent within specified
170 * region. This is typically used when code has been written to
171 * a memory region, and will be executed.
172 *
173 * - start - virtual start address of region
174 * - end - virtual end address of region
175 *
176 * It is assumed that:
177 * - the Icache does not read data from the write buffer
178 */
179ENTRY(v7_coherent_user_range)
Catalin Marinas32cfb1b2009-10-06 17:57:09 +0100180 UNWIND(.fnstart )
Catalin Marinasbbe88882007-05-08 22:27:46 +0100181 dcache_line_size r2, r3
182 sub r3, r2, #1
Catalin Marinasda30e0a2010-12-07 16:56:29 +0100183 bic r12, r0, r3
Will Deaconf630c1b2011-09-15 11:45:15 +0100184#ifdef CONFIG_ARM_ERRATA_764369
185 ALT_SMP(W(dsb))
186 ALT_UP(W(nop))
187#endif
Catalin Marinas32cfb1b2009-10-06 17:57:09 +01001881:
Catalin Marinasda30e0a2010-12-07 16:56:29 +0100189 USER( mcr p15, 0, r12, c7, c11, 1 ) @ clean D line to the point of unification
190 add r12, r12, r2
191 cmp r12, r1
Catalin Marinasbbe88882007-05-08 22:27:46 +0100192 blo 1b
Catalin Marinasda30e0a2010-12-07 16:56:29 +0100193 dsb
194 icache_line_size r2, r3
195 sub r3, r2, #1
196 bic r12, r0, r3
1972:
198 USER( mcr p15, 0, r12, c7, c5, 1 ) @ invalidate I line
199 add r12, r12, r2
200 cmp r12, r1
201 blo 2b
Catalin Marinasbbe88882007-05-08 22:27:46 +0100202 mov r0, #0
Russell Kingf00ec482010-09-04 10:47:48 +0100203 ALT_SMP(mcr p15, 0, r0, c7, c1, 6) @ invalidate BTB Inner Shareable
204 ALT_UP(mcr p15, 0, r0, c7, c5, 6) @ invalidate BTB
Catalin Marinasbbe88882007-05-08 22:27:46 +0100205 dsb
206 isb
207 mov pc, lr
Catalin Marinas32cfb1b2009-10-06 17:57:09 +0100208
209/*
210 * Fault handling for the cache operation above. If the virtual address in r0
Will Deaconc5102f52012-04-27 13:08:53 +0100211 * isn't mapped, fail with -EFAULT.
Catalin Marinas32cfb1b2009-10-06 17:57:09 +0100212 */
2139001:
Will Deaconc5102f52012-04-27 13:08:53 +0100214 mov r0, #-EFAULT
215 mov pc, lr
Catalin Marinas32cfb1b2009-10-06 17:57:09 +0100216 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100217ENDPROC(v7_coherent_kern_range)
218ENDPROC(v7_coherent_user_range)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100219
220/*
Russell King2c9b9c82009-11-26 12:56:21 +0000221 * v7_flush_kern_dcache_area(void *addr, size_t size)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100222 *
223 * Ensure that the data held in the page kaddr is written back
224 * to the page in question.
225 *
Russell King2c9b9c82009-11-26 12:56:21 +0000226 * - addr - kernel address
227 * - size - region size
Catalin Marinasbbe88882007-05-08 22:27:46 +0100228 */
Russell King2c9b9c82009-11-26 12:56:21 +0000229ENTRY(v7_flush_kern_dcache_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100230 dcache_line_size r2, r3
Russell King2c9b9c82009-11-26 12:56:21 +0000231 add r1, r0, r1
Will Deacona248b132011-05-26 11:20:19 +0100232 sub r3, r2, #1
233 bic r0, r0, r3
Will Deaconf630c1b2011-09-15 11:45:15 +0100234#ifdef CONFIG_ARM_ERRATA_764369
235 ALT_SMP(W(dsb))
236 ALT_UP(W(nop))
237#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +01002381:
239 mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D line / unified line
240 add r0, r0, r2
241 cmp r0, r1
242 blo 1b
243 dsb
244 mov pc, lr
Russell King2c9b9c82009-11-26 12:56:21 +0000245ENDPROC(v7_flush_kern_dcache_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100246
247/*
248 * v7_dma_inv_range(start,end)
249 *
250 * Invalidate the data cache within the specified region; we will
251 * be performing a DMA operation in this region and we want to
252 * purge old data in the cache.
253 *
254 * - start - virtual start address of region
255 * - end - virtual end address of region
256 */
Russell King702b94b2009-11-26 16:24:19 +0000257v7_dma_inv_range:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100258 dcache_line_size r2, r3
259 sub r3, r2, #1
260 tst r0, r3
261 bic r0, r0, r3
Will Deaconf630c1b2011-09-15 11:45:15 +0100262#ifdef CONFIG_ARM_ERRATA_764369
263 ALT_SMP(W(dsb))
264 ALT_UP(W(nop))
265#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100266 mcrne p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
267
268 tst r1, r3
269 bic r1, r1, r3
270 mcrne p15, 0, r1, c7, c14, 1 @ clean & invalidate D / U line
2711:
272 mcr p15, 0, r0, c7, c6, 1 @ invalidate D / U line
273 add r0, r0, r2
274 cmp r0, r1
275 blo 1b
276 dsb
277 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100278ENDPROC(v7_dma_inv_range)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100279
280/*
281 * v7_dma_clean_range(start,end)
282 * - start - virtual start address of region
283 * - end - virtual end address of region
284 */
Russell King702b94b2009-11-26 16:24:19 +0000285v7_dma_clean_range:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100286 dcache_line_size r2, r3
287 sub r3, r2, #1
288 bic r0, r0, r3
Will Deaconf630c1b2011-09-15 11:45:15 +0100289#ifdef CONFIG_ARM_ERRATA_764369
290 ALT_SMP(W(dsb))
291 ALT_UP(W(nop))
292#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +01002931:
294 mcr p15, 0, r0, c7, c10, 1 @ clean D / U line
295 add r0, r0, r2
296 cmp r0, r1
297 blo 1b
298 dsb
299 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100300ENDPROC(v7_dma_clean_range)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100301
302/*
303 * v7_dma_flush_range(start,end)
304 * - start - virtual start address of region
305 * - end - virtual end address of region
306 */
307ENTRY(v7_dma_flush_range)
308 dcache_line_size r2, r3
309 sub r3, r2, #1
310 bic r0, r0, r3
Will Deaconf630c1b2011-09-15 11:45:15 +0100311#ifdef CONFIG_ARM_ERRATA_764369
312 ALT_SMP(W(dsb))
313 ALT_UP(W(nop))
314#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +01003151:
316 mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
317 add r0, r0, r2
318 cmp r0, r1
319 blo 1b
320 dsb
321 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100322ENDPROC(v7_dma_flush_range)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100323
Russell Kinga9c91472009-11-26 16:19:58 +0000324/*
325 * dma_map_area(start, size, dir)
326 * - start - kernel virtual start address
327 * - size - size of region
328 * - dir - DMA direction
329 */
330ENTRY(v7_dma_map_area)
331 add r1, r1, r0
Russell King2ffe2da2009-10-31 16:52:16 +0000332 teq r2, #DMA_FROM_DEVICE
333 beq v7_dma_inv_range
334 b v7_dma_clean_range
Russell Kinga9c91472009-11-26 16:19:58 +0000335ENDPROC(v7_dma_map_area)
336
337/*
338 * dma_unmap_area(start, size, dir)
339 * - start - kernel virtual start address
340 * - size - size of region
341 * - dir - DMA direction
342 */
343ENTRY(v7_dma_unmap_area)
Russell King2ffe2da2009-10-31 16:52:16 +0000344 add r1, r1, r0
345 teq r2, #DMA_TO_DEVICE
346 bne v7_dma_inv_range
Russell Kinga9c91472009-11-26 16:19:58 +0000347 mov pc, lr
348ENDPROC(v7_dma_unmap_area)
349
Catalin Marinasbbe88882007-05-08 22:27:46 +0100350 __INITDATA
351
Dave Martin455a01e2011-06-23 17:16:25 +0100352 @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
353 define_cache_functions v7