blob: cfabc43a4ff27af3271308216c49de9e604f4738 [file] [log] [blame]
Albert Herranz7657c3a2009-12-17 15:27:20 -08001/*
2 * Freescale eSDHC controller driver.
3 *
Jerry Huangf060bc92012-02-14 14:05:37 +08004 * Copyright (c) 2007, 2010, 2012 Freescale Semiconductor, Inc.
Albert Herranz7657c3a2009-12-17 15:27:20 -08005 * Copyright (c) 2009 MontaVista Software, Inc.
6 *
7 * Authors: Xiaobo Xie <X.Xie@freescale.com>
8 * Anton Vorontsov <avorontsov@ru.mvista.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or (at
13 * your option) any later version.
14 */
15
16#include <linux/io.h>
Jerry Huangf060bc92012-02-14 14:05:37 +080017#include <linux/of.h>
Albert Herranz7657c3a2009-12-17 15:27:20 -080018#include <linux/delay.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040019#include <linux/module.h>
Albert Herranz7657c3a2009-12-17 15:27:20 -080020#include <linux/mmc/host.h>
Shawn Guo38576af2011-05-27 23:48:14 +080021#include "sdhci-pltfm.h"
Wolfram Sang80872e22010-10-15 12:21:03 +020022#include "sdhci-esdhc.h"
Albert Herranz7657c3a2009-12-17 15:27:20 -080023
Jerry Huang137ccd42012-03-08 11:25:02 +080024#define VENDOR_V_22 0x12
25static u32 esdhc_readl(struct sdhci_host *host, int reg)
26{
27 u32 ret;
28
29 ret = in_be32(host->ioaddr + reg);
30 /*
31 * The bit of ADMA flag in eSDHC is not compatible with standard
32 * SDHC register, so set fake flag SDHCI_CAN_DO_ADMA2 when ADMA is
33 * supported by eSDHC.
34 * And for many FSL eSDHC controller, the reset value of field
35 * SDHCI_CAN_DO_ADMA1 is one, but some of them can't support ADMA,
36 * only these vendor version is greater than 2.2/0x12 support ADMA.
37 * For FSL eSDHC, must aligned 4-byte, so use 0xFC to read the
38 * the verdor version number, oxFE is SDHCI_HOST_VERSION.
39 */
40 if ((reg == SDHCI_CAPABILITIES) && (ret & SDHCI_CAN_DO_ADMA1)) {
41 u32 tmp = in_be32(host->ioaddr + SDHCI_SLOT_INT_STATUS);
42 tmp = (tmp & SDHCI_VENDOR_VER_MASK) >> SDHCI_VENDOR_VER_SHIFT;
43 if (tmp > VENDOR_V_22)
44 ret |= SDHCI_CAN_DO_ADMA2;
45 }
46
47 return ret;
48}
49
Albert Herranz7657c3a2009-12-17 15:27:20 -080050static u16 esdhc_readw(struct sdhci_host *host, int reg)
51{
52 u16 ret;
Xu leie51cbc92011-09-09 20:05:46 +080053 int base = reg & ~0x3;
54 int shift = (reg & 0x2) * 8;
Albert Herranz7657c3a2009-12-17 15:27:20 -080055
56 if (unlikely(reg == SDHCI_HOST_VERSION))
Xu leie51cbc92011-09-09 20:05:46 +080057 ret = in_be32(host->ioaddr + base) & 0xffff;
Albert Herranz7657c3a2009-12-17 15:27:20 -080058 else
Xu leie51cbc92011-09-09 20:05:46 +080059 ret = (in_be32(host->ioaddr + base) >> shift) & 0xffff;
60 return ret;
61}
62
63static u8 esdhc_readb(struct sdhci_host *host, int reg)
64{
65 int base = reg & ~0x3;
66 int shift = (reg & 0x3) * 8;
67 u8 ret = (in_be32(host->ioaddr + base) >> shift) & 0xff;
Roy Zangba8c4dc2012-01-13 15:02:01 +080068
69 /*
70 * "DMA select" locates at offset 0x28 in SD specification, but on
71 * P5020 or P3041, it locates at 0x29.
72 */
73 if (reg == SDHCI_HOST_CONTROL) {
74 u32 dma_bits;
75
76 dma_bits = in_be32(host->ioaddr + reg);
77 /* DMA select is 22,23 bits in Protocol Control Register */
78 dma_bits = (dma_bits >> 5) & SDHCI_CTRL_DMA_MASK;
79
80 /* fixup the result */
81 ret &= ~SDHCI_CTRL_DMA_MASK;
82 ret |= dma_bits;
83 }
84
Albert Herranz7657c3a2009-12-17 15:27:20 -080085 return ret;
86}
87
88static void esdhc_writew(struct sdhci_host *host, u16 val, int reg)
89{
90 if (reg == SDHCI_BLOCK_SIZE) {
91 /*
92 * Two last DMA bits are reserved, and first one is used for
93 * non-standard blksz of 4096 bytes that we don't support
94 * yet. So clear the DMA boundary bits.
95 */
96 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
97 }
98 sdhci_be32bs_writew(host, val, reg);
99}
100
101static void esdhc_writeb(struct sdhci_host *host, u8 val, int reg)
102{
Roy Zangba8c4dc2012-01-13 15:02:01 +0800103 /*
104 * "DMA select" location is offset 0x28 in SD specification, but on
105 * P5020 or P3041, it's located at 0x29.
106 */
107 if (reg == SDHCI_HOST_CONTROL) {
108 u32 dma_bits;
109
110 /* DMA select is 22,23 bits in Protocol Control Register */
111 dma_bits = (val & SDHCI_CTRL_DMA_MASK) << 5;
112 clrsetbits_be32(host->ioaddr + reg , SDHCI_CTRL_DMA_MASK << 5,
113 dma_bits);
114 val &= ~SDHCI_CTRL_DMA_MASK;
115 val |= in_be32(host->ioaddr + reg) & SDHCI_CTRL_DMA_MASK;
116 }
117
Albert Herranz7657c3a2009-12-17 15:27:20 -0800118 /* Prevent SDHCI core from writing reserved bits (e.g. HISPD). */
119 if (reg == SDHCI_HOST_CONTROL)
120 val &= ~ESDHC_HOST_CONTROL_RES;
121 sdhci_be32bs_writeb(host, val, reg);
122}
123
Wolfram Sang80872e22010-10-15 12:21:03 +0200124static int esdhc_of_enable_dma(struct sdhci_host *host)
Albert Herranz7657c3a2009-12-17 15:27:20 -0800125{
126 setbits32(host->ioaddr + ESDHC_DMA_SYSCTL, ESDHC_DMA_SNOOP);
127 return 0;
128}
129
Wolfram Sang80872e22010-10-15 12:21:03 +0200130static unsigned int esdhc_of_get_max_clock(struct sdhci_host *host)
Albert Herranz7657c3a2009-12-17 15:27:20 -0800131{
Shawn Guoe3071482011-07-20 17:13:36 -0400132 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Albert Herranz7657c3a2009-12-17 15:27:20 -0800133
Shawn Guoe3071482011-07-20 17:13:36 -0400134 return pltfm_host->clock;
Albert Herranz7657c3a2009-12-17 15:27:20 -0800135}
136
Wolfram Sang80872e22010-10-15 12:21:03 +0200137static unsigned int esdhc_of_get_min_clock(struct sdhci_host *host)
Albert Herranz7657c3a2009-12-17 15:27:20 -0800138{
Shawn Guoe3071482011-07-20 17:13:36 -0400139 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Albert Herranz7657c3a2009-12-17 15:27:20 -0800140
Shawn Guoe3071482011-07-20 17:13:36 -0400141 return pltfm_host->clock / 256 / 16;
Albert Herranz7657c3a2009-12-17 15:27:20 -0800142}
143
Jerry Huangf060bc92012-02-14 14:05:37 +0800144static void esdhc_of_set_clock(struct sdhci_host *host, unsigned int clock)
145{
146 /* Workaround to reduce the clock frequency for p1010 esdhc */
147 if (of_find_compatible_node(NULL, NULL, "fsl,p1010-esdhc")) {
148 if (clock > 20000000)
149 clock -= 5000000;
150 if (clock > 40000000)
151 clock -= 5000000;
152 }
153
154 /* Set the clock */
155 esdhc_set_clock(host, clock);
156}
157
Jerry Huang192b5372012-02-04 17:13:13 -0500158#ifdef CONFIG_PM
159static u32 esdhc_proctl;
160static void esdhc_of_suspend(struct sdhci_host *host)
161{
162 esdhc_proctl = sdhci_be32bs_readl(host, SDHCI_HOST_CONTROL);
163}
164
165static void esdhc_of_resume(struct sdhci_host *host)
166{
167 esdhc_of_enable_dma(host);
168 sdhci_be32bs_writel(host, esdhc_proctl, SDHCI_HOST_CONTROL);
169}
170#endif
171
Jerry Huang63ef5d82012-10-25 13:47:19 +0800172static void esdhc_of_platform_init(struct sdhci_host *host)
173{
174 u32 vvn;
175
176 vvn = in_be32(host->ioaddr + SDHCI_SLOT_INT_STATUS);
177 vvn = (vvn & SDHCI_VENDOR_VER_MASK) >> SDHCI_VENDOR_VER_SHIFT;
178 if (vvn == VENDOR_V_22)
179 host->quirks2 |= SDHCI_QUIRK2_HOST_NO_CMD23;
Jerry Huang3cf38832012-11-23 17:25:03 +0800180
181 if (vvn > VENDOR_V_22)
182 host->quirks &= ~SDHCI_QUIRK_NO_BUSY_IRQ;
Jerry Huang63ef5d82012-10-25 13:47:19 +0800183}
184
Shawn Guoe3071482011-07-20 17:13:36 -0400185static struct sdhci_ops sdhci_esdhc_ops = {
Jerry Huang137ccd42012-03-08 11:25:02 +0800186 .read_l = esdhc_readl,
Shawn Guoe3071482011-07-20 17:13:36 -0400187 .read_w = esdhc_readw,
Xu leie51cbc92011-09-09 20:05:46 +0800188 .read_b = esdhc_readb,
Shawn Guoe3071482011-07-20 17:13:36 -0400189 .write_l = sdhci_be32bs_writel,
190 .write_w = esdhc_writew,
191 .write_b = esdhc_writeb,
Jerry Huangf060bc92012-02-14 14:05:37 +0800192 .set_clock = esdhc_of_set_clock,
Shawn Guoe3071482011-07-20 17:13:36 -0400193 .enable_dma = esdhc_of_enable_dma,
194 .get_max_clock = esdhc_of_get_max_clock,
195 .get_min_clock = esdhc_of_get_min_clock,
Jerry Huang63ef5d82012-10-25 13:47:19 +0800196 .platform_init = esdhc_of_platform_init,
Jerry Huang192b5372012-02-04 17:13:13 -0500197#ifdef CONFIG_PM
198 .platform_suspend = esdhc_of_suspend,
199 .platform_resume = esdhc_of_resume,
200#endif
Shawn Guoe3071482011-07-20 17:13:36 -0400201};
202
Shawn Guo38576af2011-05-27 23:48:14 +0800203static struct sdhci_pltfm_data sdhci_esdhc_pdata = {
Jerry Huang137ccd42012-03-08 11:25:02 +0800204 /*
205 * card detection could be handled via GPIO
206 * eSDHC cannot support End Attribute in NOP ADMA descriptor
207 */
Richard Zhue481e452011-03-21 13:22:13 +0800208 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_BROKEN_CARD_DETECTION
Jerry Huang137ccd42012-03-08 11:25:02 +0800209 | SDHCI_QUIRK_NO_CARD_NO_RESET
210 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
Shawn Guoe3071482011-07-20 17:13:36 -0400211 .ops = &sdhci_esdhc_ops,
Albert Herranz7657c3a2009-12-17 15:27:20 -0800212};
Shawn Guo38576af2011-05-27 23:48:14 +0800213
214static int __devinit sdhci_esdhc_probe(struct platform_device *pdev)
215{
216 return sdhci_pltfm_register(pdev, &sdhci_esdhc_pdata);
217}
218
219static int __devexit sdhci_esdhc_remove(struct platform_device *pdev)
220{
221 return sdhci_pltfm_unregister(pdev);
222}
223
224static const struct of_device_id sdhci_esdhc_of_match[] = {
225 { .compatible = "fsl,mpc8379-esdhc" },
226 { .compatible = "fsl,mpc8536-esdhc" },
227 { .compatible = "fsl,esdhc" },
228 { }
229};
230MODULE_DEVICE_TABLE(of, sdhci_esdhc_of_match);
231
232static struct platform_driver sdhci_esdhc_driver = {
233 .driver = {
234 .name = "sdhci-esdhc",
235 .owner = THIS_MODULE,
236 .of_match_table = sdhci_esdhc_of_match,
Manuel Lauss29495aa2011-11-03 11:09:45 +0100237 .pm = SDHCI_PLTFM_PMOPS,
Shawn Guo38576af2011-05-27 23:48:14 +0800238 },
239 .probe = sdhci_esdhc_probe,
240 .remove = __devexit_p(sdhci_esdhc_remove),
Shawn Guo38576af2011-05-27 23:48:14 +0800241};
242
Axel Lind1f81a62011-11-26 12:55:43 +0800243module_platform_driver(sdhci_esdhc_driver);
Shawn Guo38576af2011-05-27 23:48:14 +0800244
245MODULE_DESCRIPTION("SDHCI OF driver for Freescale MPC eSDHC");
246MODULE_AUTHOR("Xiaobo Xie <X.Xie@freescale.com>, "
247 "Anton Vorontsov <avorontsov@ru.mvista.com>");
248MODULE_LICENSE("GPL v2");