blob: b66cfe8bc464fad189d41d2e1f8f03ac898a51e6 [file] [log] [blame]
Santosh Shilimkar367cd312009-04-28 20:51:52 +05301/*
2 * OMAP4 SMP source file. It contains platform specific fucntions
3 * needed for the linux smp kernel.
4 *
5 * Copyright (C) 2009 Texas Instruments, Inc.
6 *
7 * Author:
8 * Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
10 * Platform file needed for the OMAP4 SMP. This file is based on arm
11 * realview smp platform.
12 * * Copyright (c) 2002 ARM Limited.
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
17 */
18#include <linux/init.h>
19#include <linux/device.h>
Santosh Shilimkar367cd312009-04-28 20:51:52 +053020#include <linux/smp.h>
21#include <linux/io.h>
22
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080023#include <asm/cacheflush.h>
Santosh Shilimkar367cd312009-04-28 20:51:52 +053024#include <asm/smp_scu.h>
25#include <mach/hardware.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070026#include <mach/omap4-common.h>
Santosh Shilimkar367cd312009-04-28 20:51:52 +053027
Santosh Shilimkar367cd312009-04-28 20:51:52 +053028/* SCU base address */
Tony Lindgrene4e7a132009-10-19 15:25:26 -070029static void __iomem *scu_base;
Santosh Shilimkar367cd312009-04-28 20:51:52 +053030
Santosh Shilimkar367cd312009-04-28 20:51:52 +053031static DEFINE_SPINLOCK(boot_lock);
32
33void __cpuinit platform_secondary_init(unsigned int cpu)
34{
Santosh Shilimkar367cd312009-04-28 20:51:52 +053035 /*
36 * If any interrupts are already enabled for the primary
37 * core (e.g. timer irq), then they will not have been enabled
38 * for us: do so
39 */
Russell King38489532010-12-04 16:01:03 +000040 gic_secondary_init(0);
Santosh Shilimkar367cd312009-04-28 20:51:52 +053041
42 /*
43 * Synchronise with the boot thread.
44 */
45 spin_lock(&boot_lock);
46 spin_unlock(&boot_lock);
47}
48
49int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
50{
Santosh Shilimkar367cd312009-04-28 20:51:52 +053051 /*
52 * Set synchronisation state between this boot processor
53 * and the secondary one
54 */
55 spin_lock(&boot_lock);
56
57 /*
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080058 * Update the AuxCoreBoot0 with boot state for secondary core.
Santosh Shilimkar367cd312009-04-28 20:51:52 +053059 * omap_secondary_startup() routine will hold the secondary core till
60 * the AuxCoreBoot1 register is updated with cpu state
61 * A barrier is added to ensure that write buffer is drained
62 */
Santosh Shilimkar7d35b8d2010-08-02 13:18:19 +030063 omap_modify_auxcoreboot0(0x200, 0xfffffdff);
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080064 flush_cache_all();
Santosh Shilimkar367cd312009-04-28 20:51:52 +053065 smp_wmb();
Russell Kingad3b6992010-11-15 09:42:08 +000066 smp_cross_call(cpumask_of(cpu), 1);
Santosh Shilimkar367cd312009-04-28 20:51:52 +053067
Santosh Shilimkar367cd312009-04-28 20:51:52 +053068 /*
69 * Now the secondary core is starting up let it run its
70 * calibrations, then wait for it to finish
71 */
72 spin_unlock(&boot_lock);
73
74 return 0;
75}
76
77static void __init wakeup_secondary(void)
78{
79 /*
80 * Write the address of secondary startup routine into the
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080081 * AuxCoreBoot1 where ROM code will jump and start executing
Santosh Shilimkar367cd312009-04-28 20:51:52 +053082 * on secondary core once out of WFE
83 * A barrier is added to ensure that write buffer is drained
84 */
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080085 omap_auxcoreboot_addr(virt_to_phys(omap_secondary_startup));
Santosh Shilimkar367cd312009-04-28 20:51:52 +053086 smp_wmb();
87
88 /*
89 * Send a 'sev' to wake the secondary core from WFE.
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080090 * Drain the outstanding writes to memory
Santosh Shilimkar367cd312009-04-28 20:51:52 +053091 */
Tony Lindgrena4192d32010-08-16 09:21:20 +030092 dsb_sev();
Santosh Shilimkar367cd312009-04-28 20:51:52 +053093 mb();
94}
95
96/*
97 * Initialise the CPU possible map early - this describes the CPUs
98 * which may be present or become present in the system.
99 */
100void __init smp_init_cpus(void)
101{
Tony Lindgrene4e7a132009-10-19 15:25:26 -0700102 unsigned int i, ncores;
103
104 /* Never released */
105 scu_base = ioremap(OMAP44XX_SCU_BASE, SZ_256);
106 BUG_ON(!scu_base);
107
Russell Kingfd778f02010-12-02 18:09:37 +0000108 ncores = scu_get_core_count(scu_base);
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530109
110 /* sanity check */
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530111 if (ncores > NR_CPUS) {
112 printk(KERN_WARNING
113 "OMAP4: no. of cores (%d) greater than configured "
114 "maximum of %d - clipping\n",
115 ncores, NR_CPUS);
116 ncores = NR_CPUS;
117 }
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530118
Russell Kingbbc3d14e92010-12-03 10:42:58 +0000119 for (i = 0; i < ncores; i++)
120 set_cpu_possible(i, true);
121}
122
Russell King05c74a62010-12-03 11:09:48 +0000123void __init platform_smp_prepare_cpus(unsigned int max_cpus)
Russell Kingbbc3d14e92010-12-03 10:42:58 +0000124{
Russell Kingbbc3d14e92010-12-03 10:42:58 +0000125 int i;
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530126
127 /*
128 * Initialise the present map, which describes the set of CPUs
129 * actually populated at the present time.
130 */
131 for (i = 0; i < max_cpus; i++)
132 set_cpu_present(i, true);
133
Russell King05c74a62010-12-03 11:09:48 +0000134 /*
135 * Initialise the SCU and wake up the secondary core using
136 * wakeup_secondary().
137 */
138 scu_enable(scu_base);
139 wakeup_secondary();
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530140}