blob: 8607735b3ab3c96b8a6fecf25066843a47aaee57 [file] [log] [blame]
Vimal Singh2f70a1e2010-02-15 10:03:33 -08001/*
2 * gpmc-nand.c
3 *
4 * Copyright (C) 2009 Texas Instruments
5 * Vimal Singh <vimalsingh@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
13#include <linux/platform_device.h>
14#include <linux/io.h>
Sukumar Ghoraid5ce2b62011-01-28 15:42:03 +053015#include <linux/mtd/nand.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020016#include <linux/platform_data/mtd-nand-omap2.h>
Vimal Singh2f70a1e2010-02-15 10:03:33 -080017
18#include <asm/mach/flash.h>
19
Afzal Mohammed3ef5d002012-10-05 10:37:27 +053020#include "gpmc.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070021#include "soc.h"
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053022#include "gpmc-nand.h"
23
24/* minimum size for IO mapping */
25#define NAND_IO_SIZE 4
Tony Lindgrendbc04162012-08-31 10:59:07 -070026
Afzal Mohammed2ee30f02012-08-30 12:53:24 -070027static struct resource gpmc_nand_resource[] = {
28 {
29 .flags = IORESOURCE_MEM,
30 },
31 {
32 .flags = IORESOURCE_IRQ,
33 },
34 {
35 .flags = IORESOURCE_IRQ,
36 },
Vimal Singh2f70a1e2010-02-15 10:03:33 -080037};
38
39static struct platform_device gpmc_nand_device = {
40 .name = "omap2-nand",
41 .id = 0,
Afzal Mohammed2ee30f02012-08-30 12:53:24 -070042 .num_resources = ARRAY_SIZE(gpmc_nand_resource),
43 .resource = gpmc_nand_resource,
Vimal Singh2f70a1e2010-02-15 10:03:33 -080044};
45
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053046static int omap2_nand_gpmc_retime(
47 struct omap_nand_platform_data *gpmc_nand_data,
48 struct gpmc_timings *gpmc_t)
Vimal Singh2f70a1e2010-02-15 10:03:33 -080049{
50 struct gpmc_timings t;
51 int err;
52
Vimal Singh2f70a1e2010-02-15 10:03:33 -080053 memset(&t, 0, sizeof(t));
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053054 t.sync_clk = gpmc_t->sync_clk;
55 t.cs_on = gpmc_round_ns_to_ticks(gpmc_t->cs_on);
56 t.adv_on = gpmc_round_ns_to_ticks(gpmc_t->adv_on);
Vimal Singh2f70a1e2010-02-15 10:03:33 -080057
58 /* Read */
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053059 t.adv_rd_off = gpmc_round_ns_to_ticks(gpmc_t->adv_rd_off);
Vimal Singh2f70a1e2010-02-15 10:03:33 -080060 t.oe_on = t.adv_on;
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053061 t.access = gpmc_round_ns_to_ticks(gpmc_t->access);
62 t.oe_off = gpmc_round_ns_to_ticks(gpmc_t->oe_off);
63 t.cs_rd_off = gpmc_round_ns_to_ticks(gpmc_t->cs_rd_off);
64 t.rd_cycle = gpmc_round_ns_to_ticks(gpmc_t->rd_cycle);
Vimal Singh2f70a1e2010-02-15 10:03:33 -080065
66 /* Write */
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053067 t.adv_wr_off = gpmc_round_ns_to_ticks(gpmc_t->adv_wr_off);
Vimal Singh2f70a1e2010-02-15 10:03:33 -080068 t.we_on = t.oe_on;
69 if (cpu_is_omap34xx()) {
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053070 t.wr_data_mux_bus = gpmc_round_ns_to_ticks(gpmc_t->wr_data_mux_bus);
71 t.wr_access = gpmc_round_ns_to_ticks(gpmc_t->wr_access);
Vimal Singh2f70a1e2010-02-15 10:03:33 -080072 }
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053073 t.we_off = gpmc_round_ns_to_ticks(gpmc_t->we_off);
74 t.cs_wr_off = gpmc_round_ns_to_ticks(gpmc_t->cs_wr_off);
75 t.wr_cycle = gpmc_round_ns_to_ticks(gpmc_t->wr_cycle);
Vimal Singh2f70a1e2010-02-15 10:03:33 -080076
77 /* Configure GPMC */
Sukumar Ghoraid5ce2b62011-01-28 15:42:03 +053078 if (gpmc_nand_data->devsize == NAND_BUSWIDTH_16)
79 gpmc_cs_configure(gpmc_nand_data->cs, GPMC_CONFIG_DEV_SIZE, 1);
80 else
81 gpmc_cs_configure(gpmc_nand_data->cs, GPMC_CONFIG_DEV_SIZE, 0);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +000082 gpmc_cs_configure(gpmc_nand_data->cs,
83 GPMC_CONFIG_DEV_TYPE, GPMC_DEVICETYPE_NAND);
Afzal Mohammed2ee30f02012-08-30 12:53:24 -070084 gpmc_cs_configure(gpmc_nand_data->cs, GPMC_CONFIG_WP, 0);
Vimal Singh2f70a1e2010-02-15 10:03:33 -080085 err = gpmc_cs_set_timings(gpmc_nand_data->cs, &t);
86 if (err)
87 return err;
88
89 return 0;
90}
91
Afzal Mohammed3852ccd2012-10-01 02:47:28 +053092static bool __init gpmc_hwecc_bch_capable(enum omap_ecc ecc_opt)
93{
94 /* support only OMAP3 class */
95 if (!cpu_is_omap34xx()) {
96 pr_err("BCH ecc is not supported on this CPU\n");
97 return 0;
98 }
99
100 /*
101 * For now, assume 4-bit mode is only supported on OMAP3630 ES1.x, x>=1.
102 * Other chips may be added if confirmed to work.
103 */
104 if ((ecc_opt == OMAP_ECC_BCH4_CODE_HW) &&
105 (!cpu_is_omap3630() || (GET_OMAP_REVISION() == 0))) {
106 pr_err("BCH 4-bit mode is not supported on this CPU\n");
107 return 0;
108 }
109
110 return 1;
111}
112
Afzal Mohammedbc3668e2012-09-29 12:26:13 +0530113int __init gpmc_nand_init(struct omap_nand_platform_data *gpmc_nand_data,
114 struct gpmc_timings *gpmc_t)
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800115{
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800116 int err = 0;
117 struct device *dev = &gpmc_nand_device.dev;
118
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800119 gpmc_nand_device.dev.platform_data = gpmc_nand_data;
120
121 err = gpmc_cs_request(gpmc_nand_data->cs, NAND_IO_SIZE,
Afzal Mohammed2ee30f02012-08-30 12:53:24 -0700122 (unsigned long *)&gpmc_nand_resource[0].start);
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800123 if (err < 0) {
124 dev_err(dev, "Cannot request GPMC CS\n");
125 return err;
126 }
127
Afzal Mohammed2ee30f02012-08-30 12:53:24 -0700128 gpmc_nand_resource[0].end = gpmc_nand_resource[0].start +
129 NAND_IO_SIZE - 1;
Afzal Mohammed9222e3a2012-08-30 12:53:23 -0700130
Afzal Mohammed2ee30f02012-08-30 12:53:24 -0700131 gpmc_nand_resource[1].start =
132 gpmc_get_client_irq(GPMC_IRQ_FIFOEVENTENABLE);
133 gpmc_nand_resource[2].start =
134 gpmc_get_client_irq(GPMC_IRQ_COUNT_EVENT);
Afzal Mohammedbc3668e2012-09-29 12:26:13 +0530135
136 if (gpmc_t) {
137 err = omap2_nand_gpmc_retime(gpmc_nand_data, gpmc_t);
138 if (err < 0) {
139 dev_err(dev, "Unable to set gpmc timings: %d\n", err);
140 return err;
141 }
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800142 }
143
144 /* Enable RD PIN Monitoring Reg */
145 if (gpmc_nand_data->dev_ready) {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000146 gpmc_cs_configure(gpmc_nand_data->cs, GPMC_CONFIG_RDY_BSY, 1);
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800147 }
148
Afzal Mohammedd126d012012-08-30 12:53:22 -0700149 gpmc_update_nand_reg(&gpmc_nand_data->reg, gpmc_nand_data->cs);
150
Afzal Mohammed3852ccd2012-10-01 02:47:28 +0530151 if (!gpmc_hwecc_bch_capable(gpmc_nand_data->ecc_opt))
152 return -EINVAL;
153
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800154 err = platform_device_register(&gpmc_nand_device);
155 if (err < 0) {
156 dev_err(dev, "Unable to register NAND device\n");
157 goto out_free_cs;
158 }
159
160 return 0;
161
162out_free_cs:
163 gpmc_cs_free(gpmc_nand_data->cs);
164
165 return err;
166}